|
|
#define | DCDC_REG0_PWD_ZCD_MASK (0x1U) |
| |
|
#define | DCDC_REG0_PWD_ZCD_SHIFT (0U) |
| |
| #define | DCDC_REG0_PWD_ZCD(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_ZCD_SHIFT)) & DCDC_REG0_PWD_ZCD_MASK) |
| |
|
#define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_MASK (0x2U) |
| |
|
#define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_SHIFT (1U) |
| |
| #define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_SHIFT)) & DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_MASK) |
| |
|
#define | DCDC_REG0_SEL_CLK_MASK (0x4U) |
| |
|
#define | DCDC_REG0_SEL_CLK_SHIFT (2U) |
| |
| #define | DCDC_REG0_SEL_CLK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_SEL_CLK_SHIFT)) & DCDC_REG0_SEL_CLK_MASK) |
| |
|
#define | DCDC_REG0_PWD_OSC_INT_MASK (0x8U) |
| |
|
#define | DCDC_REG0_PWD_OSC_INT_SHIFT (3U) |
| |
| #define | DCDC_REG0_PWD_OSC_INT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_OSC_INT_SHIFT)) & DCDC_REG0_PWD_OSC_INT_MASK) |
| |
|
#define | DCDC_REG0_PWD_CUR_SNS_CMP_MASK (0x10U) |
| |
|
#define | DCDC_REG0_PWD_CUR_SNS_CMP_SHIFT (4U) |
| |
| #define | DCDC_REG0_PWD_CUR_SNS_CMP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CUR_SNS_CMP_SHIFT)) & DCDC_REG0_PWD_CUR_SNS_CMP_MASK) |
| |
|
#define | DCDC_REG0_CUR_SNS_THRSH_MASK (0xE0U) |
| |
|
#define | DCDC_REG0_CUR_SNS_THRSH_SHIFT (5U) |
| |
| #define | DCDC_REG0_CUR_SNS_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_CUR_SNS_THRSH_SHIFT)) & DCDC_REG0_CUR_SNS_THRSH_MASK) |
| |
|
#define | DCDC_REG0_PWD_OVERCUR_DET_MASK (0x100U) |
| |
|
#define | DCDC_REG0_PWD_OVERCUR_DET_SHIFT (8U) |
| |
| #define | DCDC_REG0_PWD_OVERCUR_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_OVERCUR_DET_SHIFT)) & DCDC_REG0_PWD_OVERCUR_DET_MASK) |
| |
|
#define | DCDC_REG0_OVERCUR_TRIG_ADJ_MASK (0x600U) |
| |
|
#define | DCDC_REG0_OVERCUR_TRIG_ADJ_SHIFT (9U) |
| |
| #define | DCDC_REG0_OVERCUR_TRIG_ADJ(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_OVERCUR_TRIG_ADJ_SHIFT)) & DCDC_REG0_OVERCUR_TRIG_ADJ_MASK) |
| |
|
#define | DCDC_REG0_PWD_CMP_BATT_DET_MASK (0x800U) |
| |
|
#define | DCDC_REG0_PWD_CMP_BATT_DET_SHIFT (11U) |
| |
| #define | DCDC_REG0_PWD_CMP_BATT_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CMP_BATT_DET_SHIFT)) & DCDC_REG0_PWD_CMP_BATT_DET_MASK) |
| |
|
#define | DCDC_REG0_EN_LP_OVERLOAD_SNS_MASK (0x10000U) |
| |
|
#define | DCDC_REG0_EN_LP_OVERLOAD_SNS_SHIFT (16U) |
| |
| #define | DCDC_REG0_EN_LP_OVERLOAD_SNS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_EN_LP_OVERLOAD_SNS_SHIFT)) & DCDC_REG0_EN_LP_OVERLOAD_SNS_MASK) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VOLT_DET_MASK (0x20000U) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VOLT_DET_SHIFT (17U) |
| |
| #define | DCDC_REG0_PWD_HIGH_VOLT_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_HIGH_VOLT_DET_SHIFT)) & DCDC_REG0_PWD_HIGH_VOLT_DET_MASK) |
| |
|
#define | DCDC_REG0_LP_OVERLOAD_THRSH_MASK (0xC0000U) |
| |
|
#define | DCDC_REG0_LP_OVERLOAD_THRSH_SHIFT (18U) |
| |
| #define | DCDC_REG0_LP_OVERLOAD_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_LP_OVERLOAD_THRSH_SHIFT)) & DCDC_REG0_LP_OVERLOAD_THRSH_MASK) |
| |
|
#define | DCDC_REG0_LP_OVERLOAD_FREQ_SEL_MASK (0x100000U) |
| |
|
#define | DCDC_REG0_LP_OVERLOAD_FREQ_SEL_SHIFT (20U) |
| |
| #define | DCDC_REG0_LP_OVERLOAD_FREQ_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_LP_OVERLOAD_FREQ_SEL_SHIFT)) & DCDC_REG0_LP_OVERLOAD_FREQ_SEL_MASK) |
| |
|
#define | DCDC_REG0_LP_HIGH_HYS_MASK (0x200000U) |
| |
|
#define | DCDC_REG0_LP_HIGH_HYS_SHIFT (21U) |
| |
| #define | DCDC_REG0_LP_HIGH_HYS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_LP_HIGH_HYS_SHIFT)) & DCDC_REG0_LP_HIGH_HYS_MASK) |
| |
|
#define | DCDC_REG0_PWD_CMP_OFFSET_MASK (0x4000000U) |
| |
|
#define | DCDC_REG0_PWD_CMP_OFFSET_SHIFT (26U) |
| |
| #define | DCDC_REG0_PWD_CMP_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CMP_OFFSET_SHIFT)) & DCDC_REG0_PWD_CMP_OFFSET_MASK) |
| |
|
#define | DCDC_REG0_XTALOK_DISABLE_MASK (0x8000000U) |
| |
|
#define | DCDC_REG0_XTALOK_DISABLE_SHIFT (27U) |
| |
| #define | DCDC_REG0_XTALOK_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_XTALOK_DISABLE_SHIFT)) & DCDC_REG0_XTALOK_DISABLE_MASK) |
| |
|
#define | DCDC_REG0_CURRENT_ALERT_RESET_MASK (0x10000000U) |
| |
|
#define | DCDC_REG0_CURRENT_ALERT_RESET_SHIFT (28U) |
| |
| #define | DCDC_REG0_CURRENT_ALERT_RESET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_CURRENT_ALERT_RESET_SHIFT)) & DCDC_REG0_CURRENT_ALERT_RESET_MASK) |
| |
|
#define | DCDC_REG0_XTAL_24M_OK_MASK (0x20000000U) |
| |
|
#define | DCDC_REG0_XTAL_24M_OK_SHIFT (29U) |
| |
| #define | DCDC_REG0_XTAL_24M_OK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_XTAL_24M_OK_SHIFT)) & DCDC_REG0_XTAL_24M_OK_MASK) |
| |
|
#define | DCDC_REG0_STS_DC_OK_MASK (0x80000000U) |
| |
|
#define | DCDC_REG0_STS_DC_OK_SHIFT (31U) |
| |
| #define | DCDC_REG0_STS_DC_OK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_STS_DC_OK_SHIFT)) & DCDC_REG0_STS_DC_OK_MASK) |
| |
|
|
#define | DCDC_REG1_REG_FBK_SEL_MASK (0x180U) |
| |
|
#define | DCDC_REG1_REG_FBK_SEL_SHIFT (7U) |
| |
| #define | DCDC_REG1_REG_FBK_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_REG_FBK_SEL_SHIFT)) & DCDC_REG1_REG_FBK_SEL_MASK) |
| |
|
#define | DCDC_REG1_REG_RLOAD_SW_MASK (0x200U) |
| |
|
#define | DCDC_REG1_REG_RLOAD_SW_SHIFT (9U) |
| |
| #define | DCDC_REG1_REG_RLOAD_SW(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_REG_RLOAD_SW_SHIFT)) & DCDC_REG1_REG_RLOAD_SW_MASK) |
| |
|
#define | DCDC_REG1_LP_CMP_ISRC_SEL_MASK (0x3000U) |
| |
|
#define | DCDC_REG1_LP_CMP_ISRC_SEL_SHIFT (12U) |
| |
| #define | DCDC_REG1_LP_CMP_ISRC_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LP_CMP_ISRC_SEL_SHIFT)) & DCDC_REG1_LP_CMP_ISRC_SEL_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_HST_THRESH_MASK (0x200000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_HST_THRESH_SHIFT (21U) |
| |
| #define | DCDC_REG1_LOOPCTRL_HST_THRESH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_HST_THRESH_SHIFT)) & DCDC_REG1_LOOPCTRL_HST_THRESH_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_HYST_MASK (0x800000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_HYST_SHIFT (23U) |
| |
| #define | DCDC_REG1_LOOPCTRL_EN_HYST(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_EN_HYST_SHIFT)) & DCDC_REG1_LOOPCTRL_EN_HYST_MASK) |
| |
|
#define | DCDC_REG1_VBG_TRIM_MASK (0x1F000000U) |
| |
|
#define | DCDC_REG1_VBG_TRIM_SHIFT (24U) |
| |
| #define | DCDC_REG1_VBG_TRIM(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_VBG_TRIM_SHIFT)) & DCDC_REG1_VBG_TRIM_MASK) |
| |
|
|
#define | DCDC_REG2_LOOPCTRL_DC_FF_MASK (0x1C0U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_FF_SHIFT (6U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_FF(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_FF_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_FF_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_EN_RCSCALE_MASK (0xE00U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_EN_RCSCALE_SHIFT (9U) |
| |
| #define | DCDC_REG2_LOOPCTRL_EN_RCSCALE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_EN_RCSCALE_SHIFT)) & DCDC_REG2_LOOPCTRL_EN_RCSCALE_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_MASK (0x1000U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_SHIFT (12U) |
| |
| #define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_SHIFT)) & DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_HYST_SIGN_MASK (0x2000U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_HYST_SIGN_SHIFT (13U) |
| |
| #define | DCDC_REG2_LOOPCTRL_HYST_SIGN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_HYST_SIGN_SHIFT)) & DCDC_REG2_LOOPCTRL_HYST_SIGN_MASK) |
| |
|
#define | DCDC_REG2_DISABLE_PULSE_SKIP_MASK (0x8000000U) |
| |
|
#define | DCDC_REG2_DISABLE_PULSE_SKIP_SHIFT (27U) |
| |
| #define | DCDC_REG2_DISABLE_PULSE_SKIP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_DISABLE_PULSE_SKIP_SHIFT)) & DCDC_REG2_DISABLE_PULSE_SKIP_MASK) |
| |
|
#define | DCDC_REG2_DCM_SET_CTRL_MASK (0x10000000U) |
| |
|
#define | DCDC_REG2_DCM_SET_CTRL_SHIFT (28U) |
| |
| #define | DCDC_REG2_DCM_SET_CTRL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_DCM_SET_CTRL_SHIFT)) & DCDC_REG2_DCM_SET_CTRL_MASK) |
| |
|
|
#define | DCDC_CTRL0_ENABLE_MASK (0x1U) |
| |
|
#define | DCDC_CTRL0_ENABLE_SHIFT (0U) |
| |
| #define | DCDC_CTRL0_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_ENABLE_SHIFT)) & DCDC_CTRL0_ENABLE_MASK) |
| |
|
#define | DCDC_CTRL0_DIG_EN_MASK (0x2U) |
| |
|
#define | DCDC_CTRL0_DIG_EN_SHIFT (1U) |
| |
| #define | DCDC_CTRL0_DIG_EN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_DIG_EN_SHIFT)) & DCDC_CTRL0_DIG_EN_MASK) |
| |
|
#define | DCDC_CTRL0_STBY_EN_MASK (0x4U) |
| |
|
#define | DCDC_CTRL0_STBY_EN_SHIFT (2U) |
| |
| #define | DCDC_CTRL0_STBY_EN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_STBY_EN_SHIFT)) & DCDC_CTRL0_STBY_EN_MASK) |
| |
|
#define | DCDC_CTRL0_LP_MODE_EN_MASK (0x8U) |
| |
|
#define | DCDC_CTRL0_LP_MODE_EN_SHIFT (3U) |
| |
| #define | DCDC_CTRL0_LP_MODE_EN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_LP_MODE_EN_SHIFT)) & DCDC_CTRL0_LP_MODE_EN_MASK) |
| |
|
#define | DCDC_CTRL0_STBY_LP_MODE_EN_MASK (0x10U) |
| |
|
#define | DCDC_CTRL0_STBY_LP_MODE_EN_SHIFT (4U) |
| |
| #define | DCDC_CTRL0_STBY_LP_MODE_EN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_STBY_LP_MODE_EN_SHIFT)) & DCDC_CTRL0_STBY_LP_MODE_EN_MASK) |
| |
|
#define | DCDC_CTRL0_ENABLE_DCDC_CNT_MASK (0x20U) |
| |
|
#define | DCDC_CTRL0_ENABLE_DCDC_CNT_SHIFT (5U) |
| |
| #define | DCDC_CTRL0_ENABLE_DCDC_CNT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_ENABLE_DCDC_CNT_SHIFT)) & DCDC_CTRL0_ENABLE_DCDC_CNT_MASK) |
| |
|
#define | DCDC_CTRL0_TRIM_HOLD_MASK (0x40U) |
| |
|
#define | DCDC_CTRL0_TRIM_HOLD_SHIFT (6U) |
| |
| #define | DCDC_CTRL0_TRIM_HOLD(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_TRIM_HOLD_SHIFT)) & DCDC_CTRL0_TRIM_HOLD_MASK) |
| |
|
#define | DCDC_CTRL0_DEBUG_BITS_MASK (0x7FF80000U) |
| |
|
#define | DCDC_CTRL0_DEBUG_BITS_SHIFT (19U) |
| |
| #define | DCDC_CTRL0_DEBUG_BITS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_DEBUG_BITS_SHIFT)) & DCDC_CTRL0_DEBUG_BITS_MASK) |
| |
|
#define | DCDC_CTRL0_CONTROL_MODE_MASK (0x80000000U) |
| |
|
#define | DCDC_CTRL0_CONTROL_MODE_SHIFT (31U) |
| |
| #define | DCDC_CTRL0_CONTROL_MODE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_CONTROL_MODE_SHIFT)) & DCDC_CTRL0_CONTROL_MODE_MASK) |
| |
|
|
#define | DCDC_CTRL1_VDD1P8CTRL_TRG_MASK (0x1FU) |
| |
|
#define | DCDC_CTRL1_VDD1P8CTRL_TRG_SHIFT (0U) |
| |
| #define | DCDC_CTRL1_VDD1P8CTRL_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL1_VDD1P8CTRL_TRG_SHIFT)) & DCDC_CTRL1_VDD1P8CTRL_TRG_MASK) |
| |
|
#define | DCDC_CTRL1_VDD1P0CTRL_TRG_MASK (0x1F00U) |
| |
|
#define | DCDC_CTRL1_VDD1P0CTRL_TRG_SHIFT (8U) |
| |
| #define | DCDC_CTRL1_VDD1P0CTRL_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL1_VDD1P0CTRL_TRG_SHIFT)) & DCDC_CTRL1_VDD1P0CTRL_TRG_MASK) |
| |
|
#define | DCDC_CTRL1_VDD1P8CTRL_STBY_TRG_MASK (0x1F0000U) |
| |
|
#define | DCDC_CTRL1_VDD1P8CTRL_STBY_TRG_SHIFT (16U) |
| |
| #define | DCDC_CTRL1_VDD1P8CTRL_STBY_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL1_VDD1P8CTRL_STBY_TRG_SHIFT)) & DCDC_CTRL1_VDD1P8CTRL_STBY_TRG_MASK) |
| |
|
#define | DCDC_CTRL1_VDD1P0CTRL_STBY_TRG_MASK (0x1F000000U) |
| |
|
#define | DCDC_CTRL1_VDD1P0CTRL_STBY_TRG_SHIFT (24U) |
| |
| #define | DCDC_CTRL1_VDD1P0CTRL_STBY_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL1_VDD1P0CTRL_STBY_TRG_SHIFT)) & DCDC_CTRL1_VDD1P0CTRL_STBY_TRG_MASK) |
| |
|
|
#define | DCDC_REG0_PWD_ZCD_MASK (0x1U) |
| |
|
#define | DCDC_REG0_PWD_ZCD_SHIFT (0U) |
| |
| #define | DCDC_REG0_PWD_ZCD(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_ZCD_SHIFT)) & DCDC_REG0_PWD_ZCD_MASK) |
| |
|
#define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_MASK (0x2U) |
| |
|
#define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_SHIFT (1U) |
| |
| #define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_SHIFT)) & DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_MASK) |
| |
|
#define | DCDC_REG0_SEL_CLK_MASK (0x4U) |
| |
|
#define | DCDC_REG0_SEL_CLK_SHIFT (2U) |
| |
| #define | DCDC_REG0_SEL_CLK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_SEL_CLK_SHIFT)) & DCDC_REG0_SEL_CLK_MASK) |
| |
|
#define | DCDC_REG0_PWD_OSC_INT_MASK (0x8U) |
| |
|
#define | DCDC_REG0_PWD_OSC_INT_SHIFT (3U) |
| |
| #define | DCDC_REG0_PWD_OSC_INT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_OSC_INT_SHIFT)) & DCDC_REG0_PWD_OSC_INT_MASK) |
| |
|
#define | DCDC_REG0_PWD_CUR_SNS_CMP_MASK (0x10U) |
| |
|
#define | DCDC_REG0_PWD_CUR_SNS_CMP_SHIFT (4U) |
| |
| #define | DCDC_REG0_PWD_CUR_SNS_CMP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CUR_SNS_CMP_SHIFT)) & DCDC_REG0_PWD_CUR_SNS_CMP_MASK) |
| |
|
#define | DCDC_REG0_CUR_SNS_THRSH_MASK (0xE0U) |
| |
|
#define | DCDC_REG0_CUR_SNS_THRSH_SHIFT (5U) |
| |
| #define | DCDC_REG0_CUR_SNS_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_CUR_SNS_THRSH_SHIFT)) & DCDC_REG0_CUR_SNS_THRSH_MASK) |
| |
|
#define | DCDC_REG0_PWD_OVERCUR_DET_MASK (0x100U) |
| |
|
#define | DCDC_REG0_PWD_OVERCUR_DET_SHIFT (8U) |
| |
| #define | DCDC_REG0_PWD_OVERCUR_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_OVERCUR_DET_SHIFT)) & DCDC_REG0_PWD_OVERCUR_DET_MASK) |
| |
|
#define | DCDC_REG0_PWD_CMP_DCDC_IN_DET_MASK (0x800U) |
| |
|
#define | DCDC_REG0_PWD_CMP_DCDC_IN_DET_SHIFT (11U) |
| |
| #define | DCDC_REG0_PWD_CMP_DCDC_IN_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CMP_DCDC_IN_DET_SHIFT)) & DCDC_REG0_PWD_CMP_DCDC_IN_DET_MASK) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VDD1P8_DET_MASK (0x10000U) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VDD1P8_DET_SHIFT (16U) |
| |
| #define | DCDC_REG0_PWD_HIGH_VDD1P8_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_HIGH_VDD1P8_DET_SHIFT)) & DCDC_REG0_PWD_HIGH_VDD1P8_DET_MASK) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VDD1P0_DET_MASK (0x20000U) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VDD1P0_DET_SHIFT (17U) |
| |
| #define | DCDC_REG0_PWD_HIGH_VDD1P0_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_HIGH_VDD1P0_DET_SHIFT)) & DCDC_REG0_PWD_HIGH_VDD1P0_DET_MASK) |
| |
|
#define | DCDC_REG0_LP_HIGH_HYS_MASK (0x200000U) |
| |
|
#define | DCDC_REG0_LP_HIGH_HYS_SHIFT (21U) |
| |
| #define | DCDC_REG0_LP_HIGH_HYS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_LP_HIGH_HYS_SHIFT)) & DCDC_REG0_LP_HIGH_HYS_MASK) |
| |
|
#define | DCDC_REG0_PWD_CMP_OFFSET_MASK (0x4000000U) |
| |
|
#define | DCDC_REG0_PWD_CMP_OFFSET_SHIFT (26U) |
| |
| #define | DCDC_REG0_PWD_CMP_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CMP_OFFSET_SHIFT)) & DCDC_REG0_PWD_CMP_OFFSET_MASK) |
| |
|
#define | DCDC_REG0_XTALOK_DISABLE_MASK (0x8000000U) |
| |
|
#define | DCDC_REG0_XTALOK_DISABLE_SHIFT (27U) |
| |
| #define | DCDC_REG0_XTALOK_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_XTALOK_DISABLE_SHIFT)) & DCDC_REG0_XTALOK_DISABLE_MASK) |
| |
|
#define | DCDC_REG0_XTAL_24M_OK_MASK (0x20000000U) |
| |
|
#define | DCDC_REG0_XTAL_24M_OK_SHIFT (29U) |
| |
| #define | DCDC_REG0_XTAL_24M_OK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_XTAL_24M_OK_SHIFT)) & DCDC_REG0_XTAL_24M_OK_MASK) |
| |
|
#define | DCDC_REG0_STS_DC_OK_MASK (0x80000000U) |
| |
|
#define | DCDC_REG0_STS_DC_OK_SHIFT (31U) |
| |
| #define | DCDC_REG0_STS_DC_OK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_STS_DC_OK_SHIFT)) & DCDC_REG0_STS_DC_OK_MASK) |
| |
|
|
#define | DCDC_REG1_DM_CTRL_MASK (0x8U) |
| |
|
#define | DCDC_REG1_DM_CTRL_SHIFT (3U) |
| |
| #define | DCDC_REG1_DM_CTRL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_DM_CTRL_SHIFT)) & DCDC_REG1_DM_CTRL_MASK) |
| |
|
#define | DCDC_REG1_RLOAD_REG_EN_LPSR_MASK (0x10U) |
| |
|
#define | DCDC_REG1_RLOAD_REG_EN_LPSR_SHIFT (4U) |
| |
| #define | DCDC_REG1_RLOAD_REG_EN_LPSR(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_RLOAD_REG_EN_LPSR_SHIFT)) & DCDC_REG1_RLOAD_REG_EN_LPSR_MASK) |
| |
|
#define | DCDC_REG1_VBG_TRIM_MASK (0x7C0U) |
| |
|
#define | DCDC_REG1_VBG_TRIM_SHIFT (6U) |
| |
| #define | DCDC_REG1_VBG_TRIM(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_VBG_TRIM_SHIFT)) & DCDC_REG1_VBG_TRIM_MASK) |
| |
|
#define | DCDC_REG1_LP_CMP_ISRC_SEL_MASK (0x1800U) |
| |
|
#define | DCDC_REG1_LP_CMP_ISRC_SEL_SHIFT (11U) |
| |
| #define | DCDC_REG1_LP_CMP_ISRC_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LP_CMP_ISRC_SEL_SHIFT)) & DCDC_REG1_LP_CMP_ISRC_SEL_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_CM_HST_THRESH_MASK (0x8000000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_CM_HST_THRESH_SHIFT (27U) |
| |
| #define | DCDC_REG1_LOOPCTRL_CM_HST_THRESH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_CM_HST_THRESH_SHIFT)) & DCDC_REG1_LOOPCTRL_CM_HST_THRESH_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_DF_HST_THRESH_MASK (0x10000000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_DF_HST_THRESH_SHIFT (28U) |
| |
| #define | DCDC_REG1_LOOPCTRL_DF_HST_THRESH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_DF_HST_THRESH_SHIFT)) & DCDC_REG1_LOOPCTRL_DF_HST_THRESH_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK (0x20000000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_CM_HYST_SHIFT (29U) |
| |
| #define | DCDC_REG1_LOOPCTRL_EN_CM_HYST(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_EN_CM_HYST_SHIFT)) & DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK (0x40000000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_DF_HYST_SHIFT (30U) |
| |
| #define | DCDC_REG1_LOOPCTRL_EN_DF_HYST(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_EN_DF_HYST_SHIFT)) & DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK) |
| |
|
|
#define | DCDC_REG2_LOOPCTRL_DC_C_MASK (0x3U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_C_SHIFT (0U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_C(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_C_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_C_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_R_MASK (0x3CU) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_R_SHIFT (2U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_R(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_R_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_R_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_FF_MASK (0x1C0U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_FF_SHIFT (6U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_FF(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_FF_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_FF_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_EN_RCSCALE_MASK (0xE00U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_EN_RCSCALE_SHIFT (9U) |
| |
| #define | DCDC_REG2_LOOPCTRL_EN_RCSCALE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_EN_RCSCALE_SHIFT)) & DCDC_REG2_LOOPCTRL_EN_RCSCALE_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_MASK (0x1000U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_SHIFT (12U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_SHIFT)) & DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_HYST_SIGN_MASK (0x2000U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_HYST_SIGN_SHIFT (13U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_HYST_SIGN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_HYST_SIGN_SHIFT)) & DCDC_REG2_LOOPCTRL_HYST_SIGN_MASK) |
| |
|
#define | DCDC_REG2_BATTMONITOR_EN_BATADJ_MASK (0x8000U) |
| |
|
#define | DCDC_REG2_BATTMONITOR_EN_BATADJ_SHIFT (15U) |
| |
|
#define | DCDC_REG2_BATTMONITOR_EN_BATADJ(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_BATTMONITOR_EN_BATADJ_SHIFT)) & DCDC_REG2_BATTMONITOR_EN_BATADJ_MASK) |
| |
|
#define | DCDC_REG2_BATTMONITOR_BATT_VAL_MASK (0x3FF0000U) |
| |
|
#define | DCDC_REG2_BATTMONITOR_BATT_VAL_SHIFT (16U) |
| |
|
#define | DCDC_REG2_BATTMONITOR_BATT_VAL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_BATTMONITOR_BATT_VAL_SHIFT)) & DCDC_REG2_BATTMONITOR_BATT_VAL_MASK) |
| |
|
#define | DCDC_REG2_DCM_SET_CTRL_MASK (0x10000000U) |
| |
|
#define | DCDC_REG2_DCM_SET_CTRL_SHIFT (28U) |
| |
| #define | DCDC_REG2_DCM_SET_CTRL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_DCM_SET_CTRL_SHIFT)) & DCDC_REG2_DCM_SET_CTRL_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_TOGGLE_DIF_MASK (0x40000000U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_TOGGLE_DIF_SHIFT (30U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_TOGGLE_DIF(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_TOGGLE_DIF_SHIFT)) & DCDC_REG2_LOOPCTRL_TOGGLE_DIF_MASK) |
| |
|
|
#define | DCDC_REG3_IN_BROWNOUT_MASK (0x4000U) |
| |
|
#define | DCDC_REG3_IN_BROWNOUT_SHIFT (14U) |
| |
| #define | DCDC_REG3_IN_BROWNOUT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_IN_BROWNOUT_SHIFT)) & DCDC_REG3_IN_BROWNOUT_MASK) |
| |
|
#define | DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT_MASK (0x8000U) |
| |
|
#define | DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT_SHIFT (15U) |
| |
| #define | DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT_SHIFT)) & DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT_MASK) |
| |
|
#define | DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT_MASK (0x10000U) |
| |
|
#define | DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT_SHIFT (16U) |
| |
| #define | DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT_SHIFT)) & DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT_MASK) |
| |
|
#define | DCDC_REG3_OVERCUR_DETECT_OUT_MASK (0x20000U) |
| |
|
#define | DCDC_REG3_OVERCUR_DETECT_OUT_SHIFT (17U) |
| |
| #define | DCDC_REG3_OVERCUR_DETECT_OUT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_OVERCUR_DETECT_OUT_SHIFT)) & DCDC_REG3_OVERCUR_DETECT_OUT_MASK) |
| |
|
#define | DCDC_REG3_ENABLE_FF_MASK (0x40000U) |
| |
|
#define | DCDC_REG3_ENABLE_FF_SHIFT (18U) |
| |
| #define | DCDC_REG3_ENABLE_FF(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_ENABLE_FF_SHIFT)) & DCDC_REG3_ENABLE_FF_MASK) |
| |
|
#define | DCDC_REG3_DISABLE_PULSE_SKIP_MASK (0x80000U) |
| |
|
#define | DCDC_REG3_DISABLE_PULSE_SKIP_SHIFT (19U) |
| |
| #define | DCDC_REG3_DISABLE_PULSE_SKIP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_DISABLE_PULSE_SKIP_SHIFT)) & DCDC_REG3_DISABLE_PULSE_SKIP_MASK) |
| |
|
#define | DCDC_REG3_DISABLE_IDLE_SKIP_MASK (0x100000U) |
| |
|
#define | DCDC_REG3_DISABLE_IDLE_SKIP_SHIFT (20U) |
| |
| #define | DCDC_REG3_DISABLE_IDLE_SKIP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_DISABLE_IDLE_SKIP_SHIFT)) & DCDC_REG3_DISABLE_IDLE_SKIP_MASK) |
| |
|
#define | DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR_MASK (0x200000U) |
| |
|
#define | DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR_SHIFT (21U) |
| |
| #define | DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR_SHIFT)) & DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR_MASK) |
| |
|
#define | DCDC_REG3_REG_FBK_SEL_MASK (0xC00000U) |
| |
|
#define | DCDC_REG3_REG_FBK_SEL_SHIFT (22U) |
| |
|
#define | DCDC_REG3_REG_FBK_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_REG_FBK_SEL_SHIFT)) & DCDC_REG3_REG_FBK_SEL_MASK) |
| |
|
#define | DCDC_REG3_MINPWR_DC_HALFCLK_MASK (0x1000000U) |
| |
|
#define | DCDC_REG3_MINPWR_DC_HALFCLK_SHIFT (24U) |
| |
| #define | DCDC_REG3_MINPWR_DC_HALFCLK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MINPWR_DC_HALFCLK_SHIFT)) & DCDC_REG3_MINPWR_DC_HALFCLK_MASK) |
| |
|
#define | DCDC_REG3_MINPWR_HALF_FETS_MASK (0x4000000U) |
| |
|
#define | DCDC_REG3_MINPWR_HALF_FETS_SHIFT (26U) |
| |
|
#define | DCDC_REG3_MINPWR_HALF_FETS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MINPWR_HALF_FETS_SHIFT)) & DCDC_REG3_MINPWR_HALF_FETS_MASK) |
| |
|
#define | DCDC_REG3_MISC_DELAY_TIMING_MASK (0x8000000U) |
| |
|
#define | DCDC_REG3_MISC_DELAY_TIMING_SHIFT (27U) |
| |
| #define | DCDC_REG3_MISC_DELAY_TIMING(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MISC_DELAY_TIMING_SHIFT)) & DCDC_REG3_MISC_DELAY_TIMING_MASK) |
| |
|
#define | DCDC_REG3_VDD1P0CTRL_DISABLE_STEP_MASK (0x20000000U) |
| |
|
#define | DCDC_REG3_VDD1P0CTRL_DISABLE_STEP_SHIFT (29U) |
| |
| #define | DCDC_REG3_VDD1P0CTRL_DISABLE_STEP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_VDD1P0CTRL_DISABLE_STEP_SHIFT)) & DCDC_REG3_VDD1P0CTRL_DISABLE_STEP_MASK) |
| |
|
#define | DCDC_REG3_VDD1P8CTRL_DISABLE_STEP_MASK (0x40000000U) |
| |
|
#define | DCDC_REG3_VDD1P8CTRL_DISABLE_STEP_SHIFT (30U) |
| |
| #define | DCDC_REG3_VDD1P8CTRL_DISABLE_STEP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_VDD1P8CTRL_DISABLE_STEP_SHIFT)) & DCDC_REG3_VDD1P8CTRL_DISABLE_STEP_MASK) |
| |
|
|
#define | DCDC_CTRL0_ENABLE_MASK (0x1U) |
| |
|
#define | DCDC_CTRL0_ENABLE_SHIFT (0U) |
| |
| #define | DCDC_CTRL0_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_ENABLE_SHIFT)) & DCDC_CTRL0_ENABLE_MASK) |
| |
|
#define | DCDC_CTRL0_DIG_EN_MASK (0x2U) |
| |
|
#define | DCDC_CTRL0_DIG_EN_SHIFT (1U) |
| |
| #define | DCDC_CTRL0_DIG_EN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_DIG_EN_SHIFT)) & DCDC_CTRL0_DIG_EN_MASK) |
| |
|
#define | DCDC_CTRL0_STBY_EN_MASK (0x4U) |
| |
|
#define | DCDC_CTRL0_STBY_EN_SHIFT (2U) |
| |
| #define | DCDC_CTRL0_STBY_EN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_STBY_EN_SHIFT)) & DCDC_CTRL0_STBY_EN_MASK) |
| |
|
#define | DCDC_CTRL0_LP_MODE_EN_MASK (0x8U) |
| |
|
#define | DCDC_CTRL0_LP_MODE_EN_SHIFT (3U) |
| |
| #define | DCDC_CTRL0_LP_MODE_EN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_LP_MODE_EN_SHIFT)) & DCDC_CTRL0_LP_MODE_EN_MASK) |
| |
|
#define | DCDC_CTRL0_STBY_LP_MODE_EN_MASK (0x10U) |
| |
|
#define | DCDC_CTRL0_STBY_LP_MODE_EN_SHIFT (4U) |
| |
| #define | DCDC_CTRL0_STBY_LP_MODE_EN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_STBY_LP_MODE_EN_SHIFT)) & DCDC_CTRL0_STBY_LP_MODE_EN_MASK) |
| |
|
#define | DCDC_CTRL0_ENABLE_DCDC_CNT_MASK (0x20U) |
| |
|
#define | DCDC_CTRL0_ENABLE_DCDC_CNT_SHIFT (5U) |
| |
| #define | DCDC_CTRL0_ENABLE_DCDC_CNT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_ENABLE_DCDC_CNT_SHIFT)) & DCDC_CTRL0_ENABLE_DCDC_CNT_MASK) |
| |
|
#define | DCDC_CTRL0_TRIM_HOLD_MASK (0x40U) |
| |
|
#define | DCDC_CTRL0_TRIM_HOLD_SHIFT (6U) |
| |
| #define | DCDC_CTRL0_TRIM_HOLD(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_TRIM_HOLD_SHIFT)) & DCDC_CTRL0_TRIM_HOLD_MASK) |
| |
|
#define | DCDC_CTRL0_DEBUG_BITS_MASK (0x7FF80000U) |
| |
|
#define | DCDC_CTRL0_DEBUG_BITS_SHIFT (19U) |
| |
| #define | DCDC_CTRL0_DEBUG_BITS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_DEBUG_BITS_SHIFT)) & DCDC_CTRL0_DEBUG_BITS_MASK) |
| |
|
#define | DCDC_CTRL0_CONTROL_MODE_MASK (0x80000000U) |
| |
|
#define | DCDC_CTRL0_CONTROL_MODE_SHIFT (31U) |
| |
| #define | DCDC_CTRL0_CONTROL_MODE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL0_CONTROL_MODE_SHIFT)) & DCDC_CTRL0_CONTROL_MODE_MASK) |
| |
|
|
#define | DCDC_CTRL1_VDD1P8CTRL_TRG_MASK (0x1FU) |
| |
|
#define | DCDC_CTRL1_VDD1P8CTRL_TRG_SHIFT (0U) |
| |
| #define | DCDC_CTRL1_VDD1P8CTRL_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL1_VDD1P8CTRL_TRG_SHIFT)) & DCDC_CTRL1_VDD1P8CTRL_TRG_MASK) |
| |
|
#define | DCDC_CTRL1_VDD1P0CTRL_TRG_MASK (0x1F00U) |
| |
|
#define | DCDC_CTRL1_VDD1P0CTRL_TRG_SHIFT (8U) |
| |
| #define | DCDC_CTRL1_VDD1P0CTRL_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL1_VDD1P0CTRL_TRG_SHIFT)) & DCDC_CTRL1_VDD1P0CTRL_TRG_MASK) |
| |
|
#define | DCDC_CTRL1_VDD1P8CTRL_STBY_TRG_MASK (0x1F0000U) |
| |
|
#define | DCDC_CTRL1_VDD1P8CTRL_STBY_TRG_SHIFT (16U) |
| |
| #define | DCDC_CTRL1_VDD1P8CTRL_STBY_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL1_VDD1P8CTRL_STBY_TRG_SHIFT)) & DCDC_CTRL1_VDD1P8CTRL_STBY_TRG_MASK) |
| |
|
#define | DCDC_CTRL1_VDD1P0CTRL_STBY_TRG_MASK (0x1F000000U) |
| |
|
#define | DCDC_CTRL1_VDD1P0CTRL_STBY_TRG_SHIFT (24U) |
| |
| #define | DCDC_CTRL1_VDD1P0CTRL_STBY_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_CTRL1_VDD1P0CTRL_STBY_TRG_SHIFT)) & DCDC_CTRL1_VDD1P0CTRL_STBY_TRG_MASK) |
| |
|
|
#define | DCDC_REG0_PWD_ZCD_MASK (0x1U) |
| |
|
#define | DCDC_REG0_PWD_ZCD_SHIFT (0U) |
| |
| #define | DCDC_REG0_PWD_ZCD(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_ZCD_SHIFT)) & DCDC_REG0_PWD_ZCD_MASK) |
| |
|
#define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_MASK (0x2U) |
| |
|
#define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_SHIFT (1U) |
| |
| #define | DCDC_REG0_DISABLE_AUTO_CLK_SWITCH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_SHIFT)) & DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_MASK) |
| |
|
#define | DCDC_REG0_SEL_CLK_MASK (0x4U) |
| |
|
#define | DCDC_REG0_SEL_CLK_SHIFT (2U) |
| |
| #define | DCDC_REG0_SEL_CLK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_SEL_CLK_SHIFT)) & DCDC_REG0_SEL_CLK_MASK) |
| |
|
#define | DCDC_REG0_PWD_OSC_INT_MASK (0x8U) |
| |
|
#define | DCDC_REG0_PWD_OSC_INT_SHIFT (3U) |
| |
| #define | DCDC_REG0_PWD_OSC_INT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_OSC_INT_SHIFT)) & DCDC_REG0_PWD_OSC_INT_MASK) |
| |
|
#define | DCDC_REG0_PWD_CUR_SNS_CMP_MASK (0x10U) |
| |
|
#define | DCDC_REG0_PWD_CUR_SNS_CMP_SHIFT (4U) |
| |
| #define | DCDC_REG0_PWD_CUR_SNS_CMP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CUR_SNS_CMP_SHIFT)) & DCDC_REG0_PWD_CUR_SNS_CMP_MASK) |
| |
|
#define | DCDC_REG0_CUR_SNS_THRSH_MASK (0xE0U) |
| |
|
#define | DCDC_REG0_CUR_SNS_THRSH_SHIFT (5U) |
| |
| #define | DCDC_REG0_CUR_SNS_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_CUR_SNS_THRSH_SHIFT)) & DCDC_REG0_CUR_SNS_THRSH_MASK) |
| |
|
#define | DCDC_REG0_PWD_OVERCUR_DET_MASK (0x100U) |
| |
|
#define | DCDC_REG0_PWD_OVERCUR_DET_SHIFT (8U) |
| |
| #define | DCDC_REG0_PWD_OVERCUR_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_OVERCUR_DET_SHIFT)) & DCDC_REG0_PWD_OVERCUR_DET_MASK) |
| |
|
#define | DCDC_REG0_PWD_CMP_DCDC_IN_DET_MASK (0x800U) |
| |
|
#define | DCDC_REG0_PWD_CMP_DCDC_IN_DET_SHIFT (11U) |
| |
| #define | DCDC_REG0_PWD_CMP_DCDC_IN_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CMP_DCDC_IN_DET_SHIFT)) & DCDC_REG0_PWD_CMP_DCDC_IN_DET_MASK) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VDD1P8_DET_MASK (0x10000U) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VDD1P8_DET_SHIFT (16U) |
| |
| #define | DCDC_REG0_PWD_HIGH_VDD1P8_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_HIGH_VDD1P8_DET_SHIFT)) & DCDC_REG0_PWD_HIGH_VDD1P8_DET_MASK) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VDD1P0_DET_MASK (0x20000U) |
| |
|
#define | DCDC_REG0_PWD_HIGH_VDD1P0_DET_SHIFT (17U) |
| |
| #define | DCDC_REG0_PWD_HIGH_VDD1P0_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_HIGH_VDD1P0_DET_SHIFT)) & DCDC_REG0_PWD_HIGH_VDD1P0_DET_MASK) |
| |
|
#define | DCDC_REG0_LP_HIGH_HYS_MASK (0x200000U) |
| |
|
#define | DCDC_REG0_LP_HIGH_HYS_SHIFT (21U) |
| |
| #define | DCDC_REG0_LP_HIGH_HYS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_LP_HIGH_HYS_SHIFT)) & DCDC_REG0_LP_HIGH_HYS_MASK) |
| |
|
#define | DCDC_REG0_PWD_CMP_OFFSET_MASK (0x4000000U) |
| |
|
#define | DCDC_REG0_PWD_CMP_OFFSET_SHIFT (26U) |
| |
| #define | DCDC_REG0_PWD_CMP_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CMP_OFFSET_SHIFT)) & DCDC_REG0_PWD_CMP_OFFSET_MASK) |
| |
|
#define | DCDC_REG0_XTALOK_DISABLE_MASK (0x8000000U) |
| |
|
#define | DCDC_REG0_XTALOK_DISABLE_SHIFT (27U) |
| |
| #define | DCDC_REG0_XTALOK_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_XTALOK_DISABLE_SHIFT)) & DCDC_REG0_XTALOK_DISABLE_MASK) |
| |
|
#define | DCDC_REG0_XTAL_24M_OK_MASK (0x20000000U) |
| |
|
#define | DCDC_REG0_XTAL_24M_OK_SHIFT (29U) |
| |
| #define | DCDC_REG0_XTAL_24M_OK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_XTAL_24M_OK_SHIFT)) & DCDC_REG0_XTAL_24M_OK_MASK) |
| |
|
#define | DCDC_REG0_STS_DC_OK_MASK (0x80000000U) |
| |
|
#define | DCDC_REG0_STS_DC_OK_SHIFT (31U) |
| |
| #define | DCDC_REG0_STS_DC_OK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_STS_DC_OK_SHIFT)) & DCDC_REG0_STS_DC_OK_MASK) |
| |
|
|
#define | DCDC_REG1_DM_CTRL_MASK (0x8U) |
| |
|
#define | DCDC_REG1_DM_CTRL_SHIFT (3U) |
| |
| #define | DCDC_REG1_DM_CTRL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_DM_CTRL_SHIFT)) & DCDC_REG1_DM_CTRL_MASK) |
| |
|
#define | DCDC_REG1_RLOAD_REG_EN_LPSR_MASK (0x10U) |
| |
|
#define | DCDC_REG1_RLOAD_REG_EN_LPSR_SHIFT (4U) |
| |
| #define | DCDC_REG1_RLOAD_REG_EN_LPSR(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_RLOAD_REG_EN_LPSR_SHIFT)) & DCDC_REG1_RLOAD_REG_EN_LPSR_MASK) |
| |
|
#define | DCDC_REG1_VBG_TRIM_MASK (0x7C0U) |
| |
|
#define | DCDC_REG1_VBG_TRIM_SHIFT (6U) |
| |
| #define | DCDC_REG1_VBG_TRIM(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_VBG_TRIM_SHIFT)) & DCDC_REG1_VBG_TRIM_MASK) |
| |
|
#define | DCDC_REG1_LP_CMP_ISRC_SEL_MASK (0x1800U) |
| |
|
#define | DCDC_REG1_LP_CMP_ISRC_SEL_SHIFT (11U) |
| |
| #define | DCDC_REG1_LP_CMP_ISRC_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LP_CMP_ISRC_SEL_SHIFT)) & DCDC_REG1_LP_CMP_ISRC_SEL_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_CM_HST_THRESH_MASK (0x8000000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_CM_HST_THRESH_SHIFT (27U) |
| |
| #define | DCDC_REG1_LOOPCTRL_CM_HST_THRESH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_CM_HST_THRESH_SHIFT)) & DCDC_REG1_LOOPCTRL_CM_HST_THRESH_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_DF_HST_THRESH_MASK (0x10000000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_DF_HST_THRESH_SHIFT (28U) |
| |
| #define | DCDC_REG1_LOOPCTRL_DF_HST_THRESH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_DF_HST_THRESH_SHIFT)) & DCDC_REG1_LOOPCTRL_DF_HST_THRESH_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK (0x20000000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_CM_HYST_SHIFT (29U) |
| |
| #define | DCDC_REG1_LOOPCTRL_EN_CM_HYST(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_EN_CM_HYST_SHIFT)) & DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK (0x40000000U) |
| |
|
#define | DCDC_REG1_LOOPCTRL_EN_DF_HYST_SHIFT (30U) |
| |
| #define | DCDC_REG1_LOOPCTRL_EN_DF_HYST(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_EN_DF_HYST_SHIFT)) & DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK) |
| |
|
|
#define | DCDC_REG2_LOOPCTRL_DC_C_MASK (0x3U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_C_SHIFT (0U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_C(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_C_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_C_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_R_MASK (0x3CU) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_R_SHIFT (2U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_R(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_R_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_R_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_FF_MASK (0x1C0U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_FF_SHIFT (6U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_DC_FF(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_FF_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_FF_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_EN_RCSCALE_MASK (0xE00U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_EN_RCSCALE_SHIFT (9U) |
| |
| #define | DCDC_REG2_LOOPCTRL_EN_RCSCALE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_EN_RCSCALE_SHIFT)) & DCDC_REG2_LOOPCTRL_EN_RCSCALE_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_MASK (0x1000U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_SHIFT (12U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_RCSCALE_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_SHIFT)) & DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_HYST_SIGN_MASK (0x2000U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_HYST_SIGN_SHIFT (13U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_HYST_SIGN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_HYST_SIGN_SHIFT)) & DCDC_REG2_LOOPCTRL_HYST_SIGN_MASK) |
| |
|
#define | DCDC_REG2_BATTMONITOR_EN_BATADJ_MASK (0x8000U) |
| |
|
#define | DCDC_REG2_BATTMONITOR_EN_BATADJ_SHIFT (15U) |
| |
|
#define | DCDC_REG2_BATTMONITOR_EN_BATADJ(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_BATTMONITOR_EN_BATADJ_SHIFT)) & DCDC_REG2_BATTMONITOR_EN_BATADJ_MASK) |
| |
|
#define | DCDC_REG2_BATTMONITOR_BATT_VAL_MASK (0x3FF0000U) |
| |
|
#define | DCDC_REG2_BATTMONITOR_BATT_VAL_SHIFT (16U) |
| |
|
#define | DCDC_REG2_BATTMONITOR_BATT_VAL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_BATTMONITOR_BATT_VAL_SHIFT)) & DCDC_REG2_BATTMONITOR_BATT_VAL_MASK) |
| |
|
#define | DCDC_REG2_DCM_SET_CTRL_MASK (0x10000000U) |
| |
|
#define | DCDC_REG2_DCM_SET_CTRL_SHIFT (28U) |
| |
| #define | DCDC_REG2_DCM_SET_CTRL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_DCM_SET_CTRL_SHIFT)) & DCDC_REG2_DCM_SET_CTRL_MASK) |
| |
|
#define | DCDC_REG2_LOOPCTRL_TOGGLE_DIF_MASK (0x40000000U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_TOGGLE_DIF_SHIFT (30U) |
| |
|
#define | DCDC_REG2_LOOPCTRL_TOGGLE_DIF(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_TOGGLE_DIF_SHIFT)) & DCDC_REG2_LOOPCTRL_TOGGLE_DIF_MASK) |
| |
|
|
#define | DCDC_REG3_IN_BROWNOUT_MASK (0x4000U) |
| |
|
#define | DCDC_REG3_IN_BROWNOUT_SHIFT (14U) |
| |
| #define | DCDC_REG3_IN_BROWNOUT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_IN_BROWNOUT_SHIFT)) & DCDC_REG3_IN_BROWNOUT_MASK) |
| |
|
#define | DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT_MASK (0x8000U) |
| |
|
#define | DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT_SHIFT (15U) |
| |
| #define | DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT_SHIFT)) & DCDC_REG3_OVERVOLT_VDD1P8_DET_OUT_MASK) |
| |
|
#define | DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT_MASK (0x10000U) |
| |
|
#define | DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT_SHIFT (16U) |
| |
| #define | DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT_SHIFT)) & DCDC_REG3_OVERVOLT_VDD1P0_DET_OUT_MASK) |
| |
|
#define | DCDC_REG3_OVERCUR_DETECT_OUT_MASK (0x20000U) |
| |
|
#define | DCDC_REG3_OVERCUR_DETECT_OUT_SHIFT (17U) |
| |
| #define | DCDC_REG3_OVERCUR_DETECT_OUT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_OVERCUR_DETECT_OUT_SHIFT)) & DCDC_REG3_OVERCUR_DETECT_OUT_MASK) |
| |
|
#define | DCDC_REG3_ENABLE_FF_MASK (0x40000U) |
| |
|
#define | DCDC_REG3_ENABLE_FF_SHIFT (18U) |
| |
| #define | DCDC_REG3_ENABLE_FF(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_ENABLE_FF_SHIFT)) & DCDC_REG3_ENABLE_FF_MASK) |
| |
|
#define | DCDC_REG3_DISABLE_PULSE_SKIP_MASK (0x80000U) |
| |
|
#define | DCDC_REG3_DISABLE_PULSE_SKIP_SHIFT (19U) |
| |
| #define | DCDC_REG3_DISABLE_PULSE_SKIP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_DISABLE_PULSE_SKIP_SHIFT)) & DCDC_REG3_DISABLE_PULSE_SKIP_MASK) |
| |
|
#define | DCDC_REG3_DISABLE_IDLE_SKIP_MASK (0x100000U) |
| |
|
#define | DCDC_REG3_DISABLE_IDLE_SKIP_SHIFT (20U) |
| |
| #define | DCDC_REG3_DISABLE_IDLE_SKIP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_DISABLE_IDLE_SKIP_SHIFT)) & DCDC_REG3_DISABLE_IDLE_SKIP_MASK) |
| |
|
#define | DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR_MASK (0x200000U) |
| |
|
#define | DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR_SHIFT (21U) |
| |
| #define | DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR_SHIFT)) & DCDC_REG3_DOUBLE_IBIAS_CMP_LP_LPSR_MASK) |
| |
|
#define | DCDC_REG3_REG_FBK_SEL_MASK (0xC00000U) |
| |
|
#define | DCDC_REG3_REG_FBK_SEL_SHIFT (22U) |
| |
|
#define | DCDC_REG3_REG_FBK_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_REG_FBK_SEL_SHIFT)) & DCDC_REG3_REG_FBK_SEL_MASK) |
| |
|
#define | DCDC_REG3_MINPWR_DC_HALFCLK_MASK (0x1000000U) |
| |
|
#define | DCDC_REG3_MINPWR_DC_HALFCLK_SHIFT (24U) |
| |
| #define | DCDC_REG3_MINPWR_DC_HALFCLK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MINPWR_DC_HALFCLK_SHIFT)) & DCDC_REG3_MINPWR_DC_HALFCLK_MASK) |
| |
|
#define | DCDC_REG3_MINPWR_HALF_FETS_MASK (0x4000000U) |
| |
|
#define | DCDC_REG3_MINPWR_HALF_FETS_SHIFT (26U) |
| |
|
#define | DCDC_REG3_MINPWR_HALF_FETS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MINPWR_HALF_FETS_SHIFT)) & DCDC_REG3_MINPWR_HALF_FETS_MASK) |
| |
|
#define | DCDC_REG3_MISC_DELAY_TIMING_MASK (0x8000000U) |
| |
|
#define | DCDC_REG3_MISC_DELAY_TIMING_SHIFT (27U) |
| |
| #define | DCDC_REG3_MISC_DELAY_TIMING(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MISC_DELAY_TIMING_SHIFT)) & DCDC_REG3_MISC_DELAY_TIMING_MASK) |
| |
|
#define | DCDC_REG3_VDD1P0CTRL_DISABLE_STEP_MASK (0x20000000U) |
| |
|
#define | DCDC_REG3_VDD1P0CTRL_DISABLE_STEP_SHIFT (29U) |
| |
| #define | DCDC_REG3_VDD1P0CTRL_DISABLE_STEP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_VDD1P0CTRL_DISABLE_STEP_SHIFT)) & DCDC_REG3_VDD1P0CTRL_DISABLE_STEP_MASK) |
| |
|
#define | DCDC_REG3_VDD1P8CTRL_DISABLE_STEP_MASK (0x40000000U) |
| |
|
#define | DCDC_REG3_VDD1P8CTRL_DISABLE_STEP_SHIFT (30U) |
| |
| #define | DCDC_REG3_VDD1P8CTRL_DISABLE_STEP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_VDD1P8CTRL_DISABLE_STEP_SHIFT)) & DCDC_REG3_VDD1P8CTRL_DISABLE_STEP_MASK) |
| |