|
#define | CPU_SIMPLE_VECTORED_INTERRUPTS TRUE |
|
#define | CPU_ISR_PASSES_FRAME_POINTER FALSE |
|
#define | CPU_HARDWARE_FP FALSE |
|
#define | CPU_SOFTWARE_FP FALSE |
|
#define | CPU_ALL_TASKS_ARE_FP FALSE |
|
#define | CPU_IDLE_TASK_IS_FP FALSE |
|
#define | CPU_USE_DEFERRED_FP_SWITCH TRUE |
|
#define | CPU_ENABLE_ROBUST_THREAD_DISPATCH FALSE |
|
#define | CPU_STACK_GROWS_UP FALSE |
|
#define | CPU_CACHE_LINE_BYTES 32 |
|
#define | CPU_STRUCTURE_ALIGNMENT RTEMS_ALIGNED( 16 ) |
|
#define | CPU_MODES_INTERRUPT_MASK 0x0000000F |
|
#define | CPU_MAXIMUM_PROCESSORS 32 |
|
#define | CPU_STACK_FRAME_L0_OFFSET 0x00 |
|
#define | CPU_STACK_FRAME_L1_OFFSET 0x08 |
|
#define | CPU_STACK_FRAME_L2_OFFSET 0x10 |
|
#define | CPU_STACK_FRAME_L3_OFFSET 0x18 |
|
#define | CPU_STACK_FRAME_L4_OFFSET 0x20 |
|
#define | CPU_STACK_FRAME_L5_OFFSET 0x28 |
|
#define | CPU_STACK_FRAME_L6_OFFSET 0x30 |
|
#define | CPU_STACK_FRAME_L7_OFFSET 0x38 |
|
#define | CPU_STACK_FRAME_I0_OFFSET 0x40 |
|
#define | CPU_STACK_FRAME_I1_OFFSET 0x48 |
|
#define | CPU_STACK_FRAME_I2_OFFSET 0x50 |
|
#define | CPU_STACK_FRAME_I3_OFFSET 0x58 |
|
#define | CPU_STACK_FRAME_I4_OFFSET 0x60 |
|
#define | CPU_STACK_FRAME_I5_OFFSET 0x68 |
|
#define | CPU_STACK_FRAME_I6_FP_OFFSET 0x70 |
|
#define | CPU_STACK_FRAME_I7_OFFSET 0x78 |
|
#define | CPU_STRUCTURE_RETURN_ADDRESS_OFFSET 0x80 |
|
#define | CPU_STACK_FRAME_SAVED_ARG0_OFFSET 0x88 |
|
#define | CPU_STACK_FRAME_SAVED_ARG1_OFFSET 0x90 |
|
#define | CPU_STACK_FRAME_SAVED_ARG2_OFFSET 0x98 |
|
#define | CPU_STACK_FRAME_SAVED_ARG3_OFFSET 0xA0 |
|
#define | CPU_STACK_FRAME_SAVED_ARG4_OFFSET 0xA8 |
|
#define | CPU_STACK_FRAME_SAVED_ARG5_OFFSET 0xB0 |
|
#define | CPU_STACK_FRAME_PAD0_OFFSET 0xB8 |
|
#define | SPARC64_MINIMUM_STACK_FRAME_SIZE 0xC0 |
|
#define | _CPU_Context_Get_SP(_context) (_context)->o6_sp |
|
#define | G1_OFFSET 0x00 |
|
#define | G2_OFFSET 0x08 |
|
#define | G3_OFFSET 0x10 |
|
#define | G4_OFFSET 0x18 |
|
#define | G5_OFFSET 0x20 |
|
#define | G6_OFFSET 0x28 |
|
#define | G7_OFFSET 0x30 |
|
#define | L0_OFFSET 0x38 |
|
#define | L1_OFFSET 0x40 |
|
#define | L2_OFFSET 0x48 |
|
#define | L3_OFFSET 0x50 |
|
#define | L4_OFFSET 0x58 |
|
#define | L5_OFFSET 0x60 |
|
#define | L6_OFFSET 0x68 |
|
#define | L7_OFFSET 0x70 |
|
#define | I0_OFFSET 0x78 |
|
#define | I1_OFFSET 0x80 |
|
#define | I2_OFFSET 0x88 |
|
#define | I3_OFFSET 0x90 |
|
#define | I4_OFFSET 0x98 |
|
#define | I5_OFFSET 0xA0 |
|
#define | I6_FP_OFFSET 0xA8 |
|
#define | I7_OFFSET 0xB0 |
|
#define | O0_OFFSET 0xB8 |
|
#define | O1_OFFSET 0xC0 |
|
#define | O2_OFFSET 0xC8 |
|
#define | O3_OFFSET 0xD0 |
|
#define | O4_OFFSET 0xD8 |
|
#define | O5_OFFSET 0xE0 |
|
#define | O6_SP_OFFSET 0xE8 |
|
#define | O7_OFFSET 0xF0 |
|
#define | ISR_DISPATCH_DISABLE_STACK_OFFSET 0xF8 |
|
#define | ISR_PAD_OFFSET 0xFC |
|
#define | FO_OFFSET 0x00 |
|
#define | F2_OFFSET 0x08 |
|
#define | F4_OFFSET 0x10 |
|
#define | F6_OFFSET 0x18 |
|
#define | F8_OFFSET 0x20 |
|
#define | F1O_OFFSET 0x28 |
|
#define | F12_OFFSET 0x30 |
|
#define | F14_OFFSET 0x38 |
|
#define | F16_OFFSET 0x40 |
|
#define | F18_OFFSET 0x48 |
|
#define | F2O_OFFSET 0x50 |
|
#define | F22_OFFSET 0x58 |
|
#define | F24_OFFSET 0x60 |
|
#define | F26_OFFSET 0x68 |
|
#define | F28_OFFSET 0x70 |
|
#define | F3O_OFFSET 0x78 |
|
#define | F32_OFFSET 0x80 |
|
#define | F34_OFFSET 0x88 |
|
#define | F36_OFFSET 0x90 |
|
#define | F38_OFFSET 0x98 |
|
#define | F4O_OFFSET 0xA0 |
|
#define | F42_OFFSET 0xA8 |
|
#define | F44_OFFSET 0xB0 |
|
#define | F46_OFFSET 0xB8 |
|
#define | F48_OFFSET 0xC0 |
|
#define | F5O_OFFSET 0xC8 |
|
#define | F52_OFFSET 0xD0 |
|
#define | F54_OFFSET 0xD8 |
|
#define | F56_OFFSET 0xE0 |
|
#define | F58_OFFSET 0xE8 |
|
#define | F6O_OFFSET 0xF0 |
|
#define | F62_OFFSET 0xF8 |
|
#define | FSR_OFFSET 0x100 |
|
#define | CONTEXT_CONTROL_FP_SIZE 0x108 |
|
#define | ISF_TSTATE_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x00 |
|
#define | ISF_TPC_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x08 |
|
#define | ISF_TNPC_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x10 |
|
#define | ISF_PIL_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x18 |
|
#define | ISF_Y_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x20 |
|
#define | ISF_G1_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x28 |
|
#define | ISF_G2_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x30 |
|
#define | ISF_G3_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x38 |
|
#define | ISF_G4_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x40 |
|
#define | ISF_G5_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x48 |
|
#define | ISF_G6_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x50 |
|
#define | ISF_G7_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x58 |
|
#define | ISF_O0_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x60 |
|
#define | ISF_O1_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x68 |
|
#define | ISF_O2_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x70 |
|
#define | ISF_O3_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x78 |
|
#define | ISF_O4_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x80 |
|
#define | ISF_O5_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x88 |
|
#define | ISF_O6_SP_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x90 |
|
#define | ISF_O7_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0x98 |
|
#define | ISF_TVEC_OFFSET SPARC64_MINIMUM_STACK_FRAME_SIZE + 0xA0 |
|
#define | CONTEXT_CONTROL_INTERRUPT_FRAME_SIZE SPARC64_MINIMUM_STACK_FRAME_SIZE + 0xA8 |
|
#define | CPU_CONTEXT_FP_SIZE sizeof( Context_Control_fp ) |
|
#define | CPU_MPCI_RECEIVE_SERVER_EXTRA_STACK 1024 |
|
#define | CPU_INTERRUPT_NUMBER_OF_VECTORS 512 |
|
#define | CPU_INTERRUPT_MAXIMUM_VECTOR_NUMBER 1023 |
|
#define | SPARC_SYNCHRONOUS_TRAP_BIT_MASK 0x200 |
|
#define | SPARC_ASYNCHRONOUS_TRAP(_trap) (_trap) |
|
#define | SPARC_SYNCHRONOUS_TRAP(_trap) ((_trap) + 512 ) |
|
#define | SPARC_REAL_TRAP_NUMBER(_trap) ((_trap) % 512) |
|
#define | CPU_PROVIDES_ISR_IS_IN_PROGRESS FALSE |
|
#define | CPU_STACK_MINIMUM_SIZE (1024*8) |
|
#define | CPU_SIZEOF_POINTER 8 |
|
#define | CPU_ALIGNMENT 8 |
|
#define | CPU_HEAP_ALIGNMENT CPU_ALIGNMENT |
|
#define | CPU_STACK_ALIGNMENT 16 |
|
#define | CPU_INTERRUPT_STACK_ALIGNMENT CPU_CACHE_LINE_BYTES |
|
#define | _CPU_Initialize_vectors() |
|
#define | _CPU_ISR_Disable(_level) (_level) = sparc_disable_interrupts() |
|
#define | _CPU_ISR_Enable(_level) sparc_enable_interrupts( _level ) |
|
#define | _CPU_ISR_Flash(_level) sparc_flash_interrupts( _level ) |
|
#define | _CPU_ISR_Set_level(_newlevel) sparc_enable_interrupts( _newlevel) |
|
#define | _CPU_Context_Initialization_at_thread_begin() |
|
#define | _CPU_Context_Restart_self(_the_context) _CPU_Context_restore( (_the_context) ); |
|
#define | _CPU_Context_Initialize_fp(_destination) |
|
#define | _CPU_Fatal_halt(_source, _error) |
|
#define | CPU_USE_GENERIC_BITFIELD_CODE TRUE |
|
#define | CPU_swap_u16(value) (((value&0xff) << 8) | ((value >> 8)&0xff)) |
|