21 #ifndef LIBBSP_ARM_XILINX_ZYNQ_IRQ_H 22 #define LIBBSP_ARM_XILINX_ZYNQ_IRQ_H 43 #define ZYNQ_IRQ_CPU_0 32 44 #define ZYNQ_IRQ_CPU_1 33 45 #define ZYNQ_IRQ_L2_CACHE 34 46 #define ZYNQ_IRQ_OCM 35 47 #define ZYNQ_IRQ_PMU_0 37 48 #define ZYNQ_IRQ_PMU_1 38 49 #define ZYNQ_IRQ_XADC 39 50 #define ZYNQ_IRQ_DVI 40 51 #define ZYNQ_IRQ_SWDT 41 52 #define ZYNQ_IRQ_TTC_0_0 42 53 #define ZYNQ_IRQ_TTC_1_0 43 54 #define ZYNQ_IRQ_TTC_2_0 44 55 #define ZYNQ_IRQ_DMAC_ABORT 45 56 #define ZYNQ_IRQ_DMAC_0 46 57 #define ZYNQ_IRQ_DMAC_1 47 58 #define ZYNQ_IRQ_DMAC_2 48 59 #define ZYNQ_IRQ_DMAC_3 49 60 #define ZYNQ_IRQ_SMC 50 61 #define ZYNQ_IRQ_QUAD_SPI 51 62 #define ZYNQ_IRQ_GPIO 52 63 #define ZYNQ_IRQ_USB_0 53 64 #define ZYNQ_IRQ_ETHERNET_0 54 65 #define ZYNQ_IRQ_ETHERNET_0_WAKEUP 55 66 #define ZYNQ_IRQ_SDIO_0 56 67 #define ZYNQ_IRQ_I2C_0 57 68 #define ZYNQ_IRQ_SPI_0 58 69 #define ZYNQ_IRQ_UART_0 59 70 #define ZYNQ_IRQ_CAN_0 60 71 #define ZYNQ_IRQ_FPGA_0 61 72 #define ZYNQ_IRQ_FPGA_1 62 73 #define ZYNQ_IRQ_FPGA_2 63 74 #define ZYNQ_IRQ_FPGA_3 64 75 #define ZYNQ_IRQ_FPGA_4 65 76 #define ZYNQ_IRQ_FPGA_5 66 77 #define ZYNQ_IRQ_FPGA_6 67 78 #define ZYNQ_IRQ_FPGA_7 68 79 #define ZYNQ_IRQ_TTC_0_1 69 80 #define ZYNQ_IRQ_TTC_1_1 70 81 #define ZYNQ_IRQ_TTC_2_1 71 82 #define ZYNQ_IRQ_DMAC_4 72 83 #define ZYNQ_IRQ_DMAC_5 73 84 #define ZYNQ_IRQ_DMAC_6 74 85 #define ZYNQ_IRQ_DMAC_7 75 86 #define ZYNQ_IRQ_USB_1 76 87 #define ZYNQ_IRQ_ETHERNET_1 77 88 #define ZYNQ_IRQ_ETHERNET_1_WAKEUP 78 89 #define ZYNQ_IRQ_SDIO_1 79 90 #define ZYNQ_IRQ_I2C_1 80 91 #define ZYNQ_IRQ_SPI_1 81 92 #define ZYNQ_IRQ_UART_1 82 93 #define ZYNQ_IRQ_CAN_1 83 94 #define ZYNQ_IRQ_FPGA_8 84 95 #define ZYNQ_IRQ_FPGA_9 85 96 #define ZYNQ_IRQ_FPGA_10 86 97 #define ZYNQ_IRQ_FPGA_11 87 98 #define ZYNQ_IRQ_FPGA_12 88 99 #define ZYNQ_IRQ_FPGA_13 89 100 #define ZYNQ_IRQ_FPGA_14 90 101 #define ZYNQ_IRQ_FPGA_15 91 102 #define ZYNQ_IRQ_PARITY 92 104 #define BSP_INTERRUPT_VECTOR_MIN 0 105 #define BSP_INTERRUPT_VECTOR_MAX 92 ARM_A9MPCORE_IRQ Support.
Header file for the Interrupt Manager Extension.