![]() |
RTEMS 6.1
|
Macros | |
| #define | RCC_PLL2VCIRANGE_0 RCC_PLLCFGR_PLL2RGE_0 |
| #define | RCC_PLL2VCIRANGE_1 RCC_PLLCFGR_PLL2RGE_1 |
| #define | RCC_PLL2VCIRANGE_2 RCC_PLLCFGR_PLL2RGE_2 |
| #define | RCC_PLL2VCIRANGE_3 RCC_PLLCFGR_PLL2RGE_3 |
| #define RCC_PLL2VCIRANGE_0 RCC_PLLCFGR_PLL2RGE_0 |
Clock range frequency between 1 and 2 MHz
| #define RCC_PLL2VCIRANGE_1 RCC_PLLCFGR_PLL2RGE_1 |
Clock range frequency between 2 and 4 MHz
| #define RCC_PLL2VCIRANGE_2 RCC_PLLCFGR_PLL2RGE_2 |
Clock range frequency between 4 and 8 MHz
| #define RCC_PLL2VCIRANGE_3 RCC_PLLCFGR_PLL2RGE_3 |
Clock range frequency between 8 and 16 MHz