30 #ifndef _SAME70_ACC_COMPONENT_ 31 #define _SAME70_ACC_COMPONENT_ 39 #if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) 44 __I uint32_t Reserved1[7];
49 __I uint32_t Reserved2[24];
51 __I uint32_t Reserved3[19];
57 #define ACC_CR_SWRST (0x1u << 0) 59 #define ACC_MR_SELMINUS_Pos 0 60 #define ACC_MR_SELMINUS_Msk (0x7u << ACC_MR_SELMINUS_Pos) 61 #define ACC_MR_SELMINUS(value) ((ACC_MR_SELMINUS_Msk & ((value) << ACC_MR_SELMINUS_Pos))) 62 #define ACC_MR_SELMINUS_TS (0x0u << 0) 63 #define ACC_MR_SELMINUS_VREFP (0x1u << 0) 64 #define ACC_MR_SELMINUS_DAC0 (0x2u << 0) 65 #define ACC_MR_SELMINUS_DAC1 (0x3u << 0) 66 #define ACC_MR_SELMINUS_AFE0_AD0 (0x4u << 0) 67 #define ACC_MR_SELMINUS_AFE0_AD1 (0x5u << 0) 68 #define ACC_MR_SELMINUS_AFE0_AD2 (0x6u << 0) 69 #define ACC_MR_SELMINUS_AFE0_AD3 (0x7u << 0) 70 #define ACC_MR_SELPLUS_Pos 4 71 #define ACC_MR_SELPLUS_Msk (0x7u << ACC_MR_SELPLUS_Pos) 72 #define ACC_MR_SELPLUS(value) ((ACC_MR_SELPLUS_Msk & ((value) << ACC_MR_SELPLUS_Pos))) 73 #define ACC_MR_SELPLUS_AFE0_AD0 (0x0u << 4) 74 #define ACC_MR_SELPLUS_AFE0_AD1 (0x1u << 4) 75 #define ACC_MR_SELPLUS_AFE0_AD2 (0x2u << 4) 76 #define ACC_MR_SELPLUS_AFE0_AD3 (0x3u << 4) 77 #define ACC_MR_SELPLUS_AFE0_AD4 (0x4u << 4) 78 #define ACC_MR_SELPLUS_AFE0_AD5 (0x5u << 4) 79 #define ACC_MR_SELPLUS_AFE1_AD0 (0x6u << 4) 80 #define ACC_MR_SELPLUS_AFE1_AD1 (0x7u << 4) 81 #define ACC_MR_ACEN (0x1u << 8) 82 #define ACC_MR_ACEN_DIS (0x0u << 8) 83 #define ACC_MR_ACEN_EN (0x1u << 8) 84 #define ACC_MR_EDGETYP_Pos 9 85 #define ACC_MR_EDGETYP_Msk (0x3u << ACC_MR_EDGETYP_Pos) 86 #define ACC_MR_EDGETYP(value) ((ACC_MR_EDGETYP_Msk & ((value) << ACC_MR_EDGETYP_Pos))) 87 #define ACC_MR_EDGETYP_RISING (0x0u << 9) 88 #define ACC_MR_EDGETYP_FALLING (0x1u << 9) 89 #define ACC_MR_EDGETYP_ANY (0x2u << 9) 90 #define ACC_MR_INV (0x1u << 12) 91 #define ACC_MR_INV_DIS (0x0u << 12) 92 #define ACC_MR_INV_EN (0x1u << 12) 93 #define ACC_MR_SELFS (0x1u << 13) 94 #define ACC_MR_SELFS_CE (0x0u << 13) 95 #define ACC_MR_SELFS_OUTPUT (0x1u << 13) 96 #define ACC_MR_FE (0x1u << 14) 97 #define ACC_MR_FE_DIS (0x0u << 14) 98 #define ACC_MR_FE_EN (0x1u << 14) 100 #define ACC_IER_CE (0x1u << 0) 102 #define ACC_IDR_CE (0x1u << 0) 104 #define ACC_IMR_CE (0x1u << 0) 106 #define ACC_ISR_CE (0x1u << 0) 107 #define ACC_ISR_SCO (0x1u << 1) 108 #define ACC_ISR_MASK (0x1u << 31) 110 #define ACC_ACR_ISEL (0x1u << 0) 111 #define ACC_ACR_ISEL_LOPW (0x0u << 0) 112 #define ACC_ACR_ISEL_HISP (0x1u << 0) 113 #define ACC_ACR_HYST_Pos 1 114 #define ACC_ACR_HYST_Msk (0x3u << ACC_ACR_HYST_Pos) 115 #define ACC_ACR_HYST(value) ((ACC_ACR_HYST_Msk & ((value) << ACC_ACR_HYST_Pos))) 117 #define ACC_WPMR_WPEN (0x1u << 0) 118 #define ACC_WPMR_WPKEY_Pos 8 119 #define ACC_WPMR_WPKEY_Msk (0xffffffu << ACC_WPMR_WPKEY_Pos) 120 #define ACC_WPMR_WPKEY(value) ((ACC_WPMR_WPKEY_Msk & ((value) << ACC_WPMR_WPKEY_Pos))) 121 #define ACC_WPMR_WPKEY_PASSWD (0x414343u << 8) 123 #define ACC_WPSR_WPVS (0x1u << 0) __O uint32_t ACC_IER
(Acc Offset: 0x24) Interrupt Enable Register
Definition: component_acc.h:45
__I uint32_t ACC_IMR
(Acc Offset: 0x2C) Interrupt Mask Register
Definition: component_acc.h:47
#define __IO
Definition: core_cm7.h:287
__I uint32_t ACC_WPSR
(Acc Offset: 0xE8) Write Protection Status Register
Definition: component_acc.h:53
#define __O
Definition: core_cm7.h:286
__IO uint32_t ACC_ACR
(Acc Offset: 0x94) Analog Control Register
Definition: component_acc.h:50
__IO uint32_t ACC_MR
(Acc Offset: 0x04) Mode Register
Definition: component_acc.h:43
__I uint32_t ACC_ISR
(Acc Offset: 0x30) Interrupt Status Register
Definition: component_acc.h:48
Acc hardware registers.
Definition: component_acc.h:41
__O uint32_t ACC_CR
(Acc Offset: 0x00) Control Register
Definition: component_acc.h:42
#define __I
Definition: core_cm7.h:284
__O uint32_t ACC_IDR
(Acc Offset: 0x28) Interrupt Disable Register
Definition: component_acc.h:46
__IO uint32_t ACC_WPMR
(Acc Offset: 0xE4) Write Protection Mode Register
Definition: component_acc.h:52