30#ifndef _SAMV71_SMC_COMPONENT_
31#define _SAMV71_SMC_COMPONENT_
39#if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
42 __IO uint32_t SMC_SETUP;
43 __IO uint32_t SMC_PULSE;
44 __IO uint32_t SMC_CYCLE;
45 __IO uint32_t SMC_MODE;
48#define SMCCS_NUMBER_NUMBER 4
51 __I uint32_t Reserved1[16];
52 __IO uint32_t SMC_OCMS;
53 __O uint32_t SMC_KEY1;
54 __O uint32_t SMC_KEY2;
55 __I uint32_t Reserved2[22];
56 __IO uint32_t SMC_WPMR;
57 __I uint32_t SMC_WPSR;
58 __I uint32_t Reserved3[4];
63#define SMC_SETUP_NWE_SETUP_Pos 0
64#define SMC_SETUP_NWE_SETUP_Msk (0x3fu << SMC_SETUP_NWE_SETUP_Pos)
65#define SMC_SETUP_NWE_SETUP(value) ((SMC_SETUP_NWE_SETUP_Msk & ((value) << SMC_SETUP_NWE_SETUP_Pos)))
66#define SMC_SETUP_NCS_WR_SETUP_Pos 8
67#define SMC_SETUP_NCS_WR_SETUP_Msk (0x3fu << SMC_SETUP_NCS_WR_SETUP_Pos)
68#define SMC_SETUP_NCS_WR_SETUP(value) ((SMC_SETUP_NCS_WR_SETUP_Msk & ((value) << SMC_SETUP_NCS_WR_SETUP_Pos)))
69#define SMC_SETUP_NRD_SETUP_Pos 16
70#define SMC_SETUP_NRD_SETUP_Msk (0x3fu << SMC_SETUP_NRD_SETUP_Pos)
71#define SMC_SETUP_NRD_SETUP(value) ((SMC_SETUP_NRD_SETUP_Msk & ((value) << SMC_SETUP_NRD_SETUP_Pos)))
72#define SMC_SETUP_NCS_RD_SETUP_Pos 24
73#define SMC_SETUP_NCS_RD_SETUP_Msk (0x3fu << SMC_SETUP_NCS_RD_SETUP_Pos)
74#define SMC_SETUP_NCS_RD_SETUP(value) ((SMC_SETUP_NCS_RD_SETUP_Msk & ((value) << SMC_SETUP_NCS_RD_SETUP_Pos)))
76#define SMC_PULSE_NWE_PULSE_Pos 0
77#define SMC_PULSE_NWE_PULSE_Msk (0x7fu << SMC_PULSE_NWE_PULSE_Pos)
78#define SMC_PULSE_NWE_PULSE(value) ((SMC_PULSE_NWE_PULSE_Msk & ((value) << SMC_PULSE_NWE_PULSE_Pos)))
79#define SMC_PULSE_NCS_WR_PULSE_Pos 8
80#define SMC_PULSE_NCS_WR_PULSE_Msk (0x7fu << SMC_PULSE_NCS_WR_PULSE_Pos)
81#define SMC_PULSE_NCS_WR_PULSE(value) ((SMC_PULSE_NCS_WR_PULSE_Msk & ((value) << SMC_PULSE_NCS_WR_PULSE_Pos)))
82#define SMC_PULSE_NRD_PULSE_Pos 16
83#define SMC_PULSE_NRD_PULSE_Msk (0x7fu << SMC_PULSE_NRD_PULSE_Pos)
84#define SMC_PULSE_NRD_PULSE(value) ((SMC_PULSE_NRD_PULSE_Msk & ((value) << SMC_PULSE_NRD_PULSE_Pos)))
85#define SMC_PULSE_NCS_RD_PULSE_Pos 24
86#define SMC_PULSE_NCS_RD_PULSE_Msk (0x7fu << SMC_PULSE_NCS_RD_PULSE_Pos)
87#define SMC_PULSE_NCS_RD_PULSE(value) ((SMC_PULSE_NCS_RD_PULSE_Msk & ((value) << SMC_PULSE_NCS_RD_PULSE_Pos)))
89#define SMC_CYCLE_NWE_CYCLE_Pos 0
90#define SMC_CYCLE_NWE_CYCLE_Msk (0x1ffu << SMC_CYCLE_NWE_CYCLE_Pos)
91#define SMC_CYCLE_NWE_CYCLE(value) ((SMC_CYCLE_NWE_CYCLE_Msk & ((value) << SMC_CYCLE_NWE_CYCLE_Pos)))
92#define SMC_CYCLE_NRD_CYCLE_Pos 16
93#define SMC_CYCLE_NRD_CYCLE_Msk (0x1ffu << SMC_CYCLE_NRD_CYCLE_Pos)
94#define SMC_CYCLE_NRD_CYCLE(value) ((SMC_CYCLE_NRD_CYCLE_Msk & ((value) << SMC_CYCLE_NRD_CYCLE_Pos)))
96#define SMC_MODE_READ_MODE (0x1u << 0)
97#define SMC_MODE_WRITE_MODE (0x1u << 1)
98#define SMC_MODE_EXNW_MODE_Pos 4
99#define SMC_MODE_EXNW_MODE_Msk (0x3u << SMC_MODE_EXNW_MODE_Pos)
100#define SMC_MODE_EXNW_MODE(value) ((SMC_MODE_EXNW_MODE_Msk & ((value) << SMC_MODE_EXNW_MODE_Pos)))
101#define SMC_MODE_EXNW_MODE_DISABLED (0x0u << 4)
102#define SMC_MODE_EXNW_MODE_FROZEN (0x2u << 4)
103#define SMC_MODE_EXNW_MODE_READY (0x3u << 4)
104#define SMC_MODE_BAT (0x1u << 8)
105#define SMC_MODE_BAT_BYTE_SELECT (0x0u << 8)
106#define SMC_MODE_BAT_BYTE_WRITE (0x1u << 8)
107#define SMC_MODE_DBW (0x1u << 12)
108#define SMC_MODE_DBW_8_BIT (0x0u << 12)
109#define SMC_MODE_DBW_16_BIT (0x1u << 12)
110#define SMC_MODE_TDF_CYCLES_Pos 16
111#define SMC_MODE_TDF_CYCLES_Msk (0xfu << SMC_MODE_TDF_CYCLES_Pos)
112#define SMC_MODE_TDF_CYCLES(value) ((SMC_MODE_TDF_CYCLES_Msk & ((value) << SMC_MODE_TDF_CYCLES_Pos)))
113#define SMC_MODE_TDF_MODE (0x1u << 20)
114#define SMC_MODE_PMEN (0x1u << 24)
115#define SMC_MODE_PS_Pos 28
116#define SMC_MODE_PS_Msk (0x3u << SMC_MODE_PS_Pos)
117#define SMC_MODE_PS(value) ((SMC_MODE_PS_Msk & ((value) << SMC_MODE_PS_Pos)))
118#define SMC_MODE_PS_4_BYTE (0x0u << 28)
119#define SMC_MODE_PS_8_BYTE (0x1u << 28)
120#define SMC_MODE_PS_16_BYTE (0x2u << 28)
121#define SMC_MODE_PS_32_BYTE (0x3u << 28)
123#define SMC_OCMS_SMSE (0x1u << 0)
125#define SMC_KEY1_KEY1_Pos 0
126#define SMC_KEY1_KEY1_Msk (0xffffffffu << SMC_KEY1_KEY1_Pos)
127#define SMC_KEY1_KEY1(value) ((SMC_KEY1_KEY1_Msk & ((value) << SMC_KEY1_KEY1_Pos)))
129#define SMC_KEY2_KEY2_Pos 0
130#define SMC_KEY2_KEY2_Msk (0xffffffffu << SMC_KEY2_KEY2_Pos)
131#define SMC_KEY2_KEY2(value) ((SMC_KEY2_KEY2_Msk & ((value) << SMC_KEY2_KEY2_Pos)))
133#define SMC_WPMR_WPEN (0x1u << 0)
134#define SMC_WPMR_WPKEY_Pos 8
135#define SMC_WPMR_WPKEY_Msk (0xffffffu << SMC_WPMR_WPKEY_Pos)
136#define SMC_WPMR_WPKEY(value) ((SMC_WPMR_WPKEY_Msk & ((value) << SMC_WPMR_WPKEY_Pos)))
137#define SMC_WPMR_WPKEY_PASSWD (0x534D43u << 8)
139#define SMC_WPSR_WPVS (0x1u << 0)
140#define SMC_WPSR_WPVSRC_Pos 8
141#define SMC_WPSR_WPVSRC_Msk (0xffffu << SMC_WPSR_WPVSRC_Pos)
143#define SMC_VERSION_VERSION_Pos 0
144#define SMC_VERSION_VERSION_Msk (0xfffu << SMC_VERSION_VERSION_Pos)
145#define SMC_VERSION_MFN_Pos 16
146#define SMC_VERSION_MFN_Msk (0x7u << SMC_VERSION_MFN_Pos)
#define __O
Definition: core_cm7.h:286
#define __IO
Definition: core_cm7.h:287
#define __I
Definition: core_cm7.h:284
SmcCs_number hardware registers.
Definition: component_smc.h:41
Definition: component_smc.h:49
__I uint32_t SMC_VERSION
(Smc Offset: 0xFC) SMC Version Register
Definition: component_smc.h:59