RTEMS 5.2
All Data Structures Files Functions Variables Typedefs Enumerations Enumerator Macros Modules Pages
registers.h
Go to the documentation of this file.
1
11/*
12 * COPYRIGHT (C) 1999 Eric Valette (valette@crf.canon.fr)
13 * Canon Centre Recherche France.
14 *
15 * Added MPC8260 Andy Dachs <a.dachs@sstl.co.uk>
16 * Surrey Satellite Technology Limited
17 *
18 *
19 * The license and distribution terms for this file may be
20 * found in the file LICENSE in this distribution or at
21 * http://www.rtems.org/license/LICENSE.
22 */
23
24#ifndef _RTEMS_POWERPC_REGISTERS_H
25#define _RTEMS_POWERPC_REGISTERS_H
26
27/* Bit encodings for Machine State Register (MSR) */
28#define MSR_CM (1<<31) /* Computation mode */
29#define MSR_GS (1<<28) /* Guest state */
30#define MSR_UCLE (1<<26) /* User-mode cache lock enable (e500) */
31#define MSR_VE (1<<25) /* Alti-Vec enable (7400+) */
32#define MSR_SPE (1<<25) /* SPE enable (e500) */
33#define MSR_AP (1<<25) /* Auxiliary processor available */
34#define MSR_APE (1<<19) /* APU exception enable */
35#define MSR_POW (1<<18) /* Enable Power Management */
36#define MSR_WE (1<<18) /* Wait state enable (e500, 4xx) */
37#define MSR_TGPR (1<<17) /* TLB Update registers in use */
38#define MSR_CE (1<<17) /* BookE critical interrupt */
39#define MSR_ILE (1<<16) /* Interrupt Little-Endian enable */
40#define MSR_EE (1<<15) /* External Interrupt enable */
41#define MSR_PR (1<<14) /* Supervisor/User privilege */
42#define MSR_FP (1<<13) /* Floating Point enable */
43#define MSR_ME (1<<12) /* Machine Check enable */
44#define MSR_FE0 (1<<11) /* Floating Exception mode 0 */
45#define MSR_SE (1<<10) /* Single Step */
46#define MSR_UBLE (1<<10) /* User-mode BTB lock enable (e500) */
47#define MSR_DWE (1<<10) /* Debug wait enable (4xx) */
48#define MSR_BE (1<<9) /* Branch Trace */
49#define MSR_DE (1<<9) /* BookE debug exception */
50#define MSR_FE1 (1<<8) /* Floating Exception mode 1 */
51#define MSR_E300_CE (1<<7) /* e300 critical interrupt */
52#define MSR_IP (1<<6) /* Exception prefix 0x000/0xFFF */
53#define MSR_IR (1<<5) /* Instruction MMU enable */
54#define MSR_DR (1<<4) /* Data MMU enable */
55#define MSR_IS (1<<5) /* Instruction address space */
56#define MSR_DS (1<<4) /* Data address space */
57#define MSR_PMM (1<<2) /* Performance monitor mark */
58#define MSR_RI (1<<1) /* Recoverable Exception */
59#define MSR_LE (1<<0) /* Little-Endian enable */
60
61/* Bit encodings for Hardware Implementation Register (HID0)
62 on PowerPC 603, 604, etc. processors (not 601). */
63
64/* WARNING: HID0/HID1 are *truely* implementation dependent!
65 * you *cannot* rely on the same bits to be present,
66 * at the same place or even in the same register
67 * on different CPU familys.
68 * E.g., EMCP isHID0_DOZE is HID0_HI_BAT_EN on the
69 * on the 7450s. IFFT is XBSEN on 7450 and so on...
70 */
71#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
72#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
73#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
74#define HID0_SBCLK (1<<27)
75#define HID0_TBEN (1<<26) /* 7455:this bit must be set
76 * and TBEN signal must be asserted
77 * to enable the time base and
78 * decrementer.
79 */
80#define HID0_EICE (1<<26)
81#define HID0_ECLK (1<<25)
82#define HID0_PAR (1<<24)
83#define HID0_DOZE (1<<23)
84/* this HI_BAT_EN only on 7445, 7447, 7448, 7455 & 7457 !! */
85#define HID0_7455_HIGH_BAT_EN (1<<23)
86
87#define HID0_NAP (1<<22)
88#define HID0_SLEEP (1<<21)
89#define HID0_DPM (1<<20)
90#define HID0_ICE (1<<15) /* Instruction Cache Enable */
91#define HID0_DCE (1<<14) /* Data Cache Enable */
92#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
93#define HID0_DLOCK (1<<12) /* Data Cache Lock */
94#define HID0_ICFI (1<<11) /* Instruction Cache Flash Invalidate */
95#define HID0_DCI (1<<10) /* Data Cache Invalidate */
96/* this bit is XSBSEN (xtended block size enable) on 7447, 7448, 7455 and 7457 only */
97#define HID0_7455_XBSEN (1<<8)
98#define HID0_SIED (1<<7) /* Serial Instruction Execution [Disable] */
99#define HID0_BTIC (1<<5) /* Branch Target Instruction Cache [Enable] */
100/* S.K. Feng 10/03, added for MPC7455 */
101#define HID0_LRSTK (1<<4) /* Link register stack enable (7455) */
102#define HID0_FOLD (1<<3) /* Branch folding enable (7455) */
103
104#define HID0_BHTE (1<<2) /* Branch History Table Enable */
105#define HID0_BTCD (1<<1) /* Branch target cache disable */
106
107/* fpscr settings */
108#define FPSCR_FX (1<<31)
109#define FPSCR_FEX (1<<30)
110
111#define _MACH_prep 1
112#define _MACH_Pmac 2 /* pmac or pmac clone (non-chrp) */
113#define _MACH_chrp 4 /* chrp machine */
114#define _MACH_mbx 8 /* Motorola MBX board */
115#define _MACH_apus 16 /* amiga with phase5 powerup */
116#define _MACH_fads 32 /* Motorola FADS board */
117
118/* see residual.h for these */
119#define _PREP_Motorola 0x01 /* motorola prep */
120#define _PREP_Firm 0x02 /* firmworks prep */
121#define _PREP_IBM 0x00 /* ibm prep */
122#define _PREP_Bull 0x03 /* bull prep */
123
124/* these are arbitrary */
125#define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */
126#define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */
127
128#define _GLOBAL(n)\
129 .globl n;\
130n:
131
132#define TBRU 269 /* Time base Upper/Lower (Reading) */
133#define TBRL 268
134#define TBWU 285 /* Time base Upper/Lower (Writing) */
135#define TBWL 284
136#define PPC_XER 1
137#define PPC_LR 8
138#define PPC_CTR 9
139#define HID0 1008 /* Hardware Implementation 0 */
140#define HID1 1009 /* Hardware Implementation 1 */
141#define HID2 1011 /* Hardware Implementation 2 */
142#define DABR 1013 /* Data Access Breakpoint */
143#define PPC_PVR 287 /* Processor Version */
144#define IBAT0U 528 /* Instruction BAT #0 Upper/Lower */
145#define IBAT0L 529
146#define IBAT1U 530 /* Instruction BAT #1 Upper/Lower */
147#define IBAT1L 531
148#define IBAT2U 532 /* Instruction BAT #2 Upper/Lower */
149#define IBAT2L 533
150#define IBAT3U 534 /* Instruction BAT #3 Upper/Lower */
151#define IBAT3L 535
152
153/* Only present on 7445, 7447, 7448, 7455 and 7457 (if HID0[HIGH_BAT_EN]) */
154#define IBAT4U 560 /* Instruction BAT #4 Upper/Lower */
155#define IBAT4L 561
156#define IBAT5U 562 /* Instruction BAT #5 Upper/Lower */
157#define IBAT5L 563
158#define IBAT6U 564 /* Instruction BAT #6 Upper/Lower */
159#define IBAT6L 565
160#define IBAT7U 566 /* Instruction BAT #7 Upper/Lower */
161#define IBAT7L 567
162
163#define DBAT0U 536 /* Data BAT #0 Upper/Lower */
164#define DBAT0L 537
165#define DBAT1U 538 /* Data BAT #1 Upper/Lower */
166#define DBAT1L 539
167#define DBAT2U 540 /* Data BAT #2 Upper/Lower */
168#define DBAT2L 541
169#define DBAT3U 542 /* Data BAT #3 Upper/Lower */
170#define DBAT3L 543
171
172/* Only present on 7445, 7447, 7448, 7455 and 7457 (if HID0[HIGH_BAT_EN]) */
173#define DBAT4U 568 /* Instruction BAT #4 Upper/Lower */
174#define DBAT4L 569
175#define DBAT5U 570 /* Instruction BAT #5 Upper/Lower */
176#define DBAT5L 571
177#define DBAT6U 572 /* Instruction BAT #6 Upper/Lower */
178#define DBAT6L 573
179#define DBAT7U 574 /* Instruction BAT #7 Upper/Lower */
180#define DBAT7L 575
181
182#define DMISS 976 /* TLB Lookup/Refresh registers */
183#define DCMP 977
184#define HASH1 978
185#define HASH2 979
186#define IMISS 980
187#define ICMP 981
188#define PPC_RPA 982
189#define SDR1 25 /* MMU hash base register */
190#define PPC_DAR 19 /* Data Address Register */
191#define DEAR_BOOKE 61
192#define DEAR_405 981
193#define SPR0 272 /* Supervisor Private Registers */
194#define SPRG0 272
195#define SPR1 273
196#define SPRG1 273
197#define SPR2 274
198#define SPRG2 274
199#define SPR3 275
200#define SPRG3 275
201#define SPRG4 276
202#define SPRG5 277
203#define SPRG6 278
204#define SPRG7 279
205#define USPRG0 256
206#define DSISR 18
207#define SRR0 26 /* Saved Registers (exception) */
208#define SRR1 27
209#define IABR 1010 /* Instruction Address Breakpoint */
210#define PPC_DEC 22 /* Decrementer */
211#define PPC_EAR 282 /* External Address Register */
212
213#define MSSCR0 1014 /* Memory Subsystem Control Register */
214
215#define L2CR 1017 /* PPC 750 and 74xx L2 control register */
216
217#define L2CR_L2E (1<<31) /* enable */
218#define L2CR_L2I (1<<21) /* global invalidate */
219
220/* watch out L2IO and L2DO are different between 745x and 7400/7410 */
221/* Oddly, the following L2CR bit defintions in 745x
222 * is different from that of 7400 and 7410.
223 * Though not used in 7400 and 7410, it is appeded with _745x just
224 * to be clarified.
225 */
226#define L2CR_L2IO_745x 0x100000 /* (1<<20) L2 Instruction-Only */
227#define L2CR_L2DO_745x 0x10000 /* (1<<16) L2 Data-Only */
228#define L2CR_LOCK_745x (L2CR_L2IO_745x|L2CR_L2DO_745x)
229#define L2CR_L3OH0 0x00080000 /* 12:L3 output hold 0 */
230
231#define L3CR 1018 /* PPC 7450/7455 L3 control register */
232#define L3CR_L3IO_745x 0x400000 /* (1<<22) L3 Instruction-Only */
233#define L3CR_L3DO_745x 0x40 /* (1<<6) L3 Data-Only */
234
235#define L3CR_LOCK_745x (L3CR_L3IO_745x|L3CR_L3DO_745x)
236
237#define L3CR_RESERVED 0x0438003a /* Reserved bits in L3CR */
238#define L3CR_L3E 0x80000000 /* 0: L3 enable */
239#define L3CR_L3PE 0x40000000 /* 1: L3 data parity checking enable */
240#define L3CR_L3APE 0x20000000 /* 2: L3 address parity checking enable */
241#define L3CR_L3SIZ 0x10000000 /* 3: L3 size (0=1MB, 1=2MB) */
242#define L3SIZ_1M 0x00000000
243#define L3SIZ_2M 0x10000000
244#define L3CR_L3CLKEN 0x08000000 /* 4: Enables the L3_CLK[0:1] signals */
245#define L3CR_L3CLK 0x03800000 /* 6-8: L3 clock ratio */
246#define L3CLK_60 0x00000000 /* core clock / 6 */
247#define L3CLK_20 0x01000000 /* / 2 */
248#define L3CLK_25 0x01800000 /* / 2.5 */
249#define L3CLK_30 0x02000000 /* / 3 */
250#define L3CLK_35 0x02800000 /* / 3.5 */
251#define L3CLK_40 0x03000000 /* / 4 */
252#define L3CLK_50 0x03800000 /* / 5 */
253#define L3CR_L3IO 0x00400000 /* 9: L3 instruction-only mode */
254#define L3CR_L3SPO 0x00040000 /* 13: L3 sample point override */
255#define L3CR_L3CKSP 0x00030000 /* 14-15: L3 clock sample point */
256#define L3CKSP_2 0x00000000 /* 2 clocks */
257#define L3CKSP_3 0x00010000 /* 3 clocks */
258#define L3CKSP_4 0x00020000 /* 4 clocks */
259#define L3CKSP_5 0x00030000 /* 5 clocks */
260#define L3CR_L3PSP 0x0000e000 /* 16-18: L3 P-clock sample point */
261#define L3PSP_0 0x00000000 /* 0 clocks */
262#define L3PSP_1 0x00002000 /* 1 clocks */
263#define L3PSP_2 0x00004000 /* 2 clocks */
264#define L3PSP_3 0x00006000 /* 3 clocks */
265#define L3PSP_4 0x00008000 /* 4 clocks */
266#define L3PSP_5 0x0000a000 /* 5 clocks */
267#define L3CR_L3REP 0x00001000 /* 19: L3 replacement algorithm (0=default, 1=alternate) */
268#define L3CR_L3HWF 0x00000800 /* 20: L3 hardware flush */
269#define L3CR_L3I 0x00000400 /* 21: L3 global invaregisters.h.orig
270lidate */
271#define L3CR_L3RT 0x00000300 /* 22-23: L3 SRAM type */
272#define L3RT_MSUG2_DDR 0x00000000 /* MSUG2 DDR SRAM */
273#define L3RT_PIPELINE_LATE 0x00000100 /* Pipelined (register-register) synchronous late-write SRAM */
274#define L3RT_PB2_SRAM 0x00000300 /* PB2 SRAM */
275#define L3CR_L3NIRCA 0x00000080 /* 24: L3 non-integer ratios clock adjustment for the SRAM */
276#define L3CR_L3DO 0x00000040 /* 25: L3 data-only mode */
277#define L3CR_PMEN 0x00000004 /* 29: Private memory enable */
278#define L3CR_PMSIZ 0x00000004 /* 31: Private memory size (0=1MB, 1=2MB) */
279
280#define THRM1 1020
281#define THRM2 1021
282#define THRM3 1022
283#define THRM1_TIN (1<<(31-0))
284#define THRM1_TIV (1<<(31-1))
285#define THRM1_THRES (0x7f<<(31-8))
286#define THRM1_TID (1<<(31-29))
287#define THRM1_TIE (1<<(31-30))
288#define THRM1_V (1<<(31-31))
289#define THRM3_SITV (0x1fff << (31-30))
290#define THRM3_E (1<<(31-31))
291
292/* Segment Registers */
293#define PPC_SR0 0
294#define PPC_SR1 1
295#define PPC_SR2 2
296#define PPC_SR3 3
297#define PPC_SR4 4
298#define PPC_SR5 5
299#define PPC_SR6 6
300#define PPC_SR7 7
301#define PPC_SR8 8
302#define PPC_SR9 9
303#define PPC_SR10 10
304#define PPC_SR11 11
305#define PPC_SR12 12
306#define PPC_SR13 13
307#define PPC_SR14 14
308#define PPC_SR15 15
309
310#define BOOKE_DECAR 54
311
312#define PPC405_MCSR 0x23C
313#define PPC405_ESR 0x3D4
314#define PPC405_DEAR 0x3D5
315#define BOOKE_DEAR 61
316
317#define PPC405_TSR 0x3D8
318#define BOOKE_TSR 336
319#define BOOKE_TSR_ENW (1<<31)
320#define BOOKE_TSR_WIS (1<<30)
321#define BOOKE_TSR_DIS (1<<27)
322#define BOOKE_TSR_FIS (1<<26)
323
324#define PPC405_TCR 0x3DA
325#define BOOKE_TCR 340
326#define BOOKE_TCR_WP(x) (((x)&3)<<30)
327#define BOOKE_TCR_WP_MASK (3<<30)
328#define BOOKE_TCR_WRC(x) (((x)&3)<<28)
329#define BOOKE_TCR_WRC_MASK (3<<28)
330#define BOOKE_TCR_WIE (1<<27)
331#define BOOKE_TCR_DIE (1<<26)
332#define BOOKE_TCR_FP(x) (((x)&3)<<24)
333#define BOOKE_TCR_FIE (1<<23)
334#define BOOKE_TCR_ARE (1<<22)
335#define BOOKE_TCR_WPEXT(x) (((x)&0xf)<<17)
336#define BOOKE_TCR_WPEXT_MASK (0xf<<17)
337#define BOOKE_TCR_FPEXT(x) (((x)&0xf)<<13)
338#define BOOKE_TCR_FPEXT_MASK (0xf<<13)
339
340#define BOOKE_PID 48 /* Process ID */
341#define BOOKE_CSRR0 58 /* Critical Save/Restore Register 0 */
342#define BOOKE_CSRR1 59 /* Critical Save/Restore Register 1 */
343#define BOOKE_ESR 62 /* Exception Syndrome Register */
344#define BOOKE_IVPR 63 /* Interrupt Vector Prefix Register */
345#define BOOKE_SPRG4_W 260 /* Special Purpose Register General 4 (WO) */
346#define BOOKE_SPRG5_W 261 /* Special Purpose Register General 5 (WO) */
347#define BOOKE_SPRG6_W 262 /* Special Purpose Register General 6 (WO) */
348#define BOOKE_SPRG7_W 263 /* Special Purpose Register General 7 (WO) */
349#define BOOKE_PIR 286 /* Processor ID Register */
350#define BOOKE_DBSR 304 /* Debug Status Register */
351
352#define BOOKE_EPCR 307 /* Embedded Processor Control Register */
353#define BOOKE_EPCR_EXTGS (1 << 31)
354#define BOOKE_EPCR_DTLBGS (1 << 30)
355#define BOOKE_EPCR_ITLBGS (1 << 29)
356#define BOOKE_EPCR_DSIGS (1 << 28)
357#define BOOKE_EPCR_ISIGS (1 << 27)
358#define BOOKE_EPCR_DUVD (1 << 26)
359#define BOOKE_EPCR_ICM (1 << 25)
360#define BOOKE_EPCR_GICM (1 << 24)
361#define BOOKE_EPCR_DGTMI (1 << 23)
362#define BOOKE_EPCR_DMIUH (1 << 22)
363#define BOOKE_EPCR_PMGS (1 << 21)
364
365#define BOOKE_DBCR0 308 /* Debug Control Register 0 */
366#define BOOKE_DBCR1 309 /* Debug Control Register 1 */
367#define BOOKE_DBCR2 310 /* Debug Control Register 2 */
368#define BOOKE_IAC1 312 /* Instruction Address Compare 1 */
369#define BOOKE_IAC2 313 /* Instruction Address Compare 2 */
370#define BOOKE_IAC3 314 /* Instruction Address Compare 3 */
371#define BOOKE_IAC4 315 /* Instruction Address Compare 4 */
372#define BOOKE_DAC1 316 /* Data Address Compare 1 */
373#define BOOKE_DAC2 317 /* Data Address Compare 2 */
374#define BOOKE_DVC1 318 /* Data Value Compare 1 */
375#define BOOKE_DVC2 319 /* Data Value Compare 2 */
376#define BOOKE_GSRR0 378 /* Guest Save/Restore Register 0 */
377#define BOOKE_GSRR1 379 /* Guest Save/Restore Register 1 */
378#define BOOKE_GEPR 380 /* Guest External Proxy Register */
379#define BOOKE_GDEAR 381 /* Guest Data Exception Address Register */
380#define BOOKE_GPIR 382 /* Guest Processor ID Register */
381#define BOOKE_GESR 383 /* Guest Exception Syndrome Register */
382#define BOOKE_IVOR0 400 /* Interrupt Vector Offset Register 0 */
383#define BOOKE_IVOR1 401 /* Interrupt Vector Offset Register 1 */
384#define BOOKE_IVOR2 402 /* Interrupt Vector Offset Register 2 */
385#define BOOKE_IVOR3 403 /* Interrupt Vector Offset Register 3 */
386#define BOOKE_IVOR4 404 /* Interrupt Vector Offset Register 4 */
387#define BOOKE_IVOR5 405 /* Interrupt Vector Offset Register 5 */
388#define BOOKE_IVOR6 406 /* Interrupt Vector Offset Register 6 */
389#define BOOKE_IVOR7 407 /* Interrupt Vector Offset Register 7 */
390#define BOOKE_IVOR8 408 /* Interrupt Vector Offset Register 8 */
391#define BOOKE_IVOR9 409 /* Interrupt Vector Offset Register 9 */
392#define BOOKE_IVOR10 410 /* Interrupt Vector Offset Register 10 */
393#define BOOKE_IVOR11 411 /* Interrupt Vector Offset Register 11 */
394#define BOOKE_IVOR12 412 /* Interrupt Vector Offset Register 12 */
395#define BOOKE_IVOR13 413 /* Interrupt Vector Offset Register 13 */
396#define BOOKE_IVOR14 414 /* Interrupt Vector Offset Register 14 */
397#define BOOKE_IVOR15 415 /* Interrupt Vector Offset Register 15 */
398#define BOOKE_IVOR42 436 /* Interrupt Vector Offset Register 42 */
399#define BOOKE_IVOR32 528 /* Interrupt Vector Offset Register 32 */
400#define BOOKE_IVOR33 529 /* Interrupt Vector Offset Register 33 */
401#define BOOKE_IVOR34 530 /* Interrupt Vector Offset Register 34 */
402#define BOOKE_IVOR35 531 /* Interrupt Vector Offset Register 35 */
403#define BOOKE_IVOR36 532 /* Interrupt Vector Offset Register 36 */
404#define BOOKE_IVOR37 533 /* Interrupt Vector Offset Register 37 */
405#define BOOKE_IVOR38 432 /* Interrupt Vector Offset Register 38 */
406#define BOOKE_IVOR39 433 /* Interrupt Vector Offset Register 39 */
407#define BOOKE_IVOR40 434 /* Interrupt Vector Offset Register 40 */
408#define BOOKE_IVOR41 435 /* Interrupt Vector Offset Register 41 */
409#define BOOKE_GIVOR2 440 /* Guest Interrupt Vector Offset Register 2 */
410#define BOOKE_GIVOR3 441 /* Guest Interrupt Vector Offset Register 3 */
411#define BOOKE_GIVOR4 442 /* Guest Interrupt Vector Offset Register 4 */
412#define BOOKE_GIVOR8 443 /* Guest Interrupt Vector Offset Register 8 */
413#define BOOKE_GIVOR13 444 /* Guest Interrupt Vector Offset Register 13 */
414#define BOOKE_GIVOR14 445 /* Guest Interrupt Vector Offset Register 14 */
415#define BOOKE_GIVPR 446 /* Guest Interrupt Vector Prefix Register */
416#define BOOKE_MCSRR0 570 /* Machine Check Save/Restore Register 0 */
417#define BOOKE_MCSRR1 571 /* Machine Check Save/Restore Register 1 */
418#define BOOKE_MCSR 572 /* Machine Check Status Register */
419#define BOOKE_DSRR0 574 /* Debug Save/Restore Register 0 */
420#define BOOKE_DSRR1 575 /* Debug Save/Restore Register 1 */
421
422#define PPC440_INV0 880 /* Instruction Cache Normal Victim 0 */
423#define PPC440_INV1 881 /* Instruction Cache Normal Victim 1 */
424#define PPC440_INV2 882 /* Instruction Cache Normal Victim 2 */
425#define PPC440_INV3 883 /* Instruction Cache Normal Victim 3 */
426#define PPC440_ITV0 884 /* Instruction Cache Transient Victim 0 */
427#define PPC440_ITV1 885 /* Instruction Cache Transient Victim 1 */
428#define PPC440_ITV2 886 /* Instruction Cache Transient Victim 2 */
429#define PPC440_ITV3 887 /* Instruction Cache Transient Victim 3 */
430#define PPC440_CCR1 888 /* Core Configuration Register 1 */
431#define PPC440_DNV0 912 /* Data Cache Normal Victim 0 */
432#define PPC440_DNV1 913 /* Data Cache Normal Victim 1 */
433#define PPC440_DNV2 914 /* Data Cache Normal Victim 2 */
434#define PPC440_DNV3 915 /* Data Cache Normal Victim 3 */
435#define PPC440_DTV0 916 /* Data Cache Transient Victim 0 */
436#define PPC440_DTV1 917 /* Data Cache Transient Victim 1 */
437#define PPC440_DTV2 918 /* Data Cache Transient Victim 2 */
438#define PPC440_DTV3 919 /* Data Cache Transient Victim 3 */
439#define PPC440_DVLIM 920 /* Data Cache Victim Limit */
440#define PPC440_IVLIM 921 /* Instruction Cache Victim Limit */
441#define PPC440_RSTCFG 923 /* Reset Configuration */
442#define PPC440_DCDBTRL 924 /* Data Cache Debug Tag Register Low */
443#define PPC440_DCDBTRH 925 /* Data Cache Debug Tag Register High */
444#define PPC440_ICDBTRL 926 /* Instruction Cache Debug Tag Register Low */
445#define PPC440_ICDBTRH 927 /* Instruction Cache Debug Tag Register High */
446#define PPC440_MMUCR 946 /* Memory Management Unit Control Register */
447#define PPC440_CCR0 947 /* Core Configuration Register 0 */
448#define PPC440_ICDBDR 979 /* Instruction Cache Debug Data Register */
449#define PPC440_DBDR 1011 /* Debug Data Register */
450
451#define PPC440_TLB0_EPN(n) ( (((1<<22)-1)&(n)) << (31-21)) /* Etended Page Number */
452#define PPC440_TLB0_EPN_GET(n) ( ((n) >> (31-21)) & ((1<<22)-1))
453#define PPC440_TLB0_V ( 1 << (31-22)) /* Entry valid */
454#define PPC440_TLB0_TS ( 1 << (31-23)) /* Translation space */
455#define PPC440_TLB0_TSIZE(n) ( (0xf & (n)) << (31-27)) /* Page size */
456#define PPC440_TLB0_TSIZE_GET(n) ( ((n) >> (31-27)) & 0xf)
457#define PPC440_TLB0_TPAR(n) ( (0xf & (n)) << (31-31)) /* Tag Parity */
458#define PPC440_TLB0_TPAR_GET(n) ( ((n) >> (31-31)) & 0xf)
459
460#define PPC440_PID_TID(n) ( (0xff & (n)) << (31-31)) /* Translation ID */
461#define PPC440_PID_TID_GET(n) ( ((n) >> (31-31)) & 0xff)
462
463#define PPC440_TLB1_RPN(n) ( (((1<<22)-1)&(n)) << (31-21)) /* Real Page Number */
464#define PPC440_TLB1_RPN_GET(n) ( ((n) >> (31-21)) & ((1<<22)-1))
465#define PPC440_TLB1_PAR1(n) ( (0x3 & (n)) << (31-23)) /* Parity for TLB word 1 */
466#define PPC440_TLB1_PAR1_GET(n) ( ((n) >> (31-23)) & 0x3)
467#define PPC440_TLB1_ERPN(n) ( (0xf & (n)) << (31-31)) /* Extended Real Page No. */
468#define PPC440_TLB1_ERPN_GET(n) ( ((n) >> (31-31)) & 0xf)
469
470#define PPC440_TLB2_PAR2(n) ( (0x3 & (n)) << (31- 1)) /* Parity for TLB word 2 */
471#define PPC440_TLB2_PAR2_GET(n) ( ((n) >> (31- 1)) & 0x3)
472#define PPC440_TLB2_U0 ( 1 << (31-16)) /* User attr. 0 */
473#define PPC440_TLB2_U1 ( 1 << (31-17)) /* User attr. 1 */
474#define PPC440_TLB2_U2 ( 1 << (31-18)) /* User attr. 2 */
475#define PPC440_TLB2_U3 ( 1 << (31-19)) /* User attr. 3 */
476#define PPC440_TLB2_W ( 1 << (31-20)) /* Write-through */
477#define PPC440_TLB2_I ( 1 << (31-21)) /* Cache-inhibited */
478#define PPC440_TLB2_M ( 1 << (31-22)) /* Memory-coherence req. */
479#define PPC440_TLB2_G ( 1 << (31-23)) /* Guarded */
480#define PPC440_TLB2_E ( 1 << (31-24)) /* Little-endian */
481#define PPC440_TLB2_UX ( 1 << (31-26)) /* User exec. */
482#define PPC440_TLB2_UW ( 1 << (31-27)) /* User write */
483#define PPC440_TLB2_UR ( 1 << (31-28)) /* User read */
484#define PPC440_TLB2_SX ( 1 << (31-29)) /* Super exec. */
485#define PPC440_TLB2_SW ( 1 << (31-30)) /* Super write */
486#define PPC440_TLB2_SR ( 1 << (31-31)) /* Super read */
487
488#define PPC440_TLB2_ATTR(x) ( ((x) & 0x1ff) << 7 )
489#define PPC440_TLB2_ATTR_GET(x) ( ((x) >> 7) & 0x1ff )
490
491#define PPC440_TLB2_PERM(n) ( (n) & 0x3f )
492#define PPC440_TLB2_PERM_GET(n) ( (n) & 0x3f )
493
494/* Freescale Book E Implementation Standards (EIS): Branch Operations */
495
496#define FSL_EIS_BUCSR 1013
497#define FSL_EIS_BUCSR_STAC_EN (1 << (63 - 39))
498#define FSL_EIS_BUCSR_LS_EN (1 << (63 - 41))
499#define FSL_EIS_BUCSR_BBFI (1 << (63 - 54))
500#define FSL_EIS_BUCSR_BALLOC_ALL (0x0 << (63 - 59))
501#define FSL_EIS_BUCSR_BALLOC_FORWARD (0x1 << (63 - 59))
502#define FSL_EIS_BUCSR_BALLOC_BACKWARD (0x2 << (63 - 59))
503#define FSL_EIS_BUCSR_BALLOC_NONE (0x3 << (63 - 59))
504#define FSL_EIS_BUCSR_BPRED_TAKEN (0x0 << (63 - 61))
505#define FSL_EIS_BUCSR_BPRED_TAKEN_ONLY_FORWARD (0x1 << (63 - 62))
506#define FSL_EIS_BUCSR_BPRED_TAKEN_ONLY_BACKWARD (0x2 << (63 - 62))
507#define FSL_EIS_BUCSR_BPRED_NOT_TAKEN (0x3 << (63 - 62))
508#define FSL_EIS_BUCSR_BPEN (1 << (63 - 63))
509
510/* Freescale Book E Implementation Standards (EIS): Hardware Implementation-Dependent Registers */
511
512#define FSL_EIS_SVR 1023
513
514/* Freescale Book E Implementation Standards (EIS): Thread Management and Control Registers */
515
516#define FSL_EIS_TENSR 437
517#define FSL_EIS_TENS 438
518#define FSL_EIS_TENC 439
519#define FSL_EIS_PPR32 898
520
521/* Freescale Book E Implementation Standards (EIS): MMU Control and Status */
522
523#define FSL_EIS_MAS0 624
524#define FSL_EIS_MAS0_TLBSEL (1 << (63 - 35))
525#define FSL_EIS_MAS0_ESEL(n) ((0xf & (n)) << (63 - 47))
526#define FSL_EIS_MAS0_ESEL_GET(m) (((m) >> (63 - 47)) & 0xf)
527#define FSL_EIS_MAS0_NV (1 << (63 - 63))
528
529#define FSL_EIS_MAS1 625
530#define FSL_EIS_MAS1_V (1 << (63 - 32))
531#define FSL_EIS_MAS1_IPROT (1 << (63 - 33))
532#define FSL_EIS_MAS1_TID(n) ((0xff & (n)) << (63 - 47))
533#define FSL_EIS_MAS1_TID_GET(n) (((n) >> (63 - 47)) & 0xfff)
534#define FSL_EIS_MAS1_TS (1 << (63 - 51))
535#define FSL_EIS_MAS1_TSIZE(n) ((0xf & (n)) << (63 - 55))
536#define FSL_EIS_MAS1_TSIZE_GET(n) (((n)>>(63 - 55)) & 0xf)
537
538#define FSL_EIS_MAS2 626
539#define FSL_EIS_MAS2_EPN(n) ((((1 << 21) - 1)&(n)) << (63-51))
540#define FSL_EIS_MAS2_EPN_GET(n) (((n) >> (63 - 51)) & 0xfffff)
541#define FSL_EIS_MAS2_EA(n) FSL_EIS_MAS2_EPN((n) >> 12)
542#define FSL_EIS_MAS2_EA_GET(n) (FSL_EIS_MAS2_EPN_GET(n) << 12)
543#define FSL_EIS_MAS2_X0 (1 << (63 - 57))
544#define FSL_EIS_MAS2_X1 (1 << (63 - 58))
545#define FSL_EIS_MAS2_W (1 << (63 - 59))
546#define FSL_EIS_MAS2_I (1 << (63 - 60))
547#define FSL_EIS_MAS2_M (1 << (63 - 61))
548#define FSL_EIS_MAS2_G (1 << (63 - 62))
549#define FSL_EIS_MAS2_E (1 << (63 - 63))
550#define FSL_EIS_MAS2_ATTR(x) ((x) & 0x7f)
551#define FSL_EIS_MAS2_ATTR_GET(x) ((x) & 0x7f)
552
553#define FSL_EIS_MAS3 627
554#define FSL_EIS_MAS3_RPN(n) ((((1 << 21) - 1) & (n)) << (63-51))
555#define FSL_EIS_MAS3_RPN_GET(n) (((n)>>(63 - 51)) & 0xfffff)
556#define FSL_EIS_MAS3_RA(n) FSL_EIS_MAS3_RPN((n) >> 12)
557#define FSL_EIS_MAS3_RA_GET(n) (FSL_EIS_MAS3_RPN_GET(n) << 12)
558#define FSL_EIS_MAS3_U0 (1 << (63 - 54))
559#define FSL_EIS_MAS3_U1 (1 << (63 - 55))
560#define FSL_EIS_MAS3_U2 (1 << (63 - 56))
561#define FSL_EIS_MAS3_U3 (1 << (63 - 57))
562#define FSL_EIS_MAS3_UX (1 << (63 - 58))
563#define FSL_EIS_MAS3_SX (1 << (63 - 59))
564#define FSL_EIS_MAS3_UW (1 << (63 - 60))
565#define FSL_EIS_MAS3_SW (1 << (63 - 61))
566#define FSL_EIS_MAS3_UR (1 << (63 - 62))
567#define FSL_EIS_MAS3_SR (1 << (63 - 63))
568#define FSL_EIS_MAS3_PERM(n) ((n) & 0x3ff)
569#define FSL_EIS_MAS3_PERM_GET(n) ((n) & 0x3ff)
570
571#define FSL_EIS_MAS4 628
572#define FSL_EIS_MAS4_TLBSELD (1 << (63 - 35))
573#define FSL_EIS_MAS4_TIDSELD(n) ((0x3 & (n)) << (63 - 47))
574#define FSL_EIS_MAS4_TSIZED(n) ((0xf & (n)) << (63 - 55))
575#define FSL_EIS_MAS4_X0D FSL_EIS_MAS2_X0
576#define FSL_EIS_MAS4_X1D FSL_EIS_MAS2_X1
577#define FSL_EIS_MAS4_WD FSL_EIS_MAS2_W
578#define FSL_EIS_MAS4_ID FSL_EIS_MAS2_I
579#define FSL_EIS_MAS4_MD FSL_EIS_MAS2_M
580#define FSL_EIS_MAS4_GD FSL_EIS_MAS2_G
581#define FSL_EIS_MAS4_ED FSL_EIS_MAS2_E
582
583#define FSL_EIS_MAS5 629
584
585#define FSL_EIS_MAS6 630
586#define FSL_EIS_MAS6_SPID0(n) ((0xff & (n)) << (63 - 55))
587#define FSL_EIS_MAS6_SAS (1 << (63 - 63))
588
589#define FSL_EIS_MAS7 944
590
591#define FSL_EIS_MAS8 341
592
593#define FSL_EIS_MMUCFG 1015
594#define FSL_EIS_MMUCSR0 1012
595#define FSL_EIS_PID0 48
596#define FSL_EIS_PID1 633
597#define FSL_EIS_PID2 634
598#define FSL_EIS_TLB0CFG 688
599#define FSL_EIS_TLB1CFG 689
600
601/* Freescale Book E Implementation Standards (EIS): L1 Cache */
602
603#define FSL_EIS_L1CFG0 515
604#define FSL_EIS_L1CFG1 516
605#define FSL_EIS_L1CSR0 1010
606#define FSL_EIS_L1CSR0_CFI (1 << (63 - 62))
607#define FSL_EIS_L1CSR1 1011
608#define FSL_EIS_L1CSR1_ICFI (1 << (63 - 62))
609
610/* Freescale Book E Implementation Standards (EIS): L2 Cache */
611
612#define FSL_EIS_L2CFG0 519
613#define FSL_EIS_L2CSR0 1017
614#define FSL_EIS_L2CSR0_L2FI (1 << (63 - 42))
615#define FSL_EIS_L2CSR0_L2FL (1 << (63 - 52))
616#define FSL_EIS_L2CSR1 1018
617
618/* Freescale Book E Implementation Standards (EIS): Timer */
619
620#define FSL_EIS_ATBL 526
621#define FSL_EIS_ATBU 527
622
623/* Freescale Book E Implementation Standards (EIS): Interrupt */
624
625#define FSL_EIS_MCAR 573
626#define FSL_EIS_DSRR0 574
627#define FSL_EIS_DSRR1 575
628#define FSL_EIS_EPR 702
629
630/* Freescale Book E Implementation Standards (EIS): Signal Processing Engine (SPE) */
631
632#define FSL_EIS_SPEFSCR 512
633
634/* Freescale Book E Implementation Standards (EIS): Software-Use SPRs */
635
636#define FSL_EIS_SPRG8 604
637#define FSL_EIS_SPRG9 605
638
639/* Freescale Book E Implementation Standards (EIS): Debug */
640
641#define FSL_EIS_DBCR3 561
642#define FSL_EIS_DBCR4 563
643#define FSL_EIS_DBCR5 564
644#define FSL_EIS_DBCR6 603
645#define FSL_EIS_DBCNT 562
646
653#define PPC_INTERRUPT_DISABLE_MASK_DEFAULT MSR_EE
654
655#ifndef ASM
656
657#include <stdint.h>
658
659#ifdef __cplusplus
660extern "C" {
661#endif /* __cplusplus */
662
663#define _CPU_MSR_GET( _msr_value ) \
664 do { \
665 _msr_value = 0; \
666 __asm__ volatile ("mfmsr %0" : "=&r" ((_msr_value)) : "0" ((_msr_value))); \
667 } while (0)
668
669#define _CPU_MSR_SET( _msr_value ) \
670{ __asm__ volatile ("mtmsr %0" : "=&r" ((_msr_value)) : "0" ((_msr_value))); }
671
677#if !defined(PPC_DISABLE_INLINE_ISR_DISABLE_ENABLE)
678extern char _PPC_INTERRUPT_DISABLE_MASK[];
679
680static inline uint32_t ppc_interrupt_get_disable_mask( void )
681{
682 return (uint32_t) (uintptr_t) _PPC_INTERRUPT_DISABLE_MASK;
683}
684
685static inline uint32_t ppc_interrupt_disable( void )
686{
687 uint32_t level;
688
689#if defined(__PPC_CPU_E6500__)
690 __asm__ volatile (
691 "mfmsr %0;"
692 "wrteei 0"
693 : "=r" (level)
694 );
695#else
696 uint32_t mask;
697
698 __asm__ volatile (
699 "mfmsr %0;"
700 "lis %1, _PPC_INTERRUPT_DISABLE_MASK@h;"
701 "ori %1, %1, _PPC_INTERRUPT_DISABLE_MASK@l;"
702 "andc %1, %0, %1;"
703 "mtmsr %1"
704 : "=r" (level), "=r" (mask)
705 );
706#endif
707
708 return level;
709}
710
711static inline void ppc_interrupt_enable( uint32_t level )
712{
713#if defined(__PPC_CPU_E6500__)
714 __asm__ volatile (
715 "wrtee %0"
716 :
717 : "r" (level)
718 );
719#else
720 __asm__ volatile (
721 "mtmsr %0"
722 :
723 : "r" (level)
724 );
725#endif
726}
727
728static inline void ppc_interrupt_flash( uint32_t level )
729{
730 uint32_t current_level;
731
732 __asm__ volatile (
733 "mfmsr %0;"
734 "mtmsr %1;"
735 "mtmsr %0"
736 : "=&r" (current_level)
737 : "r" (level)
738 );
739}
740#else
741uint32_t ppc_interrupt_get_disable_mask( void );
742uint32_t ppc_interrupt_disable( void );
743void ppc_interrupt_enable( uint32_t level );
744void ppc_interrupt_flash( uint32_t level );
745#endif /* PPC_DISABLE_INLINE_ISR_DISABLE_ENABLE */
746
747#define _CPU_ISR_Disable( _isr_cookie ) \
748 do { \
749 _isr_cookie = ppc_interrupt_disable(); \
750 } while (0)
751
752/*
753 * Enable interrupts to the previous level (returned by _CPU_ISR_Disable).
754 * This indicates the end of an RTEMS critical section. The parameter
755 * _isr_cookie is not modified.
756 */
757
758#define _CPU_ISR_Enable( _isr_cookie ) \
759 ppc_interrupt_enable(_isr_cookie)
760
761/*
762 * This temporarily restores the interrupt to _isr_cookie before immediately
763 * disabling them again. This is used to divide long RTEMS critical
764 * sections into two or more parts. The parameter _isr_cookie is not
765 * modified.
766 *
767 * NOTE: The version being used is not very optimized but it does
768 * not trip a problem in gcc where the disable mask does not
769 * get loaded. Check this for future (post 10/97 gcc versions.
770 */
771
772#define _CPU_ISR_Flash( _isr_cookie ) \
773 ppc_interrupt_flash(_isr_cookie)
774
775/* end of ISR handler macros */
776
777#ifdef __cplusplus
778}
779#endif /* __cplusplus */
780
781#endif /* ASM */
782
783#endif /* _RTEMS_POWERPC_REGISTERS_H */
register struct Per_CPU_Control *_SPARC_Per_CPU_current __asm__("g6")
The pointer to the current per-CPU control is available via register g6.
char _PPC_INTERRUPT_DISABLE_MASK[]
A global symbol used to disable interrupts in the MSR.