|
RTEMS CPU Kit with SuperCore
|
Definitions for ATtiny26. More...
Go to the source code of this file.
Macros | |
| #define | _AVR_IOXXX_H_ "iotn26.h" |
| #define | _AVR_IOTN26_H_ 1 |
| #define | ADCW _SFR_IO16(0x04) |
| #define | ADC _SFR_IO16(0x04) |
| #define | ADCL _SFR_IO8(0x04) |
| #define | ADCH _SFR_IO8(0x05) |
| #define | ADCSR _SFR_IO8(0x06) |
| #define | ADPS0 0 |
| #define | ADPS1 1 |
| #define | ADPS2 2 |
| #define | ADIE 3 |
| #define | ADIF 4 |
| #define | ADFR 5 |
| #define | ADSC 6 |
| #define | ADEN 7 |
| #define | ADMUX _SFR_IO8(0x07) |
| #define | MUX0 0 |
| #define | MUX1 1 |
| #define | MUX2 2 |
| #define | MUX3 3 |
| #define | MUX4 4 |
| #define | ADLAR 5 |
| #define | REFS0 6 |
| #define | REFS1 7 |
| #define | ACSR _SFR_IO8(0x08) |
| #define | ACIS0 0 |
| #define | ACIS1 1 |
| #define | ACME 2 |
| #define | ACIE 3 |
| #define | ACI 4 |
| #define | ACO 5 |
| #define | ACBG 6 |
| #define | ACD 7 |
| #define | USICR _SFR_IO8(0x0D) |
| #define | USITC 0 |
| #define | USICLK 1 |
| #define | USICS0 2 |
| #define | USICS1 3 |
| #define | USIWM0 4 |
| #define | USIWM1 5 |
| #define | USIOIE 6 |
| #define | USISIE 7 |
| #define | USISR _SFR_IO8(0x0E) |
| #define | USICNT0 0 |
| #define | USICNT1 1 |
| #define | USICNT2 2 |
| #define | USICNT3 3 |
| #define | USIDC 4 |
| #define | USIPF 5 |
| #define | USIOIF 6 |
| #define | USISIF 7 |
| #define | USIDR _SFR_IO8(0x0F) |
| #define | PINB _SFR_IO8(0x16) |
| #define | PINB0 0 |
| #define | PINB1 1 |
| #define | PINB2 2 |
| #define | PINB3 3 |
| #define | PINB4 4 |
| #define | PINB5 5 |
| #define | PINB6 6 |
| #define | PINB7 7 |
| #define | DDRB _SFR_IO8(0x17) |
| #define | DDB0 0 |
| #define | DDB1 1 |
| #define | DDB2 2 |
| #define | DDB3 3 |
| #define | DDB4 4 |
| #define | DDB5 5 |
| #define | DDB6 6 |
| #define | DDB7 7 |
| #define | PORTB _SFR_IO8(0x18) |
| #define | PB0 0 |
| #define | PB1 1 |
| #define | PB2 2 |
| #define | PB3 3 |
| #define | PB4 4 |
| #define | PB5 5 |
| #define | PB6 6 |
| #define | PB7 7 |
| #define | PINA _SFR_IO8(0x19) |
| #define | PINA0 0 |
| #define | PINA1 1 |
| #define | PINA2 2 |
| #define | PINA3 3 |
| #define | PINA4 4 |
| #define | PINA5 5 |
| #define | PINA6 6 |
| #define | PINA7 7 |
| #define | DDRA _SFR_IO8(0x1A) |
| #define | DDA0 0 |
| #define | DDA1 1 |
| #define | DDA2 2 |
| #define | DDA3 3 |
| #define | DDA4 4 |
| #define | DDA5 5 |
| #define | DDA6 6 |
| #define | DDA7 7 |
| #define | PORTA _SFR_IO8(0x1B) |
| #define | PA0 0 |
| #define | PA1 1 |
| #define | PA2 2 |
| #define | PA3 3 |
| #define | PA4 4 |
| #define | PA5 5 |
| #define | PA6 6 |
| #define | PA7 7 |
| #define | EECR _SFR_IO8(0x1C) |
| #define | EERE 0 |
| #define | EEWE 1 |
| #define | EEMWE 2 |
| #define | EERIE 3 |
| #define | EEDR _SFR_IO8(0x1D) |
| #define | EEAR _SFR_IO8(0x1E) |
| #define | EEARL _SFR_IO8(0x1E) |
| #define | WDTCR _SFR_IO8(0x21) |
| #define | WDP0 0 |
| #define | WDP1 1 |
| #define | WDP2 2 |
| #define | WDE 3 |
| #define | WDCE 4 |
| #define | PLLCSR _SFR_IO8(0x29) |
| #define | PLOCK 0 |
| #define | PLLE 1 |
| #define | PCKE 2 |
| #define | OCR1C _SFR_IO8(0x2B) |
| #define | OCR1B _SFR_IO8(0x2C) |
| #define | OCR1A _SFR_IO8(0x2D) |
| #define | TCNT1 _SFR_IO8(0x2E) |
| #define | TCCR1B _SFR_IO8(0x2F) |
| #define | CS10 0 |
| #define | CS11 1 |
| #define | CS12 2 |
| #define | CS13 3 |
| #define | PSR1 6 |
| #define | CTC1 7 |
| #define | TCCR1A _SFR_IO8(0x30) |
| #define | PWM1B 0 |
| #define | PWM1A 1 |
| #define | FOC1B 2 |
| #define | FOC1A 3 |
| #define | COM1B0 4 |
| #define | COM1B1 5 |
| #define | COM1A0 6 |
| #define | COM1A1 7 |
| #define | OSCCAL _SFR_IO8(0x31) |
| #define | TCNT0 _SFR_IO8(0x32) |
| #define | TCCR0 _SFR_IO8(0x33) |
| #define | CS00 0 |
| #define | CS01 1 |
| #define | CS02 2 |
| #define | PSR0 3 |
| #define | MCUSR _SFR_IO8(0x34) |
| #define | PORF 0 |
| #define | EXTRF 1 |
| #define | BORF 2 |
| #define | WDRF 3 |
| #define | MCUCR _SFR_IO8(0x35) |
| #define | ISC00 0 |
| #define | ISC01 1 |
| #define | SM0 3 |
| #define | SM1 4 |
| #define | SE 5 |
| #define | PUD 6 |
| #define | TIFR _SFR_IO8(0x38) |
| #define | TOV0 1 |
| #define | TOV1 2 |
| #define | OCF1B 5 |
| #define | OCF1A 6 |
| #define | TIMSK _SFR_IO8(0x39) |
| #define | TOIE0 1 |
| #define | TOIE1 2 |
| #define | OCIE1B 5 |
| #define | OCIE1A 6 |
| #define | GIFR _SFR_IO8(0x3A) |
| #define | PCIF 5 |
| #define | INTF0 6 |
| #define | GIMSK _SFR_IO8(0x3B) |
| #define | PCIE0 4 |
| #define | PCIE1 5 |
| #define | INT0 6 |
| #define | INT0_vect _VECTOR(1) |
| #define | SIG_INTERRUPT0 _VECTOR(1) |
| #define | IO_PINS_vect _VECTOR(2) |
| #define | SIG_PIN_CHANGE _VECTOR(2) |
| #define | TIMER1_CMPA_vect _VECTOR(3) |
| #define | SIG_OUTPUT_COMPARE1A _VECTOR(3) |
| #define | TIMER1_CMPB_vect _VECTOR(4) |
| #define | SIG_OUTPUT_COMPARE1B _VECTOR(4) |
| #define | TIMER1_OVF1_vect _VECTOR(5) |
| #define | SIG_OVERFLOW1 _VECTOR(5) |
| #define | TIMER0_OVF0_vect _VECTOR(6) |
| #define | SIG_OVERFLOW0 _VECTOR(6) |
| #define | USI_STRT_vect _VECTOR(7) |
| #define | SIG_USI_START _VECTOR(7) |
| #define | USI_OVF_vect _VECTOR(8) |
| #define | SIG_USI_OVERFLOW _VECTOR(8) |
| #define | EE_RDY_vect _VECTOR(9) |
| #define | SIG_EEPROM_READY _VECTOR(9) |
| #define | ANA_COMP_vect _VECTOR(10) |
| #define | SIG_ANA_COMP _VECTOR(10) |
| #define | SIG_COMPARATOR _VECTOR(10) |
| #define | ADC_vect _VECTOR(11) |
| #define | SIG_ADC _VECTOR(11) |
| #define | _VECTORS_SIZE 24 |
| #define | RAMEND 0xDF |
| #define | XRAMEND RAMEND |
| #define | E2END 0x7F |
| #define | E2PAGESIZE 4 |
| #define | FLASHEND 0x07FF |
| #define | FUSE_MEMORY_SIZE 2 |
| #define | FUSE_CKSEL0 (unsigned char)~_BV(0) |
| #define | FUSE_CKSEL1 (unsigned char)~_BV(1) |
| #define | FUSE_CKSEL2 (unsigned char)~_BV(2) |
| #define | FUSE_CKSEL3 (unsigned char)~_BV(3) |
| #define | FUSE_SUT0 (unsigned char)~_BV(4) |
| #define | FUSE_SUT1 (unsigned char)~_BV(5) |
| #define | FUSE_CKOPT (unsigned char)~_BV(6) |
| #define | FUSE_PLLCK (unsigned char)~_BV(7) |
| #define | LFUSE_DEFAULT (FUSE_CKSEL1 & FUSE_CKSEL2 & FUSE_CKSEL3 & FUSE_SUT0) |
| #define | FUSE_BODEN (unsigned char)~_BV(0) |
| #define | FUSE_BODLEVEL (unsigned char)~_BV(1) |
| #define | FUSE_EESAVE (unsigned char)~_BV(2) |
| #define | FUSE_SPIEN (unsigned char)~_BV(3) |
| #define | FUSE_RSTDISBL (unsigned char)~_BV(4) |
| #define | HFUSE_DEFAULT (FUSE_SPIEN) |
| #define | __LOCK_BITS_EXIST |
| #define | SIGNATURE_0 0x1E |
| #define | SIGNATURE_1 0x91 |
| #define | SIGNATURE_2 0x09 |
Definitions for ATtiny26.
This file should only be included from <avr/io.h>, never directly.
1.8.13