42 # error "Include <avr/io.h> instead of this file." 46 # define _AVR_IOXXX_H_ "iox64a3.h" 48 # error "Attempt to include more than one <avr/ioXXX.h> file." 52 #ifndef _AVR_ATxmega64A3_H_ 53 #define _AVR_ATxmega64A3_H_ 1 63 #define GPIO0 _SFR_MEM8(0x0000) 64 #define GPIO1 _SFR_MEM8(0x0001) 65 #define GPIO2 _SFR_MEM8(0x0002) 66 #define GPIO3 _SFR_MEM8(0x0003) 67 #define GPIO4 _SFR_MEM8(0x0004) 68 #define GPIO5 _SFR_MEM8(0x0005) 69 #define GPIO6 _SFR_MEM8(0x0006) 70 #define GPIO7 _SFR_MEM8(0x0007) 71 #define GPIO8 _SFR_MEM8(0x0008) 72 #define GPIO9 _SFR_MEM8(0x0009) 73 #define GPIOA _SFR_MEM8(0x000A) 74 #define GPIOB _SFR_MEM8(0x000B) 75 #define GPIOC _SFR_MEM8(0x000C) 76 #define GPIOD _SFR_MEM8(0x000D) 77 #define GPIOE _SFR_MEM8(0x000E) 78 #define GPIOF _SFR_MEM8(0x000F) 80 #define CCP _SFR_MEM8(0x0034) 81 #define RAMPD _SFR_MEM8(0x0038) 82 #define RAMPX _SFR_MEM8(0x0039) 83 #define RAMPY _SFR_MEM8(0x003A) 84 #define RAMPZ _SFR_MEM8(0x003B) 85 #define EIND _SFR_MEM8(0x003C) 86 #define SPL _SFR_MEM8(0x003D) 87 #define SPH _SFR_MEM8(0x003E) 88 #define SREG _SFR_MEM8(0x003F) 92 #if !defined (__ASSEMBLER__) 96 typedef volatile uint8_t register8_t;
97 typedef volatile uint16_t register16_t;
98 typedef volatile uint32_t register32_t;
104 #define _WORDREGISTER(regname) \ 105 __extension__ union \ 107 register16_t regname; \ 110 register8_t regname ## L; \ 111 register8_t regname ## H; \ 115 #ifdef _DWORDREGISTER 116 #undef _DWORDREGISTER 118 #define _DWORDREGISTER(regname) \ 119 __extension__ union \ 121 register32_t regname; \ 124 register8_t regname ## 0; \ 125 register8_t regname ## 1; \ 126 register8_t regname ## 2; \ 127 register8_t regname ## 3; \ 154 typedef enum CCP_enum
156 CCP_SPM_gc = (0x9D<<0),
157 CCP_IOREG_gc = (0xD8<<0),
195 typedef enum CLK_SCLKSEL_enum
197 CLK_SCLKSEL_RC2M_gc = (0x00<<0),
198 CLK_SCLKSEL_RC32M_gc = (0x01<<0),
199 CLK_SCLKSEL_RC32K_gc = (0x02<<0),
200 CLK_SCLKSEL_XOSC_gc = (0x03<<0),
201 CLK_SCLKSEL_PLL_gc = (0x04<<0),
205 typedef enum CLK_PSADIV_enum
207 CLK_PSADIV_1_gc = (0x00<<2),
208 CLK_PSADIV_2_gc = (0x01<<2),
209 CLK_PSADIV_4_gc = (0x03<<2),
210 CLK_PSADIV_8_gc = (0x05<<2),
211 CLK_PSADIV_16_gc = (0x07<<2),
212 CLK_PSADIV_32_gc = (0x09<<2),
213 CLK_PSADIV_64_gc = (0x0B<<2),
214 CLK_PSADIV_128_gc = (0x0D<<2),
215 CLK_PSADIV_256_gc = (0x0F<<2),
216 CLK_PSADIV_512_gc = (0x11<<2),
220 typedef enum CLK_PSBCDIV_enum
222 CLK_PSBCDIV_1_1_gc = (0x00<<0),
223 CLK_PSBCDIV_1_2_gc = (0x01<<0),
224 CLK_PSBCDIV_4_1_gc = (0x02<<0),
225 CLK_PSBCDIV_2_2_gc = (0x03<<0),
229 typedef enum CLK_RTCSRC_enum
231 CLK_RTCSRC_ULP_gc = (0x00<<1),
232 CLK_RTCSRC_TOSC_gc = (0x01<<1),
233 CLK_RTCSRC_RCOSC_gc = (0x02<<1),
234 CLK_RTCSRC_TOSC32_gc = (0x05<<1),
251 typedef enum SLEEP_SMODE_enum
253 SLEEP_SMODE_IDLE_gc = (0x00<<1),
254 SLEEP_SMODE_PDOWN_gc = (0x02<<1),
255 SLEEP_SMODE_PSAVE_gc = (0x03<<1),
256 SLEEP_SMODE_STDBY_gc = (0x06<<1),
257 SLEEP_SMODE_ESTDBY_gc = (0x07<<1),
272 register8_t XOSCCTRL;
273 register8_t XOSCFAIL;
274 register8_t RC32KCAL;
276 register8_t DFLLCTRL;
280 typedef enum OSC_FRQRANGE_enum
282 OSC_FRQRANGE_04TO2_gc = (0x00<<6),
283 OSC_FRQRANGE_2TO9_gc = (0x01<<6),
284 OSC_FRQRANGE_9TO12_gc = (0x02<<6),
285 OSC_FRQRANGE_12TO16_gc = (0x03<<6),
289 typedef enum OSC_XOSCSEL_enum
291 OSC_XOSCSEL_EXTCLK_gc = (0x00<<0),
292 OSC_XOSCSEL_32KHz_gc = (0x02<<0),
293 OSC_XOSCSEL_XTAL_256CLK_gc = (0x03<<0),
294 OSC_XOSCSEL_XTAL_1KCLK_gc = (0x07<<0),
295 OSC_XOSCSEL_XTAL_16KCLK_gc = (0x0B<<0),
299 typedef enum OSC_PLLSRC_enum
301 OSC_PLLSRC_RC2M_gc = (0x00<<6),
302 OSC_PLLSRC_RC32M_gc = (0x02<<6),
303 OSC_PLLSRC_XOSC_gc = (0x03<<6),
317 register8_t reserved_0x01;
323 register8_t reserved_0x07;
356 typedef enum WDT_PER_enum
358 WDT_PER_8CLK_gc = (0x00<<2),
359 WDT_PER_16CLK_gc = (0x01<<2),
360 WDT_PER_32CLK_gc = (0x02<<2),
361 WDT_PER_64CLK_gc = (0x03<<2),
362 WDT_PER_128CLK_gc = (0x04<<2),
363 WDT_PER_256CLK_gc = (0x05<<2),
364 WDT_PER_512CLK_gc = (0x06<<2),
365 WDT_PER_1KCLK_gc = (0x07<<2),
366 WDT_PER_2KCLK_gc = (0x08<<2),
367 WDT_PER_4KCLK_gc = (0x09<<2),
368 WDT_PER_8KCLK_gc = (0x0A<<2),
372 typedef enum WDT_WPER_enum
374 WDT_WPER_8CLK_gc = (0x00<<2),
375 WDT_WPER_16CLK_gc = (0x01<<2),
376 WDT_WPER_32CLK_gc = (0x02<<2),
377 WDT_WPER_64CLK_gc = (0x03<<2),
378 WDT_WPER_128CLK_gc = (0x04<<2),
379 WDT_WPER_256CLK_gc = (0x05<<2),
380 WDT_WPER_512CLK_gc = (0x06<<2),
381 WDT_WPER_1KCLK_gc = (0x07<<2),
382 WDT_WPER_2KCLK_gc = (0x08<<2),
383 WDT_WPER_4KCLK_gc = (0x09<<2),
384 WDT_WPER_8KCLK_gc = (0x0A<<2),
402 register8_t reserved_0x05;
404 register8_t reserved_0x07;
405 register8_t EVSYSLOCK;
406 register8_t AWEXLOCK;
407 register8_t reserved_0x0A;
408 register8_t reserved_0x0B;
438 register8_t ADDRCTRL;
440 _WORDREGISTER(TRFCNT);
442 register8_t reserved_0x07;
443 register8_t SRCADDR0;
444 register8_t SRCADDR1;
445 register8_t SRCADDR2;
446 register8_t reserved_0x0B;
447 register8_t DESTADDR0;
448 register8_t DESTADDR1;
449 register8_t DESTADDR2;
450 register8_t reserved_0x0F;
463 register8_t reserved_0x01;
464 register8_t reserved_0x02;
465 register8_t INTFLAGS;
467 register8_t reserved_0x05;
469 register8_t reserved_0x08;
470 register8_t reserved_0x09;
471 register8_t reserved_0x0A;
472 register8_t reserved_0x0B;
473 register8_t reserved_0x0C;
474 register8_t reserved_0x0D;
475 register8_t reserved_0x0E;
476 register8_t reserved_0x0F;
484 typedef enum DMA_CH_BURSTLEN_enum
486 DMA_CH_BURSTLEN_1BYTE_gc = (0x00<<0),
487 DMA_CH_BURSTLEN_2BYTE_gc = (0x01<<0),
488 DMA_CH_BURSTLEN_4BYTE_gc = (0x02<<0),
489 DMA_CH_BURSTLEN_8BYTE_gc = (0x03<<0),
493 typedef enum DMA_CH_SRCRELOAD_enum
495 DMA_CH_SRCRELOAD_NONE_gc = (0x00<<6),
496 DMA_CH_SRCRELOAD_BLOCK_gc = (0x01<<6),
497 DMA_CH_SRCRELOAD_BURST_gc = (0x02<<6),
498 DMA_CH_SRCRELOAD_TRANSACTION_gc = (0x03<<6),
499 } DMA_CH_SRCRELOAD_t;
502 typedef enum DMA_CH_SRCDIR_enum
504 DMA_CH_SRCDIR_FIXED_gc = (0x00<<4),
505 DMA_CH_SRCDIR_INC_gc = (0x01<<4),
506 DMA_CH_SRCDIR_DEC_gc = (0x02<<4),
510 typedef enum DMA_CH_DESTRELOAD_enum
512 DMA_CH_DESTRELOAD_NONE_gc = (0x00<<2),
513 DMA_CH_DESTRELOAD_BLOCK_gc = (0x01<<2),
514 DMA_CH_DESTRELOAD_BURST_gc = (0x02<<2),
515 DMA_CH_DESTRELOAD_TRANSACTION_gc = (0x03<<2),
516 } DMA_CH_DESTRELOAD_t;
519 typedef enum DMA_CH_DESTDIR_enum
521 DMA_CH_DESTDIR_FIXED_gc = (0x00<<0),
522 DMA_CH_DESTDIR_INC_gc = (0x01<<0),
523 DMA_CH_DESTDIR_DEC_gc = (0x02<<0),
527 typedef enum DMA_CH_TRIGSRC_enum
529 DMA_CH_TRIGSRC_OFF_gc = (0x00<<0),
530 DMA_CH_TRIGSRC_EVSYS_CH0_gc = (0x01<<0),
531 DMA_CH_TRIGSRC_EVSYS_CH1_gc = (0x02<<0),
532 DMA_CH_TRIGSRC_EVSYS_CH2_gc = (0x03<<0),
533 DMA_CH_TRIGSRC_ADCA_CH0_gc = (0x10<<0),
534 DMA_CH_TRIGSRC_ADCA_CH1_gc = (0x11<<0),
535 DMA_CH_TRIGSRC_ADCA_CH2_gc = (0x12<<0),
536 DMA_CH_TRIGSRC_ADCA_CH3_gc = (0x13<<0),
537 DMA_CH_TRIGSRC_ADCA_CH4_gc = (0x14<<0),
538 DMA_CH_TRIGSRC_DACA_CH0_gc = (0x15<<0),
539 DMA_CH_TRIGSRC_DACA_CH1_gc = (0x16<<0),
540 DMA_CH_TRIGSRC_ADCB_CH0_gc = (0x20<<0),
541 DMA_CH_TRIGSRC_ADCB_CH1_gc = (0x21<<0),
542 DMA_CH_TRIGSRC_ADCB_CH2_gc = (0x22<<0),
543 DMA_CH_TRIGSRC_ADCB_CH3_gc = (0x23<<0),
544 DMA_CH_TRIGSRC_ADCB_CH4_gc = (0x24<<0),
545 DMA_CH_TRIGSRC_DACB_CH0_gc = (0x25<<0),
546 DMA_CH_TRIGSRC_DACB_CH1_gc = (0x26<<0),
547 DMA_CH_TRIGSRC_TCC0_OVF_gc = (0x40<<0),
548 DMA_CH_TRIGSRC_TCC0_ERR_gc = (0x41<<0),
549 DMA_CH_TRIGSRC_TCC0_CCA_gc = (0x42<<0),
550 DMA_CH_TRIGSRC_TCC0_CCB_gc = (0x43<<0),
551 DMA_CH_TRIGSRC_TCC0_CCC_gc = (0x44<<0),
552 DMA_CH_TRIGSRC_TCC0_CCD_gc = (0x45<<0),
553 DMA_CH_TRIGSRC_TCC1_OVF_gc = (0x46<<0),
554 DMA_CH_TRIGSRC_TCC1_ERR_gc = (0x47<<0),
555 DMA_CH_TRIGSRC_TCC1_CCA_gc = (0x48<<0),
556 DMA_CH_TRIGSRC_TCC1_CCB_gc = (0x49<<0),
557 DMA_CH_TRIGSRC_SPIC_gc = (0x4A<<0),
558 DMA_CH_TRIGSRC_USARTC0_RXC_gc = (0x4B<<0),
559 DMA_CH_TRIGSRC_USARTC0_DRE_gc = (0x4C<<0),
560 DMA_CH_TRIGSRC_USARTC1_RXC_gc = (0x4E<<0),
561 DMA_CH_TRIGSRC_USARTC1_DRE_gc = (0x4F<<0),
562 DMA_CH_TRIGSRC_TCD0_OVF_gc = (0x60<<0),
563 DMA_CH_TRIGSRC_TCD0_ERR_gc = (0x61<<0),
564 DMA_CH_TRIGSRC_TCD0_CCA_gc = (0x62<<0),
565 DMA_CH_TRIGSRC_TCD0_CCB_gc = (0x63<<0),
566 DMA_CH_TRIGSRC_TCD0_CCC_gc = (0x64<<0),
567 DMA_CH_TRIGSRC_TCD0_CCD_gc = (0x65<<0),
568 DMA_CH_TRIGSRC_TCD1_OVF_gc = (0x66<<0),
569 DMA_CH_TRIGSRC_TCD1_ERR_gc = (0x67<<0),
570 DMA_CH_TRIGSRC_TCD1_CCA_gc = (0x68<<0),
571 DMA_CH_TRIGSRC_TCD1_CCB_gc = (0x69<<0),
572 DMA_CH_TRIGSRC_SPID_gc = (0x6A<<0),
573 DMA_CH_TRIGSRC_USARTD0_RXC_gc = (0x6B<<0),
574 DMA_CH_TRIGSRC_USARTD0_DRE_gc = (0x6C<<0),
575 DMA_CH_TRIGSRC_USARTD1_RXC_gc = (0x6E<<0),
576 DMA_CH_TRIGSRC_USARTD1_DRE_gc = (0x6F<<0),
577 DMA_CH_TRIGSRC_TCE0_OVF_gc = (0x80<<0),
578 DMA_CH_TRIGSRC_TCE0_ERR_gc = (0x81<<0),
579 DMA_CH_TRIGSRC_TCE0_CCA_gc = (0x82<<0),
580 DMA_CH_TRIGSRC_TCE0_CCB_gc = (0x83<<0),
581 DMA_CH_TRIGSRC_TCE0_CCC_gc = (0x84<<0),
582 DMA_CH_TRIGSRC_TCE0_CCD_gc = (0x85<<0),
583 DMA_CH_TRIGSRC_TCE1_OVF_gc = (0x86<<0),
584 DMA_CH_TRIGSRC_TCE1_ERR_gc = (0x87<<0),
585 DMA_CH_TRIGSRC_TCE1_CCA_gc = (0x88<<0),
586 DMA_CH_TRIGSRC_TCE1_CCB_gc = (0x89<<0),
587 DMA_CH_TRIGSRC_SPIE_gc = (0x8A<<0),
588 DMA_CH_TRIGSRC_USARTE0_RXC_gc = (0x8B<<0),
589 DMA_CH_TRIGSRC_USARTE0_DRE_gc = (0x8C<<0),
590 DMA_CH_TRIGSRC_USARTE1_RXC_gc = (0x8E<<0),
591 DMA_CH_TRIGSRC_USARTE1_DRE_gc = (0x8F<<0),
592 DMA_CH_TRIGSRC_TCF0_OVF_gc = (0xA0<<0),
593 DMA_CH_TRIGSRC_TCF0_ERR_gc = (0xA1<<0),
594 DMA_CH_TRIGSRC_TCF0_CCA_gc = (0xA2<<0),
595 DMA_CH_TRIGSRC_TCF0_CCB_gc = (0xA3<<0),
596 DMA_CH_TRIGSRC_TCF0_CCC_gc = (0xA4<<0),
597 DMA_CH_TRIGSRC_TCF0_CCD_gc = (0xA5<<0),
598 DMA_CH_TRIGSRC_TCF1_OVF_gc = (0xA6<<0),
599 DMA_CH_TRIGSRC_TCF1_ERR_gc = (0xA7<<0),
600 DMA_CH_TRIGSRC_TCF1_CCA_gc = (0xA8<<0),
601 DMA_CH_TRIGSRC_TCF1_CCB_gc = (0xA9<<0),
602 DMA_CH_TRIGSRC_SPIF_gc = (0xAA<<0),
603 DMA_CH_TRIGSRC_USARTF0_RXC_gc = (0xAB<<0),
604 DMA_CH_TRIGSRC_USARTF0_DRE_gc = (0xAC<<0),
605 DMA_CH_TRIGSRC_USARTF1_RXC_gc = (0xAE<<0),
606 DMA_CH_TRIGSRC_USARTF1_DRE_gc = (0xAF<<0),
610 typedef enum DMA_DBUFMODE_enum
612 DMA_DBUFMODE_DISABLED_gc = (0x00<<2),
613 DMA_DBUFMODE_CH01_gc = (0x01<<2),
614 DMA_DBUFMODE_CH23_gc = (0x02<<2),
615 DMA_DBUFMODE_CH01CH23_gc = (0x03<<2),
619 typedef enum DMA_PRIMODE_enum
621 DMA_PRIMODE_RR0123_gc = (0x00<<0),
622 DMA_PRIMODE_CH0RR123_gc = (0x01<<0),
623 DMA_PRIMODE_CH01RR23_gc = (0x02<<0),
624 DMA_PRIMODE_CH0123_gc = (0x03<<0),
628 typedef enum DMA_CH_ERRINTLVL_enum
630 DMA_CH_ERRINTLVL_OFF_gc = (0x00<<2),
631 DMA_CH_ERRINTLVL_LO_gc = (0x01<<2),
632 DMA_CH_ERRINTLVL_MED_gc = (0x02<<2),
633 DMA_CH_ERRINTLVL_HI_gc = (0x03<<2),
634 } DMA_CH_ERRINTLVL_t;
637 typedef enum DMA_CH_TRNINTLVL_enum
639 DMA_CH_TRNINTLVL_OFF_gc = (0x00<<0),
640 DMA_CH_TRNINTLVL_LO_gc = (0x01<<0),
641 DMA_CH_TRNINTLVL_MED_gc = (0x02<<0),
642 DMA_CH_TRNINTLVL_HI_gc = (0x03<<0),
643 } DMA_CH_TRNINTLVL_t;
676 typedef enum EVSYS_QDIRM_enum
678 EVSYS_QDIRM_00_gc = (0x00<<5),
679 EVSYS_QDIRM_01_gc = (0x01<<5),
680 EVSYS_QDIRM_10_gc = (0x02<<5),
681 EVSYS_QDIRM_11_gc = (0x03<<5),
685 typedef enum EVSYS_DIGFILT_enum
687 EVSYS_DIGFILT_1SAMPLE_gc = (0x00<<0),
688 EVSYS_DIGFILT_2SAMPLES_gc = (0x01<<0),
689 EVSYS_DIGFILT_3SAMPLES_gc = (0x02<<0),
690 EVSYS_DIGFILT_4SAMPLES_gc = (0x03<<0),
691 EVSYS_DIGFILT_5SAMPLES_gc = (0x04<<0),
692 EVSYS_DIGFILT_6SAMPLES_gc = (0x05<<0),
693 EVSYS_DIGFILT_7SAMPLES_gc = (0x06<<0),
694 EVSYS_DIGFILT_8SAMPLES_gc = (0x07<<0),
698 typedef enum EVSYS_CHMUX_enum
700 EVSYS_CHMUX_OFF_gc = (0x00<<0),
701 EVSYS_CHMUX_RTC_OVF_gc = (0x08<<0),
702 EVSYS_CHMUX_RTC_CMP_gc = (0x09<<0),
703 EVSYS_CHMUX_ACA_CH0_gc = (0x10<<0),
704 EVSYS_CHMUX_ACA_CH1_gc = (0x11<<0),
705 EVSYS_CHMUX_ACA_WIN_gc = (0x12<<0),
706 EVSYS_CHMUX_ACB_CH0_gc = (0x13<<0),
707 EVSYS_CHMUX_ACB_CH1_gc = (0x14<<0),
708 EVSYS_CHMUX_ACB_WIN_gc = (0x15<<0),
709 EVSYS_CHMUX_ADCA_CH0_gc = (0x20<<0),
710 EVSYS_CHMUX_ADCA_CH1_gc = (0x21<<0),
711 EVSYS_CHMUX_ADCA_CH2_gc = (0x22<<0),
712 EVSYS_CHMUX_ADCA_CH3_gc = (0x23<<0),
713 EVSYS_CHMUX_ADCB_CH0_gc = (0x24<<0),
714 EVSYS_CHMUX_ADCB_CH1_gc = (0x25<<0),
715 EVSYS_CHMUX_ADCB_CH2_gc = (0x26<<0),
716 EVSYS_CHMUX_ADCB_CH3_gc = (0x27<<0),
717 EVSYS_CHMUX_PORTA_PIN0_gc = (0x50<<0),
718 EVSYS_CHMUX_PORTA_PIN1_gc = (0x51<<0),
719 EVSYS_CHMUX_PORTA_PIN2_gc = (0x52<<0),
720 EVSYS_CHMUX_PORTA_PIN3_gc = (0x53<<0),
721 EVSYS_CHMUX_PORTA_PIN4_gc = (0x54<<0),
722 EVSYS_CHMUX_PORTA_PIN5_gc = (0x55<<0),
723 EVSYS_CHMUX_PORTA_PIN6_gc = (0x56<<0),
724 EVSYS_CHMUX_PORTA_PIN7_gc = (0x57<<0),
725 EVSYS_CHMUX_PORTB_PIN0_gc = (0x58<<0),
726 EVSYS_CHMUX_PORTB_PIN1_gc = (0x59<<0),
727 EVSYS_CHMUX_PORTB_PIN2_gc = (0x5A<<0),
728 EVSYS_CHMUX_PORTB_PIN3_gc = (0x5B<<0),
729 EVSYS_CHMUX_PORTB_PIN4_gc = (0x5C<<0),
730 EVSYS_CHMUX_PORTB_PIN5_gc = (0x5D<<0),
731 EVSYS_CHMUX_PORTB_PIN6_gc = (0x5E<<0),
732 EVSYS_CHMUX_PORTB_PIN7_gc = (0x5F<<0),
733 EVSYS_CHMUX_PORTC_PIN0_gc = (0x60<<0),
734 EVSYS_CHMUX_PORTC_PIN1_gc = (0x61<<0),
735 EVSYS_CHMUX_PORTC_PIN2_gc = (0x62<<0),
736 EVSYS_CHMUX_PORTC_PIN3_gc = (0x63<<0),
737 EVSYS_CHMUX_PORTC_PIN4_gc = (0x64<<0),
738 EVSYS_CHMUX_PORTC_PIN5_gc = (0x65<<0),
739 EVSYS_CHMUX_PORTC_PIN6_gc = (0x66<<0),
740 EVSYS_CHMUX_PORTC_PIN7_gc = (0x67<<0),
741 EVSYS_CHMUX_PORTD_PIN0_gc = (0x68<<0),
742 EVSYS_CHMUX_PORTD_PIN1_gc = (0x69<<0),
743 EVSYS_CHMUX_PORTD_PIN2_gc = (0x6A<<0),
744 EVSYS_CHMUX_PORTD_PIN3_gc = (0x6B<<0),
745 EVSYS_CHMUX_PORTD_PIN4_gc = (0x6C<<0),
746 EVSYS_CHMUX_PORTD_PIN5_gc = (0x6D<<0),
747 EVSYS_CHMUX_PORTD_PIN6_gc = (0x6E<<0),
748 EVSYS_CHMUX_PORTD_PIN7_gc = (0x6F<<0),
749 EVSYS_CHMUX_PORTE_PIN0_gc = (0x70<<0),
750 EVSYS_CHMUX_PORTE_PIN1_gc = (0x71<<0),
751 EVSYS_CHMUX_PORTE_PIN2_gc = (0x72<<0),
752 EVSYS_CHMUX_PORTE_PIN3_gc = (0x73<<0),
753 EVSYS_CHMUX_PORTE_PIN4_gc = (0x74<<0),
754 EVSYS_CHMUX_PORTE_PIN5_gc = (0x75<<0),
755 EVSYS_CHMUX_PORTE_PIN6_gc = (0x76<<0),
756 EVSYS_CHMUX_PORTE_PIN7_gc = (0x77<<0),
757 EVSYS_CHMUX_PORTF_PIN0_gc = (0x78<<0),
758 EVSYS_CHMUX_PORTF_PIN1_gc = (0x79<<0),
759 EVSYS_CHMUX_PORTF_PIN2_gc = (0x7A<<0),
760 EVSYS_CHMUX_PORTF_PIN3_gc = (0x7B<<0),
761 EVSYS_CHMUX_PORTF_PIN4_gc = (0x7C<<0),
762 EVSYS_CHMUX_PORTF_PIN5_gc = (0x7D<<0),
763 EVSYS_CHMUX_PORTF_PIN6_gc = (0x7E<<0),
764 EVSYS_CHMUX_PORTF_PIN7_gc = (0x7F<<0),
765 EVSYS_CHMUX_PRESCALER_1_gc = (0x80<<0),
766 EVSYS_CHMUX_PRESCALER_2_gc = (0x81<<0),
767 EVSYS_CHMUX_PRESCALER_4_gc = (0x82<<0),
768 EVSYS_CHMUX_PRESCALER_8_gc = (0x83<<0),
769 EVSYS_CHMUX_PRESCALER_16_gc = (0x84<<0),
770 EVSYS_CHMUX_PRESCALER_32_gc = (0x85<<0),
771 EVSYS_CHMUX_PRESCALER_64_gc = (0x86<<0),
772 EVSYS_CHMUX_PRESCALER_128_gc = (0x87<<0),
773 EVSYS_CHMUX_PRESCALER_256_gc = (0x88<<0),
774 EVSYS_CHMUX_PRESCALER_512_gc = (0x89<<0),
775 EVSYS_CHMUX_PRESCALER_1024_gc = (0x8A<<0),
776 EVSYS_CHMUX_PRESCALER_2048_gc = (0x8B<<0),
777 EVSYS_CHMUX_PRESCALER_4096_gc = (0x8C<<0),
778 EVSYS_CHMUX_PRESCALER_8192_gc = (0x8D<<0),
779 EVSYS_CHMUX_PRESCALER_16384_gc = (0x8E<<0),
780 EVSYS_CHMUX_PRESCALER_32768_gc = (0x8F<<0),
781 EVSYS_CHMUX_TCC0_OVF_gc = (0xC0<<0),
782 EVSYS_CHMUX_TCC0_ERR_gc = (0xC1<<0),
783 EVSYS_CHMUX_TCC0_CCA_gc = (0xC4<<0),
784 EVSYS_CHMUX_TCC0_CCB_gc = (0xC5<<0),
785 EVSYS_CHMUX_TCC0_CCC_gc = (0xC6<<0),
786 EVSYS_CHMUX_TCC0_CCD_gc = (0xC7<<0),
787 EVSYS_CHMUX_TCC1_OVF_gc = (0xC8<<0),
788 EVSYS_CHMUX_TCC1_ERR_gc = (0xC9<<0),
789 EVSYS_CHMUX_TCC1_CCA_gc = (0xCC<<0),
790 EVSYS_CHMUX_TCC1_CCB_gc = (0xCD<<0),
791 EVSYS_CHMUX_TCD0_OVF_gc = (0xD0<<0),
792 EVSYS_CHMUX_TCD0_ERR_gc = (0xD1<<0),
793 EVSYS_CHMUX_TCD0_CCA_gc = (0xD4<<0),
794 EVSYS_CHMUX_TCD0_CCB_gc = (0xD5<<0),
795 EVSYS_CHMUX_TCD0_CCC_gc = (0xD6<<0),
796 EVSYS_CHMUX_TCD0_CCD_gc = (0xD7<<0),
797 EVSYS_CHMUX_TCD1_OVF_gc = (0xD8<<0),
798 EVSYS_CHMUX_TCD1_ERR_gc = (0xD9<<0),
799 EVSYS_CHMUX_TCD1_CCA_gc = (0xDC<<0),
800 EVSYS_CHMUX_TCD1_CCB_gc = (0xDD<<0),
801 EVSYS_CHMUX_TCE0_OVF_gc = (0xE0<<0),
802 EVSYS_CHMUX_TCE0_ERR_gc = (0xE1<<0),
803 EVSYS_CHMUX_TCE0_CCA_gc = (0xE4<<0),
804 EVSYS_CHMUX_TCE0_CCB_gc = (0xE5<<0),
805 EVSYS_CHMUX_TCE0_CCC_gc = (0xE6<<0),
806 EVSYS_CHMUX_TCE0_CCD_gc = (0xE7<<0),
807 EVSYS_CHMUX_TCE1_OVF_gc = (0xE8<<0),
808 EVSYS_CHMUX_TCE1_ERR_gc = (0xE9<<0),
809 EVSYS_CHMUX_TCE1_CCA_gc = (0xEC<<0),
810 EVSYS_CHMUX_TCE1_CCB_gc = (0xED<<0),
811 EVSYS_CHMUX_TCF0_OVF_gc = (0xF0<<0),
812 EVSYS_CHMUX_TCF0_ERR_gc = (0xF1<<0),
813 EVSYS_CHMUX_TCF0_CCA_gc = (0xF4<<0),
814 EVSYS_CHMUX_TCF0_CCB_gc = (0xF5<<0),
815 EVSYS_CHMUX_TCF0_CCC_gc = (0xF6<<0),
816 EVSYS_CHMUX_TCF0_CCD_gc = (0xF7<<0),
817 EVSYS_CHMUX_TCF1_OVF_gc = (0xF8<<0),
818 EVSYS_CHMUX_TCF1_ERR_gc = (0xF9<<0),
819 EVSYS_CHMUX_TCF1_CCA_gc = (0xFC<<0),
820 EVSYS_CHMUX_TCF1_CCB_gc = (0xFD<<0),
836 register8_t reserved_0x03;
840 register8_t reserved_0x07;
841 register8_t reserved_0x08;
842 register8_t reserved_0x09;
847 register8_t reserved_0x0E;
849 register8_t LOCKBITS;
861 register8_t LOCKBITS;
873 register8_t FUSEBYTE0;
874 register8_t FUSEBYTE1;
875 register8_t FUSEBYTE2;
876 register8_t reserved_0x03;
877 register8_t FUSEBYTE4;
878 register8_t FUSEBYTE5;
891 register8_t reserved_0x01;
892 register8_t RCOSC32K;
893 register8_t RCOSC32M;
894 register8_t reserved_0x04;
895 register8_t reserved_0x05;
896 register8_t reserved_0x06;
897 register8_t reserved_0x07;
904 register8_t reserved_0x0E;
905 register8_t reserved_0x0F;
907 register8_t reserved_0x11;
912 register8_t reserved_0x16;
913 register8_t reserved_0x17;
914 register8_t reserved_0x18;
915 register8_t reserved_0x19;
916 register8_t reserved_0x1A;
917 register8_t reserved_0x1B;
918 register8_t reserved_0x1C;
919 register8_t reserved_0x1D;
920 register8_t reserved_0x1E;
921 register8_t reserved_0x1F;
922 register8_t ADCACAL0;
923 register8_t ADCACAL1;
924 register8_t reserved_0x22;
925 register8_t reserved_0x23;
926 register8_t ADCBCAL0;
927 register8_t ADCBCAL1;
928 register8_t reserved_0x26;
929 register8_t reserved_0x27;
930 register8_t reserved_0x28;
931 register8_t reserved_0x29;
932 register8_t reserved_0x2A;
933 register8_t reserved_0x2B;
934 register8_t reserved_0x2C;
935 register8_t reserved_0x2D;
936 register8_t TEMPSENSE0;
937 register8_t TEMPSENSE1;
938 register8_t DACAOFFCAL;
939 register8_t DACAGAINCAL;
940 register8_t DACBOFFCAL;
941 register8_t DACBGAINCAL;
942 register8_t reserved_0x34;
943 register8_t reserved_0x35;
944 register8_t reserved_0x36;
945 register8_t reserved_0x37;
946 register8_t reserved_0x38;
947 register8_t reserved_0x39;
948 register8_t reserved_0x3A;
949 register8_t reserved_0x3B;
950 register8_t reserved_0x3C;
951 register8_t reserved_0x3D;
952 register8_t reserved_0x3E;
956 typedef enum NVM_CMD_enum
958 NVM_CMD_NO_OPERATION_gc = (0x00<<0),
959 NVM_CMD_READ_CALIB_ROW_gc = (0x02<<0),
960 NVM_CMD_READ_USER_SIG_ROW_gc = (0x01<<0),
961 NVM_CMD_READ_EEPROM_gc = (0x06<<0),
962 NVM_CMD_READ_FUSES_gc = (0x07<<0),
963 NVM_CMD_WRITE_LOCK_BITS_gc = (0x08<<0),
964 NVM_CMD_ERASE_USER_SIG_ROW_gc = (0x18<<0),
965 NVM_CMD_WRITE_USER_SIG_ROW_gc = (0x1A<<0),
966 NVM_CMD_ERASE_APP_gc = (0x20<<0),
967 NVM_CMD_ERASE_APP_PAGE_gc = (0x22<<0),
968 NVM_CMD_LOAD_FLASH_BUFFER_gc = (0x23<<0),
969 NVM_CMD_WRITE_APP_PAGE_gc = (0x24<<0),
970 NVM_CMD_ERASE_WRITE_APP_PAGE_gc = (0x25<<0),
971 NVM_CMD_ERASE_FLASH_BUFFER_gc = (0x26<<0),
972 NVM_CMD_ERASE_BOOT_PAGE_gc = (0x2A<<0),
973 NVM_CMD_WRITE_BOOT_PAGE_gc = (0x2C<<0),
974 NVM_CMD_ERASE_WRITE_BOOT_PAGE_gc = (0x2D<<0),
975 NVM_CMD_ERASE_EEPROM_gc = (0x30<<0),
976 NVM_CMD_ERASE_EEPROM_PAGE_gc = (0x32<<0),
977 NVM_CMD_LOAD_EEPROM_BUFFER_gc = (0x33<<0),
978 NVM_CMD_WRITE_EEPROM_PAGE_gc = (0x34<<0),
979 NVM_CMD_ERASE_WRITE_EEPROM_PAGE_gc = (0x35<<0),
980 NVM_CMD_ERASE_EEPROM_BUFFER_gc = (0x36<<0),
981 NVM_CMD_APP_CRC_gc = (0x38<<0),
982 NVM_CMD_BOOT_CRC_gc = (0x39<<0),
983 NVM_CMD_FLASH_RANGE_CRC_gc = (0x3A<<0),
987 typedef enum NVM_SPMLVL_enum
989 NVM_SPMLVL_OFF_gc = (0x00<<2),
990 NVM_SPMLVL_LO_gc = (0x01<<2),
991 NVM_SPMLVL_MED_gc = (0x02<<2),
992 NVM_SPMLVL_HI_gc = (0x03<<2),
996 typedef enum NVM_EELVL_enum
998 NVM_EELVL_OFF_gc = (0x00<<0),
999 NVM_EELVL_LO_gc = (0x01<<0),
1000 NVM_EELVL_MED_gc = (0x02<<0),
1001 NVM_EELVL_HI_gc = (0x03<<0),
1005 typedef enum NVM_BLBB_enum
1007 NVM_BLBB_NOLOCK_gc = (0x03<<6),
1008 NVM_BLBB_WLOCK_gc = (0x02<<6),
1009 NVM_BLBB_RLOCK_gc = (0x01<<6),
1010 NVM_BLBB_RWLOCK_gc = (0x00<<6),
1014 typedef enum NVM_BLBA_enum
1016 NVM_BLBA_NOLOCK_gc = (0x03<<4),
1017 NVM_BLBA_WLOCK_gc = (0x02<<4),
1018 NVM_BLBA_RLOCK_gc = (0x01<<4),
1019 NVM_BLBA_RWLOCK_gc = (0x00<<4),
1023 typedef enum NVM_BLBAT_enum
1025 NVM_BLBAT_NOLOCK_gc = (0x03<<2),
1026 NVM_BLBAT_WLOCK_gc = (0x02<<2),
1027 NVM_BLBAT_RLOCK_gc = (0x01<<2),
1028 NVM_BLBAT_RWLOCK_gc = (0x00<<2),
1032 typedef enum NVM_LB_enum
1034 NVM_LB_NOLOCK_gc = (0x03<<0),
1035 NVM_LB_WLOCK_gc = (0x02<<0),
1036 NVM_LB_RWLOCK_gc = (0x00<<0),
1040 typedef enum BOOTRST_enum
1042 BOOTRST_BOOTLDR_gc = (0x00<<6),
1043 BOOTRST_APPLICATION_gc = (0x01<<6),
1047 typedef enum BOD_enum
1049 BOD_INSAMPLEDMODE_gc = (0x01<<0),
1050 BOD_CONTINOUSLY_gc = (0x02<<0),
1051 BOD_DISABLED_gc = (0x03<<0),
1055 typedef enum WD_enum
1057 WD_8CLK_gc = (0x00<<4),
1058 WD_16CLK_gc = (0x01<<4),
1059 WD_32CLK_gc = (0x02<<4),
1060 WD_64CLK_gc = (0x03<<4),
1061 WD_128CLK_gc = (0x04<<4),
1062 WD_256CLK_gc = (0x05<<4),
1063 WD_512CLK_gc = (0x06<<4),
1064 WD_1KCLK_gc = (0x07<<4),
1065 WD_2KCLK_gc = (0x08<<4),
1066 WD_4KCLK_gc = (0x09<<4),
1067 WD_8KCLK_gc = (0x0A<<4),
1071 typedef enum SUT_enum
1073 SUT_0MS_gc = (0x03<<2),
1074 SUT_4MS_gc = (0x01<<2),
1075 SUT_64MS_gc = (0x00<<2),
1079 typedef enum BODLVL_enum
1081 BODLVL_1V6_gc = (0x07<<0),
1082 BODLVL_1V9_gc = (0x06<<0),
1083 BODLVL_2V1_gc = (0x05<<0),
1084 BODLVL_2V4_gc = (0x04<<0),
1085 BODLVL_2V6_gc = (0x03<<0),
1086 BODLVL_2V9_gc = (0x02<<0),
1087 BODLVL_3V2_gc = (0x01<<0),
1100 register8_t AC0CTRL;
1101 register8_t AC1CTRL;
1102 register8_t AC0MUXCTRL;
1103 register8_t AC1MUXCTRL;
1106 register8_t WINCTRL;
1111 typedef enum AC_INTMODE_enum
1113 AC_INTMODE_BOTHEDGES_gc = (0x00<<6),
1114 AC_INTMODE_FALLING_gc = (0x02<<6),
1115 AC_INTMODE_RISING_gc = (0x03<<6),
1119 typedef enum AC_INTLVL_enum
1121 AC_INTLVL_OFF_gc = (0x00<<4),
1122 AC_INTLVL_LO_gc = (0x01<<4),
1123 AC_INTLVL_MED_gc = (0x02<<4),
1124 AC_INTLVL_HI_gc = (0x03<<4),
1128 typedef enum AC_HYSMODE_enum
1130 AC_HYSMODE_NO_gc = (0x00<<1),
1131 AC_HYSMODE_SMALL_gc = (0x01<<1),
1132 AC_HYSMODE_LARGE_gc = (0x02<<1),
1136 typedef enum AC_MUXPOS_enum
1138 AC_MUXPOS_PIN0_gc = (0x00<<3),
1139 AC_MUXPOS_PIN1_gc = (0x01<<3),
1140 AC_MUXPOS_PIN2_gc = (0x02<<3),
1141 AC_MUXPOS_PIN3_gc = (0x03<<3),
1142 AC_MUXPOS_PIN4_gc = (0x04<<3),
1143 AC_MUXPOS_PIN5_gc = (0x05<<3),
1144 AC_MUXPOS_PIN6_gc = (0x06<<3),
1145 AC_MUXPOS_DAC_gc = (0x07<<3),
1149 typedef enum AC_MUXNEG_enum
1151 AC_MUXNEG_PIN0_gc = (0x00<<0),
1152 AC_MUXNEG_PIN1_gc = (0x01<<0),
1153 AC_MUXNEG_PIN3_gc = (0x02<<0),
1154 AC_MUXNEG_PIN5_gc = (0x03<<0),
1155 AC_MUXNEG_PIN7_gc = (0x04<<0),
1156 AC_MUXNEG_DAC_gc = (0x05<<0),
1157 AC_MUXNEG_BANDGAP_gc = (0x06<<0),
1158 AC_MUXNEG_SCALER_gc = (0x07<<0),
1162 typedef enum AC_WINTMODE_enum
1164 AC_WINTMODE_ABOVE_gc = (0x00<<2),
1165 AC_WINTMODE_INSIDE_gc = (0x01<<2),
1166 AC_WINTMODE_BELOW_gc = (0x02<<2),
1167 AC_WINTMODE_OUTSIDE_gc = (0x03<<2),
1171 typedef enum AC_WINTLVL_enum
1173 AC_WINTLVL_OFF_gc = (0x00<<0),
1174 AC_WINTLVL_LO_gc = (0x01<<0),
1175 AC_WINTLVL_MED_gc = (0x02<<0),
1176 AC_WINTLVL_HI_gc = (0x03<<0),
1180 typedef enum AC_WSTATE_enum
1182 AC_WSTATE_ABOVE_gc = (0x00<<6),
1183 AC_WSTATE_INSIDE_gc = (0x01<<6),
1184 AC_WSTATE_BELOW_gc = (0x02<<6),
1198 register8_t MUXCTRL;
1199 register8_t INTCTRL;
1200 register8_t INTFLAGS;
1202 register8_t reserved_0x6;
1203 register8_t reserved_0x7;
1217 register8_t REFCTRL;
1219 register8_t PRESCALER;
1220 register8_t CALCTRL;
1221 register8_t INTFLAGS;
1222 register8_t reserved_0x07;
1223 register8_t reserved_0x08;
1224 register8_t reserved_0x09;
1225 register8_t reserved_0x0A;
1226 register8_t reserved_0x0B;
1228 register8_t reserved_0x0E;
1229 register8_t reserved_0x0F;
1230 _WORDREGISTER(CH0RES);
1231 _WORDREGISTER(CH1RES);
1232 _WORDREGISTER(CH2RES);
1233 _WORDREGISTER(CH3RES);
1235 register8_t reserved_0x1A;
1236 register8_t reserved_0x1B;
1237 register8_t reserved_0x1C;
1238 register8_t reserved_0x1D;
1239 register8_t reserved_0x1E;
1240 register8_t reserved_0x1F;
1248 typedef enum ADC_CH_MUXPOS_enum
1250 ADC_CH_MUXPOS_PIN0_gc = (0x00<<3),
1251 ADC_CH_MUXPOS_PIN1_gc = (0x01<<3),
1252 ADC_CH_MUXPOS_PIN2_gc = (0x02<<3),
1253 ADC_CH_MUXPOS_PIN3_gc = (0x03<<3),
1254 ADC_CH_MUXPOS_PIN4_gc = (0x04<<3),
1255 ADC_CH_MUXPOS_PIN5_gc = (0x05<<3),
1256 ADC_CH_MUXPOS_PIN6_gc = (0x06<<3),
1257 ADC_CH_MUXPOS_PIN7_gc = (0x07<<3),
1261 typedef enum ADC_CH_MUXINT_enum
1263 ADC_CH_MUXINT_TEMP_gc = (0x00<<3),
1264 ADC_CH_MUXINT_BANDGAP_gc = (0x01<<3),
1265 ADC_CH_MUXINT_SCALEDVCC_gc = (0x02<<3),
1266 ADC_CH_MUXINT_DAC_gc = (0x03<<3),
1270 typedef enum ADC_CH_MUXNEG_enum
1272 ADC_CH_MUXNEG_PIN0_gc = (0x00<<0),
1273 ADC_CH_MUXNEG_PIN1_gc = (0x01<<0),
1274 ADC_CH_MUXNEG_PIN2_gc = (0x02<<0),
1275 ADC_CH_MUXNEG_PIN3_gc = (0x03<<0),
1276 ADC_CH_MUXNEG_PIN4_gc = (0x04<<0),
1277 ADC_CH_MUXNEG_PIN5_gc = (0x05<<0),
1278 ADC_CH_MUXNEG_PIN6_gc = (0x06<<0),
1279 ADC_CH_MUXNEG_PIN7_gc = (0x07<<0),
1283 typedef enum ADC_CH_INPUTMODE_enum
1285 ADC_CH_INPUTMODE_INTERNAL_gc = (0x00<<0),
1286 ADC_CH_INPUTMODE_SINGLEENDED_gc = (0x01<<0),
1287 ADC_CH_INPUTMODE_DIFF_gc = (0x02<<0),
1288 ADC_CH_INPUTMODE_DIFFWGAIN_gc = (0x03<<0),
1289 } ADC_CH_INPUTMODE_t;
1292 typedef enum ADC_CH_GAIN_enum
1294 ADC_CH_GAIN_1X_gc = (0x00<<2),
1295 ADC_CH_GAIN_2X_gc = (0x01<<2),
1296 ADC_CH_GAIN_4X_gc = (0x02<<2),
1297 ADC_CH_GAIN_8X_gc = (0x03<<2),
1298 ADC_CH_GAIN_16X_gc = (0x04<<2),
1299 ADC_CH_GAIN_32X_gc = (0x05<<2),
1300 ADC_CH_GAIN_64X_gc = (0x06<<2),
1304 typedef enum ADC_RESOLUTION_enum
1306 ADC_RESOLUTION_12BIT_gc = (0x00<<1),
1307 ADC_RESOLUTION_8BIT_gc = (0x02<<1),
1308 ADC_RESOLUTION_LEFT12BIT_gc = (0x03<<1),
1312 typedef enum ADC_REFSEL_enum
1314 ADC_REFSEL_INT1V_gc = (0x00<<4),
1315 ADC_REFSEL_VCC_gc = (0x01<<4),
1316 ADC_REFSEL_AREFA_gc = (0x02<<4),
1317 ADC_REFSEL_AREFB_gc = (0x03<<4),
1321 typedef enum ADC_SWEEP_enum
1323 ADC_SWEEP_0_gc = (0x00<<6),
1324 ADC_SWEEP_01_gc = (0x01<<6),
1325 ADC_SWEEP_012_gc = (0x02<<6),
1326 ADC_SWEEP_0123_gc = (0x03<<6),
1330 typedef enum ADC_EVSEL_enum
1332 ADC_EVSEL_0123_gc = (0x00<<3),
1333 ADC_EVSEL_1234_gc = (0x01<<3),
1334 ADC_EVSEL_2345_gc = (0x02<<3),
1335 ADC_EVSEL_3456_gc = (0x03<<3),
1336 ADC_EVSEL_4567_gc = (0x04<<3),
1337 ADC_EVSEL_567_gc = (0x05<<3),
1338 ADC_EVSEL_67_gc = (0x06<<3),
1339 ADC_EVSEL_7_gc = (0x07<<3),
1343 typedef enum ADC_EVACT_enum
1345 ADC_EVACT_NONE_gc = (0x00<<0),
1346 ADC_EVACT_CH0_gc = (0x01<<0),
1347 ADC_EVACT_CH01_gc = (0x02<<0),
1348 ADC_EVACT_CH012_gc = (0x03<<0),
1349 ADC_EVACT_CH0123_gc = (0x04<<0),
1350 ADC_EVACT_SWEEP_gc = (0x05<<0),
1351 ADC_EVACT_SYNCHSWEEP_gc = (0x06<<0),
1355 typedef enum ADC_CH_INTMODE_enum
1357 ADC_CH_INTMODE_COMPLETE_gc = (0x00<<2),
1358 ADC_CH_INTMODE_BELOW_gc = (0x01<<2),
1359 ADC_CH_INTMODE_ABOVE_gc = (0x03<<2),
1363 typedef enum ADC_CH_INTLVL_enum
1365 ADC_CH_INTLVL_OFF_gc = (0x00<<0),
1366 ADC_CH_INTLVL_LO_gc = (0x01<<0),
1367 ADC_CH_INTLVL_MED_gc = (0x02<<0),
1368 ADC_CH_INTLVL_HI_gc = (0x03<<0),
1372 typedef enum ADC_DMASEL_enum
1374 ADC_DMASEL_OFF_gc = (0x00<<6),
1375 ADC_DMASEL_CH01_gc = (0x01<<6),
1376 ADC_DMASEL_CH012_gc = (0x02<<6),
1377 ADC_DMASEL_CH0123_gc = (0x03<<6),
1381 typedef enum ADC_PRESCALER_enum
1383 ADC_PRESCALER_DIV4_gc = (0x00<<0),
1384 ADC_PRESCALER_DIV8_gc = (0x01<<0),
1385 ADC_PRESCALER_DIV16_gc = (0x02<<0),
1386 ADC_PRESCALER_DIV32_gc = (0x03<<0),
1387 ADC_PRESCALER_DIV64_gc = (0x04<<0),
1388 ADC_PRESCALER_DIV128_gc = (0x05<<0),
1389 ADC_PRESCALER_DIV256_gc = (0x06<<0),
1390 ADC_PRESCALER_DIV512_gc = (0x07<<0),
1407 register8_t TIMCTRL;
1409 register8_t reserved_0x06;
1410 register8_t reserved_0x07;
1411 register8_t GAINCAL;
1412 register8_t OFFSETCAL;
1413 register8_t reserved_0x0A;
1414 register8_t reserved_0x0B;
1415 register8_t reserved_0x0C;
1416 register8_t reserved_0x0D;
1417 register8_t reserved_0x0E;
1418 register8_t reserved_0x0F;
1419 register8_t reserved_0x10;
1420 register8_t reserved_0x11;
1421 register8_t reserved_0x12;
1422 register8_t reserved_0x13;
1423 register8_t reserved_0x14;
1424 register8_t reserved_0x15;
1425 register8_t reserved_0x16;
1426 register8_t reserved_0x17;
1427 _WORDREGISTER(CH0DATA);
1428 _WORDREGISTER(CH1DATA);
1432 typedef enum DAC_CHSEL_enum
1434 DAC_CHSEL_SINGLE_gc = (0x00<<5),
1435 DAC_CHSEL_DUAL_gc = (0x02<<5),
1439 typedef enum DAC_REFSEL_enum
1441 DAC_REFSEL_INT1V_gc = (0x00<<3),
1442 DAC_REFSEL_AVCC_gc = (0x01<<3),
1443 DAC_REFSEL_AREFA_gc = (0x02<<3),
1444 DAC_REFSEL_AREFB_gc = (0x03<<3),
1448 typedef enum DAC_EVSEL_enum
1450 DAC_EVSEL_0_gc = (0x00<<0),
1451 DAC_EVSEL_1_gc = (0x01<<0),
1452 DAC_EVSEL_2_gc = (0x02<<0),
1453 DAC_EVSEL_3_gc = (0x03<<0),
1454 DAC_EVSEL_4_gc = (0x04<<0),
1455 DAC_EVSEL_5_gc = (0x05<<0),
1456 DAC_EVSEL_6_gc = (0x06<<0),
1457 DAC_EVSEL_7_gc = (0x07<<0),
1461 typedef enum DAC_CONINTVAL_enum
1463 DAC_CONINTVAL_1CLK_gc = (0x00<<4),
1464 DAC_CONINTVAL_2CLK_gc = (0x01<<4),
1465 DAC_CONINTVAL_4CLK_gc = (0x02<<4),
1466 DAC_CONINTVAL_8CLK_gc = (0x03<<4),
1467 DAC_CONINTVAL_16CLK_gc = (0x04<<4),
1468 DAC_CONINTVAL_32CLK_gc = (0x05<<4),
1469 DAC_CONINTVAL_64CLK_gc = (0x06<<4),
1470 DAC_CONINTVAL_128CLK_gc = (0x07<<4),
1474 typedef enum DAC_REFRESH_enum
1476 DAC_REFRESH_16CLK_gc = (0x00<<0),
1477 DAC_REFRESH_32CLK_gc = (0x01<<0),
1478 DAC_REFRESH_64CLK_gc = (0x02<<0),
1479 DAC_REFRESH_128CLK_gc = (0x03<<0),
1480 DAC_REFRESH_256CLK_gc = (0x04<<0),
1481 DAC_REFRESH_512CLK_gc = (0x05<<0),
1482 DAC_REFRESH_1024CLK_gc = (0x06<<0),
1483 DAC_REFRESH_2048CLK_gc = (0x07<<0),
1484 DAC_REFRESH_4086CLK_gc = (0x08<<0),
1485 DAC_REFRESH_8192CLK_gc = (0x09<<0),
1486 DAC_REFRESH_16384CLK_gc = (0x0A<<0),
1487 DAC_REFRESH_32768CLK_gc = (0x0B<<0),
1488 DAC_REFRESH_65536CLK_gc = (0x0C<<0),
1489 DAC_REFRESH_OFF_gc = (0x0F<<0),
1504 register8_t INTCTRL;
1505 register8_t INTFLAGS;
1507 register8_t reserved_0x05;
1508 register8_t reserved_0x06;
1509 register8_t reserved_0x07;
1512 _WORDREGISTER(COMP);
1516 typedef enum RTC_PRESCALER_enum
1518 RTC_PRESCALER_OFF_gc = (0x00<<0),
1519 RTC_PRESCALER_DIV1_gc = (0x01<<0),
1520 RTC_PRESCALER_DIV2_gc = (0x02<<0),
1521 RTC_PRESCALER_DIV8_gc = (0x03<<0),
1522 RTC_PRESCALER_DIV16_gc = (0x04<<0),
1523 RTC_PRESCALER_DIV64_gc = (0x05<<0),
1524 RTC_PRESCALER_DIV256_gc = (0x06<<0),
1525 RTC_PRESCALER_DIV1024_gc = (0x07<<0),
1529 typedef enum RTC_COMPINTLVL_enum
1531 RTC_COMPINTLVL_OFF_gc = (0x00<<2),
1532 RTC_COMPINTLVL_LO_gc = (0x01<<2),
1533 RTC_COMPINTLVL_MED_gc = (0x02<<2),
1534 RTC_COMPINTLVL_HI_gc = (0x03<<2),
1538 typedef enum RTC_OVFINTLVL_enum
1540 RTC_OVFINTLVL_OFF_gc = (0x00<<0),
1541 RTC_OVFINTLVL_LO_gc = (0x01<<0),
1542 RTC_OVFINTLVL_MED_gc = (0x02<<0),
1543 RTC_OVFINTLVL_HI_gc = (0x03<<0),
1558 _WORDREGISTER(BASEADDR);
1571 register8_t SDRAMCTRLA;
1572 register8_t reserved_0x02;
1573 register8_t reserved_0x03;
1574 _WORDREGISTER(REFRESH);
1575 _WORDREGISTER(INITDLY);
1576 register8_t SDRAMCTRLB;
1577 register8_t SDRAMCTRLC;
1578 register8_t reserved_0x0A;
1579 register8_t reserved_0x0B;
1580 register8_t reserved_0x0C;
1581 register8_t reserved_0x0D;
1582 register8_t reserved_0x0E;
1583 register8_t reserved_0x0F;
1591 typedef enum EBI_CS_ASPACE_enum
1593 EBI_CS_ASPACE_256B_gc = (0x00<<2),
1594 EBI_CS_ASPACE_512B_gc = (0x01<<2),
1595 EBI_CS_ASPACE_1KB_gc = (0x02<<2),
1596 EBI_CS_ASPACE_2KB_gc = (0x03<<2),
1597 EBI_CS_ASPACE_4KB_gc = (0x04<<2),
1598 EBI_CS_ASPACE_8KB_gc = (0x05<<2),
1599 EBI_CS_ASPACE_16KB_gc = (0x06<<2),
1600 EBI_CS_ASPACE_32KB_gc = (0x07<<2),
1601 EBI_CS_ASPACE_64KB_gc = (0x08<<2),
1602 EBI_CS_ASPACE_128KB_gc = (0x09<<2),
1603 EBI_CS_ASPACE_256KB_gc = (0x0A<<2),
1604 EBI_CS_ASPACE_512KB_gc = (0x0B<<2),
1605 EBI_CS_ASPACE_1MB_gc = (0x0C<<2),
1606 EBI_CS_ASPACE_2MB_gc = (0x0D<<2),
1607 EBI_CS_ASPACE_4MB_gc = (0x0E<<2),
1608 EBI_CS_ASPACE_8MB_gc = (0x0F<<2),
1609 EBI_CS_ASPACE_16M_gc = (0x10<<2),
1613 typedef enum EBI_CS_SRWS_enum
1615 EBI_CS_SRWS_0CLK_gc = (0x00<<0),
1616 EBI_CS_SRWS_1CLK_gc = (0x01<<0),
1617 EBI_CS_SRWS_2CLK_gc = (0x02<<0),
1618 EBI_CS_SRWS_3CLK_gc = (0x03<<0),
1619 EBI_CS_SRWS_4CLK_gc = (0x04<<0),
1620 EBI_CS_SRWS_5CLK_gc = (0x05<<0),
1621 EBI_CS_SRWS_6CLK_gc = (0x06<<0),
1622 EBI_CS_SRWS_7CLK_gc = (0x07<<0),
1626 typedef enum EBI_CS_MODE_enum
1628 EBI_CS_MODE_DISABLED_gc = (0x00<<0),
1629 EBI_CS_MODE_SRAM_gc = (0x01<<0),
1630 EBI_CS_MODE_LPC_gc = (0x02<<0),
1631 EBI_CS_MODE_SDRAM_gc = (0x03<<0),
1635 typedef enum EBI_CS_SDMODE_enum
1637 EBI_CS_SDMODE_NORMAL_gc = (0x00<<0),
1638 EBI_CS_SDMODE_LOAD_gc = (0x01<<0),
1642 typedef enum EBI_SDDATAW_enum
1644 EBI_SDDATAW_4BIT_gc = (0x00<<6),
1645 EBI_SDDATAW_8BIT_gc = (0x01<<6),
1649 typedef enum EBI_LPCMODE_enum
1651 EBI_LPCMODE_ALE1_gc = (0x00<<4),
1652 EBI_LPCMODE_ALE12_gc = (0x02<<4),
1656 typedef enum EBI_SRMODE_enum
1658 EBI_SRMODE_ALE1_gc = (0x00<<2),
1659 EBI_SRMODE_ALE2_gc = (0x01<<2),
1660 EBI_SRMODE_ALE12_gc = (0x02<<2),
1661 EBI_SRMODE_NOALE_gc = (0x03<<2),
1665 typedef enum EBI_IFMODE_enum
1667 EBI_IFMODE_DISABLED_gc = (0x00<<0),
1668 EBI_IFMODE_3PORT_gc = (0x01<<0),
1669 EBI_IFMODE_4PORT_gc = (0x02<<0),
1670 EBI_IFMODE_2PORT_gc = (0x03<<0),
1674 typedef enum EBI_SDCOL_enum
1676 EBI_SDCOL_8BIT_gc = (0x00<<0),
1677 EBI_SDCOL_9BIT_gc = (0x01<<0),
1678 EBI_SDCOL_10BIT_gc = (0x02<<0),
1679 EBI_SDCOL_11BIT_gc = (0x03<<0),
1683 typedef enum EBI_MRDLY_enum
1685 EBI_MRDLY_0CLK_gc = (0x00<<6),
1686 EBI_MRDLY_1CLK_gc = (0x01<<6),
1687 EBI_MRDLY_2CLK_gc = (0x02<<6),
1688 EBI_MRDLY_3CLK_gc = (0x03<<6),
1692 typedef enum EBI_ROWCYCDLY_enum
1694 EBI_ROWCYCDLY_0CLK_gc = (0x00<<3),
1695 EBI_ROWCYCDLY_1CLK_gc = (0x01<<3),
1696 EBI_ROWCYCDLY_2CLK_gc = (0x02<<3),
1697 EBI_ROWCYCDLY_3CLK_gc = (0x03<<3),
1698 EBI_ROWCYCDLY_4CLK_gc = (0x04<<3),
1699 EBI_ROWCYCDLY_5CLK_gc = (0x05<<3),
1700 EBI_ROWCYCDLY_6CLK_gc = (0x06<<3),
1701 EBI_ROWCYCDLY_7CLK_gc = (0x07<<3),
1705 typedef enum EBI_RPDLY_enum
1707 EBI_RPDLY_0CLK_gc = (0x00<<0),
1708 EBI_RPDLY_1CLK_gc = (0x01<<0),
1709 EBI_RPDLY_2CLK_gc = (0x02<<0),
1710 EBI_RPDLY_3CLK_gc = (0x03<<0),
1711 EBI_RPDLY_4CLK_gc = (0x04<<0),
1712 EBI_RPDLY_5CLK_gc = (0x05<<0),
1713 EBI_RPDLY_6CLK_gc = (0x06<<0),
1714 EBI_RPDLY_7CLK_gc = (0x07<<0),
1718 typedef enum EBI_WRDLY_enum
1720 EBI_WRDLY_0CLK_gc = (0x00<<6),
1721 EBI_WRDLY_1CLK_gc = (0x01<<6),
1722 EBI_WRDLY_2CLK_gc = (0x02<<6),
1723 EBI_WRDLY_3CLK_gc = (0x03<<6),
1727 typedef enum EBI_ESRDLY_enum
1729 EBI_ESRDLY_0CLK_gc = (0x00<<3),
1730 EBI_ESRDLY_1CLK_gc = (0x01<<3),
1731 EBI_ESRDLY_2CLK_gc = (0x02<<3),
1732 EBI_ESRDLY_3CLK_gc = (0x03<<3),
1733 EBI_ESRDLY_4CLK_gc = (0x04<<3),
1734 EBI_ESRDLY_5CLK_gc = (0x05<<3),
1735 EBI_ESRDLY_6CLK_gc = (0x06<<3),
1736 EBI_ESRDLY_7CLK_gc = (0x07<<3),
1740 typedef enum EBI_ROWCOLDLY_enum
1742 EBI_ROWCOLDLY_0CLK_gc = (0x00<<0),
1743 EBI_ROWCOLDLY_1CLK_gc = (0x01<<0),
1744 EBI_ROWCOLDLY_2CLK_gc = (0x02<<0),
1745 EBI_ROWCOLDLY_3CLK_gc = (0x03<<0),
1746 EBI_ROWCOLDLY_4CLK_gc = (0x04<<0),
1747 EBI_ROWCOLDLY_5CLK_gc = (0x05<<0),
1748 EBI_ROWCOLDLY_6CLK_gc = (0x06<<0),
1749 EBI_ROWCOLDLY_7CLK_gc = (0x07<<0),
1785 register8_t ADDRMASK;
1803 typedef enum TWI_MASTER_INTLVL_enum
1805 TWI_MASTER_INTLVL_OFF_gc = (0x00<<6),
1806 TWI_MASTER_INTLVL_LO_gc = (0x01<<6),
1807 TWI_MASTER_INTLVL_MED_gc = (0x02<<6),
1808 TWI_MASTER_INTLVL_HI_gc = (0x03<<6),
1809 } TWI_MASTER_INTLVL_t;
1812 typedef enum TWI_MASTER_TIMEOUT_enum
1814 TWI_MASTER_TIMEOUT_DISABLED_gc = (0x00<<2),
1815 TWI_MASTER_TIMEOUT_50US_gc = (0x01<<2),
1816 TWI_MASTER_TIMEOUT_100US_gc = (0x02<<2),
1817 TWI_MASTER_TIMEOUT_200US_gc = (0x03<<2),
1818 } TWI_MASTER_TIMEOUT_t;
1821 typedef enum TWI_MASTER_CMD_enum
1823 TWI_MASTER_CMD_NOACT_gc = (0x00<<0),
1824 TWI_MASTER_CMD_REPSTART_gc = (0x01<<0),
1825 TWI_MASTER_CMD_RECVTRANS_gc = (0x02<<0),
1826 TWI_MASTER_CMD_STOP_gc = (0x03<<0),
1830 typedef enum TWI_MASTER_BUSSTATE_enum
1832 TWI_MASTER_BUSSTATE_UNKNOWN_gc = (0x00<<0),
1833 TWI_MASTER_BUSSTATE_IDLE_gc = (0x01<<0),
1834 TWI_MASTER_BUSSTATE_OWNER_gc = (0x02<<0),
1835 TWI_MASTER_BUSSTATE_BUSY_gc = (0x03<<0),
1836 } TWI_MASTER_BUSSTATE_t;
1839 typedef enum TWI_SLAVE_INTLVL_enum
1841 TWI_SLAVE_INTLVL_OFF_gc = (0x00<<6),
1842 TWI_SLAVE_INTLVL_LO_gc = (0x01<<6),
1843 TWI_SLAVE_INTLVL_MED_gc = (0x02<<6),
1844 TWI_SLAVE_INTLVL_HI_gc = (0x03<<6),
1845 } TWI_SLAVE_INTLVL_t;
1848 typedef enum TWI_SLAVE_CMD_enum
1850 TWI_SLAVE_CMD_NOACT_gc = (0x00<<0),
1851 TWI_SLAVE_CMD_COMPTRANS_gc = (0x02<<0),
1852 TWI_SLAVE_CMD_RESPONSE_gc = (0x03<<0),
1865 register8_t MPCMASK;
1866 register8_t reserved_0x01;
1867 register8_t VPCTRLA;
1868 register8_t VPCTRLB;
1869 register8_t CLKEVOUT;
1884 register8_t INTFLAGS;
1905 register8_t INTCTRL;
1906 register8_t INT0MASK;
1907 register8_t INT1MASK;
1908 register8_t INTFLAGS;
1909 register8_t reserved_0x0D;
1910 register8_t reserved_0x0E;
1911 register8_t reserved_0x0F;
1912 register8_t PIN0CTRL;
1913 register8_t PIN1CTRL;
1914 register8_t PIN2CTRL;
1915 register8_t PIN3CTRL;
1916 register8_t PIN4CTRL;
1917 register8_t PIN5CTRL;
1918 register8_t PIN6CTRL;
1919 register8_t PIN7CTRL;
1923 typedef enum PORTCFG_VP0MAP_enum
1925 PORTCFG_VP0MAP_PORTA_gc = (0x00<<0),
1926 PORTCFG_VP0MAP_PORTB_gc = (0x01<<0),
1927 PORTCFG_VP0MAP_PORTC_gc = (0x02<<0),
1928 PORTCFG_VP0MAP_PORTD_gc = (0x03<<0),
1929 PORTCFG_VP0MAP_PORTE_gc = (0x04<<0),
1930 PORTCFG_VP0MAP_PORTF_gc = (0x05<<0),
1931 PORTCFG_VP0MAP_PORTG_gc = (0x06<<0),
1932 PORTCFG_VP0MAP_PORTH_gc = (0x07<<0),
1933 PORTCFG_VP0MAP_PORTJ_gc = (0x08<<0),
1934 PORTCFG_VP0MAP_PORTK_gc = (0x09<<0),
1935 PORTCFG_VP0MAP_PORTL_gc = (0x0A<<0),
1936 PORTCFG_VP0MAP_PORTM_gc = (0x0B<<0),
1937 PORTCFG_VP0MAP_PORTN_gc = (0x0C<<0),
1938 PORTCFG_VP0MAP_PORTP_gc = (0x0D<<0),
1939 PORTCFG_VP0MAP_PORTQ_gc = (0x0E<<0),
1940 PORTCFG_VP0MAP_PORTR_gc = (0x0F<<0),
1944 typedef enum PORTCFG_VP1MAP_enum
1946 PORTCFG_VP1MAP_PORTA_gc = (0x00<<4),
1947 PORTCFG_VP1MAP_PORTB_gc = (0x01<<4),
1948 PORTCFG_VP1MAP_PORTC_gc = (0x02<<4),
1949 PORTCFG_VP1MAP_PORTD_gc = (0x03<<4),
1950 PORTCFG_VP1MAP_PORTE_gc = (0x04<<4),
1951 PORTCFG_VP1MAP_PORTF_gc = (0x05<<4),
1952 PORTCFG_VP1MAP_PORTG_gc = (0x06<<4),
1953 PORTCFG_VP1MAP_PORTH_gc = (0x07<<4),
1954 PORTCFG_VP1MAP_PORTJ_gc = (0x08<<4),
1955 PORTCFG_VP1MAP_PORTK_gc = (0x09<<4),
1956 PORTCFG_VP1MAP_PORTL_gc = (0x0A<<4),
1957 PORTCFG_VP1MAP_PORTM_gc = (0x0B<<4),
1958 PORTCFG_VP1MAP_PORTN_gc = (0x0C<<4),
1959 PORTCFG_VP1MAP_PORTP_gc = (0x0D<<4),
1960 PORTCFG_VP1MAP_PORTQ_gc = (0x0E<<4),
1961 PORTCFG_VP1MAP_PORTR_gc = (0x0F<<4),
1965 typedef enum PORTCFG_VP2MAP_enum
1967 PORTCFG_VP2MAP_PORTA_gc = (0x00<<0),
1968 PORTCFG_VP2MAP_PORTB_gc = (0x01<<0),
1969 PORTCFG_VP2MAP_PORTC_gc = (0x02<<0),
1970 PORTCFG_VP2MAP_PORTD_gc = (0x03<<0),
1971 PORTCFG_VP2MAP_PORTE_gc = (0x04<<0),
1972 PORTCFG_VP2MAP_PORTF_gc = (0x05<<0),
1973 PORTCFG_VP2MAP_PORTG_gc = (0x06<<0),
1974 PORTCFG_VP2MAP_PORTH_gc = (0x07<<0),
1975 PORTCFG_VP2MAP_PORTJ_gc = (0x08<<0),
1976 PORTCFG_VP2MAP_PORTK_gc = (0x09<<0),
1977 PORTCFG_VP2MAP_PORTL_gc = (0x0A<<0),
1978 PORTCFG_VP2MAP_PORTM_gc = (0x0B<<0),
1979 PORTCFG_VP2MAP_PORTN_gc = (0x0C<<0),
1980 PORTCFG_VP2MAP_PORTP_gc = (0x0D<<0),
1981 PORTCFG_VP2MAP_PORTQ_gc = (0x0E<<0),
1982 PORTCFG_VP2MAP_PORTR_gc = (0x0F<<0),
1986 typedef enum PORTCFG_VP3MAP_enum
1988 PORTCFG_VP3MAP_PORTA_gc = (0x00<<4),
1989 PORTCFG_VP3MAP_PORTB_gc = (0x01<<4),
1990 PORTCFG_VP3MAP_PORTC_gc = (0x02<<4),
1991 PORTCFG_VP3MAP_PORTD_gc = (0x03<<4),
1992 PORTCFG_VP3MAP_PORTE_gc = (0x04<<4),
1993 PORTCFG_VP3MAP_PORTF_gc = (0x05<<4),
1994 PORTCFG_VP3MAP_PORTG_gc = (0x06<<4),
1995 PORTCFG_VP3MAP_PORTH_gc = (0x07<<4),
1996 PORTCFG_VP3MAP_PORTJ_gc = (0x08<<4),
1997 PORTCFG_VP3MAP_PORTK_gc = (0x09<<4),
1998 PORTCFG_VP3MAP_PORTL_gc = (0x0A<<4),
1999 PORTCFG_VP3MAP_PORTM_gc = (0x0B<<4),
2000 PORTCFG_VP3MAP_PORTN_gc = (0x0C<<4),
2001 PORTCFG_VP3MAP_PORTP_gc = (0x0D<<4),
2002 PORTCFG_VP3MAP_PORTQ_gc = (0x0E<<4),
2003 PORTCFG_VP3MAP_PORTR_gc = (0x0F<<4),
2007 typedef enum PORTCFG_CLKOUT_enum
2009 PORTCFG_CLKOUT_OFF_gc = (0x00<<0),
2010 PORTCFG_CLKOUT_PC7_gc = (0x01<<0),
2011 PORTCFG_CLKOUT_PD7_gc = (0x02<<0),
2012 PORTCFG_CLKOUT_PE7_gc = (0x03<<0),
2016 typedef enum PORTCFG_EVOUT_enum
2018 PORTCFG_EVOUT_OFF_gc = (0x00<<4),
2019 PORTCFG_EVOUT_PC7_gc = (0x01<<4),
2020 PORTCFG_EVOUT_PD7_gc = (0x02<<4),
2021 PORTCFG_EVOUT_PE7_gc = (0x03<<4),
2025 typedef enum PORT_INT0LVL_enum
2027 PORT_INT0LVL_OFF_gc = (0x00<<0),
2028 PORT_INT0LVL_LO_gc = (0x01<<0),
2029 PORT_INT0LVL_MED_gc = (0x02<<0),
2030 PORT_INT0LVL_HI_gc = (0x03<<0),
2034 typedef enum PORT_INT1LVL_enum
2036 PORT_INT1LVL_OFF_gc = (0x00<<2),
2037 PORT_INT1LVL_LO_gc = (0x01<<2),
2038 PORT_INT1LVL_MED_gc = (0x02<<2),
2039 PORT_INT1LVL_HI_gc = (0x03<<2),
2043 typedef enum PORT_OPC_enum
2045 PORT_OPC_TOTEM_gc = (0x00<<3),
2046 PORT_OPC_BUSKEEPER_gc = (0x01<<3),
2047 PORT_OPC_PULLDOWN_gc = (0x02<<3),
2048 PORT_OPC_PULLUP_gc = (0x03<<3),
2049 PORT_OPC_WIREDOR_gc = (0x04<<3),
2050 PORT_OPC_WIREDAND_gc = (0x05<<3),
2051 PORT_OPC_WIREDORPULL_gc = (0x06<<3),
2052 PORT_OPC_WIREDANDPULL_gc = (0x07<<3),
2056 typedef enum PORT_ISC_enum
2058 PORT_ISC_BOTHEDGES_gc = (0x00<<0),
2059 PORT_ISC_RISING_gc = (0x01<<0),
2060 PORT_ISC_FALLING_gc = (0x02<<0),
2061 PORT_ISC_LEVEL_gc = (0x03<<0),
2062 PORT_ISC_INPUT_DISABLE_gc = (0x07<<0),
2080 register8_t reserved_0x05;
2081 register8_t INTCTRLA;
2082 register8_t INTCTRLB;
2083 register8_t CTRLFCLR;
2084 register8_t CTRLFSET;
2085 register8_t CTRLGCLR;
2086 register8_t CTRLGSET;
2087 register8_t INTFLAGS;
2088 register8_t reserved_0x0D;
2089 register8_t reserved_0x0E;
2091 register8_t reserved_0x10;
2092 register8_t reserved_0x11;
2093 register8_t reserved_0x12;
2094 register8_t reserved_0x13;
2095 register8_t reserved_0x14;
2096 register8_t reserved_0x15;
2097 register8_t reserved_0x16;
2098 register8_t reserved_0x17;
2099 register8_t reserved_0x18;
2100 register8_t reserved_0x19;
2101 register8_t reserved_0x1A;
2102 register8_t reserved_0x1B;
2103 register8_t reserved_0x1C;
2104 register8_t reserved_0x1D;
2105 register8_t reserved_0x1E;
2106 register8_t reserved_0x1F;
2108 register8_t reserved_0x22;
2109 register8_t reserved_0x23;
2110 register8_t reserved_0x24;
2111 register8_t reserved_0x25;
2117 register8_t reserved_0x30;
2118 register8_t reserved_0x31;
2119 register8_t reserved_0x32;
2120 register8_t reserved_0x33;
2121 register8_t reserved_0x34;
2122 register8_t reserved_0x35;
2123 _WORDREGISTER(PERBUF);
2124 _WORDREGISTER(CCABUF);
2125 _WORDREGISTER(CCBBUF);
2126 _WORDREGISTER(CCCBUF);
2127 _WORDREGISTER(CCDBUF);
2144 register8_t reserved_0x05;
2145 register8_t INTCTRLA;
2146 register8_t INTCTRLB;
2147 register8_t CTRLFCLR;
2148 register8_t CTRLFSET;
2149 register8_t CTRLGCLR;
2150 register8_t CTRLGSET;
2151 register8_t INTFLAGS;
2152 register8_t reserved_0x0D;
2153 register8_t reserved_0x0E;
2155 register8_t reserved_0x10;
2156 register8_t reserved_0x11;
2157 register8_t reserved_0x12;
2158 register8_t reserved_0x13;
2159 register8_t reserved_0x14;
2160 register8_t reserved_0x15;
2161 register8_t reserved_0x16;
2162 register8_t reserved_0x17;
2163 register8_t reserved_0x18;
2164 register8_t reserved_0x19;
2165 register8_t reserved_0x1A;
2166 register8_t reserved_0x1B;
2167 register8_t reserved_0x1C;
2168 register8_t reserved_0x1D;
2169 register8_t reserved_0x1E;
2170 register8_t reserved_0x1F;
2172 register8_t reserved_0x22;
2173 register8_t reserved_0x23;
2174 register8_t reserved_0x24;
2175 register8_t reserved_0x25;
2179 register8_t reserved_0x2C;
2180 register8_t reserved_0x2D;
2181 register8_t reserved_0x2E;
2182 register8_t reserved_0x2F;
2183 register8_t reserved_0x30;
2184 register8_t reserved_0x31;
2185 register8_t reserved_0x32;
2186 register8_t reserved_0x33;
2187 register8_t reserved_0x34;
2188 register8_t reserved_0x35;
2189 _WORDREGISTER(PERBUF);
2190 _WORDREGISTER(CCABUF);
2191 _WORDREGISTER(CCBBUF);
2204 register8_t reserved_0x01;
2205 register8_t FDEVMASK;
2208 register8_t reserved_0x05;
2210 register8_t DTBOTHBUF;
2213 register8_t DTLSBUF;
2214 register8_t DTHSBUF;
2215 register8_t OUTOVEN;
2231 typedef enum TC_CLKSEL_enum
2233 TC_CLKSEL_OFF_gc = (0x00<<0),
2234 TC_CLKSEL_DIV1_gc = (0x01<<0),
2235 TC_CLKSEL_DIV2_gc = (0x02<<0),
2236 TC_CLKSEL_DIV4_gc = (0x03<<0),
2237 TC_CLKSEL_DIV8_gc = (0x04<<0),
2238 TC_CLKSEL_DIV64_gc = (0x05<<0),
2239 TC_CLKSEL_DIV256_gc = (0x06<<0),
2240 TC_CLKSEL_DIV1024_gc = (0x07<<0),
2241 TC_CLKSEL_EVCH0_gc = (0x08<<0),
2242 TC_CLKSEL_EVCH1_gc = (0x09<<0),
2243 TC_CLKSEL_EVCH2_gc = (0x0A<<0),
2244 TC_CLKSEL_EVCH3_gc = (0x0B<<0),
2245 TC_CLKSEL_EVCH4_gc = (0x0C<<0),
2246 TC_CLKSEL_EVCH5_gc = (0x0D<<0),
2247 TC_CLKSEL_EVCH6_gc = (0x0E<<0),
2248 TC_CLKSEL_EVCH7_gc = (0x0F<<0),
2252 typedef enum TC_WGMODE_enum
2254 TC_WGMODE_NORMAL_gc = (0x00<<0),
2255 TC_WGMODE_FRQ_gc = (0x01<<0),
2256 TC_WGMODE_SS_gc = (0x03<<0),
2257 TC_WGMODE_DS_T_gc = (0x05<<0),
2258 TC_WGMODE_DS_TB_gc = (0x06<<0),
2259 TC_WGMODE_DS_B_gc = (0x07<<0),
2263 typedef enum TC_EVACT_enum
2265 TC_EVACT_OFF_gc = (0x00<<5),
2266 TC_EVACT_CAPT_gc = (0x01<<5),
2267 TC_EVACT_UPDOWN_gc = (0x02<<5),
2268 TC_EVACT_QDEC_gc = (0x03<<5),
2269 TC_EVACT_RESTART_gc = (0x04<<5),
2270 TC_EVACT_FRW_gc = (0x05<<5),
2271 TC_EVACT_PW_gc = (0x06<<5),
2275 typedef enum TC_EVSEL_enum
2277 TC_EVSEL_OFF_gc = (0x00<<0),
2278 TC_EVSEL_CH0_gc = (0x08<<0),
2279 TC_EVSEL_CH1_gc = (0x09<<0),
2280 TC_EVSEL_CH2_gc = (0x0A<<0),
2281 TC_EVSEL_CH3_gc = (0x0B<<0),
2282 TC_EVSEL_CH4_gc = (0x0C<<0),
2283 TC_EVSEL_CH5_gc = (0x0D<<0),
2284 TC_EVSEL_CH6_gc = (0x0E<<0),
2285 TC_EVSEL_CH7_gc = (0x0F<<0),
2289 typedef enum TC_ERRINTLVL_enum
2291 TC_ERRINTLVL_OFF_gc = (0x00<<2),
2292 TC_ERRINTLVL_LO_gc = (0x01<<2),
2293 TC_ERRINTLVL_MED_gc = (0x02<<2),
2294 TC_ERRINTLVL_HI_gc = (0x03<<2),
2298 typedef enum TC_OVFINTLVL_enum
2300 TC_OVFINTLVL_OFF_gc = (0x00<<0),
2301 TC_OVFINTLVL_LO_gc = (0x01<<0),
2302 TC_OVFINTLVL_MED_gc = (0x02<<0),
2303 TC_OVFINTLVL_HI_gc = (0x03<<0),
2307 typedef enum TC_CCDINTLVL_enum
2309 TC_CCDINTLVL_OFF_gc = (0x00<<6),
2310 TC_CCDINTLVL_LO_gc = (0x01<<6),
2311 TC_CCDINTLVL_MED_gc = (0x02<<6),
2312 TC_CCDINTLVL_HI_gc = (0x03<<6),
2316 typedef enum TC_CCCINTLVL_enum
2318 TC_CCCINTLVL_OFF_gc = (0x00<<4),
2319 TC_CCCINTLVL_LO_gc = (0x01<<4),
2320 TC_CCCINTLVL_MED_gc = (0x02<<4),
2321 TC_CCCINTLVL_HI_gc = (0x03<<4),
2325 typedef enum TC_CCBINTLVL_enum
2327 TC_CCBINTLVL_OFF_gc = (0x00<<2),
2328 TC_CCBINTLVL_LO_gc = (0x01<<2),
2329 TC_CCBINTLVL_MED_gc = (0x02<<2),
2330 TC_CCBINTLVL_HI_gc = (0x03<<2),
2334 typedef enum TC_CCAINTLVL_enum
2336 TC_CCAINTLVL_OFF_gc = (0x00<<0),
2337 TC_CCAINTLVL_LO_gc = (0x01<<0),
2338 TC_CCAINTLVL_MED_gc = (0x02<<0),
2339 TC_CCAINTLVL_HI_gc = (0x03<<0),
2343 typedef enum TC_CMD_enum
2345 TC_CMD_NONE_gc = (0x00<<2),
2346 TC_CMD_UPDATE_gc = (0x01<<2),
2347 TC_CMD_RESTART_gc = (0x02<<2),
2348 TC_CMD_RESET_gc = (0x03<<2),
2352 typedef enum AWEX_FDACT_enum
2354 AWEX_FDACT_NONE_gc = (0x00<<0),
2355 AWEX_FDACT_CLEAROE_gc = (0x01<<0),
2356 AWEX_FDACT_CLEARDIR_gc = (0x03<<0),
2360 typedef enum HIRES_HREN_enum
2362 HIRES_HREN_NONE_gc = (0x00<<0),
2363 HIRES_HREN_TC0_gc = (0x01<<0),
2364 HIRES_HREN_TC1_gc = (0x02<<0),
2365 HIRES_HREN_BOTH_gc = (0x03<<0),
2380 register8_t reserved_0x02;
2384 register8_t BAUDCTRLA;
2385 register8_t BAUDCTRLB;
2389 typedef enum USART_RXCINTLVL_enum
2391 USART_RXCINTLVL_OFF_gc = (0x00<<4),
2392 USART_RXCINTLVL_LO_gc = (0x01<<4),
2393 USART_RXCINTLVL_MED_gc = (0x02<<4),
2394 USART_RXCINTLVL_HI_gc = (0x03<<4),
2395 } USART_RXCINTLVL_t;
2398 typedef enum USART_TXCINTLVL_enum
2400 USART_TXCINTLVL_OFF_gc = (0x00<<2),
2401 USART_TXCINTLVL_LO_gc = (0x01<<2),
2402 USART_TXCINTLVL_MED_gc = (0x02<<2),
2403 USART_TXCINTLVL_HI_gc = (0x03<<2),
2404 } USART_TXCINTLVL_t;
2407 typedef enum USART_DREINTLVL_enum
2409 USART_DREINTLVL_OFF_gc = (0x00<<0),
2410 USART_DREINTLVL_LO_gc = (0x01<<0),
2411 USART_DREINTLVL_MED_gc = (0x02<<0),
2412 USART_DREINTLVL_HI_gc = (0x03<<0),
2413 } USART_DREINTLVL_t;
2416 typedef enum USART_CHSIZE_enum
2418 USART_CHSIZE_5BIT_gc = (0x00<<0),
2419 USART_CHSIZE_6BIT_gc = (0x01<<0),
2420 USART_CHSIZE_7BIT_gc = (0x02<<0),
2421 USART_CHSIZE_8BIT_gc = (0x03<<0),
2422 USART_CHSIZE_9BIT_gc = (0x07<<0),
2426 typedef enum USART_CMODE_enum
2428 USART_CMODE_ASYNCHRONOUS_gc = (0x00<<6),
2429 USART_CMODE_SYNCHRONOUS_gc = (0x01<<6),
2430 USART_CMODE_IRDA_gc = (0x02<<6),
2431 USART_CMODE_MSPI_gc = (0x03<<6),
2435 typedef enum USART_PMODE_enum
2437 USART_PMODE_DISABLED_gc = (0x00<<4),
2438 USART_PMODE_EVEN_gc = (0x02<<4),
2439 USART_PMODE_ODD_gc = (0x03<<4),
2453 register8_t INTCTRL;
2459 typedef enum SPI_MODE_enum
2461 SPI_MODE_0_gc = (0x00<<2),
2462 SPI_MODE_1_gc = (0x01<<2),
2463 SPI_MODE_2_gc = (0x02<<2),
2464 SPI_MODE_3_gc = (0x03<<2),
2468 typedef enum SPI_PRESCALER_enum
2470 SPI_PRESCALER_DIV4_gc = (0x00<<0),
2471 SPI_PRESCALER_DIV16_gc = (0x01<<0),
2472 SPI_PRESCALER_DIV64_gc = (0x02<<0),
2473 SPI_PRESCALER_DIV128_gc = (0x03<<0),
2477 typedef enum SPI_INTLVL_enum
2479 SPI_INTLVL_OFF_gc = (0x00<<0),
2480 SPI_INTLVL_LO_gc = (0x01<<0),
2481 SPI_INTLVL_MED_gc = (0x02<<0),
2482 SPI_INTLVL_HI_gc = (0x03<<0),
2496 register8_t TXPLCTRL;
2497 register8_t RXPLCTRL;
2501 typedef enum IRDA_EVSEL_enum
2503 IRDA_EVSEL_OFF_gc = (0x00<<0),
2504 IRDA_EVSEL_0_gc = (0x08<<0),
2505 IRDA_EVSEL_1_gc = (0x09<<0),
2506 IRDA_EVSEL_2_gc = (0x0A<<0),
2507 IRDA_EVSEL_3_gc = (0x0B<<0),
2508 IRDA_EVSEL_4_gc = (0x0C<<0),
2509 IRDA_EVSEL_5_gc = (0x0D<<0),
2510 IRDA_EVSEL_6_gc = (0x0E<<0),
2511 IRDA_EVSEL_7_gc = (0x0F<<0),
2528 register8_t INTCTRL;
2532 typedef enum AES_INTLVL_enum
2534 AES_INTLVL_OFF_gc = (0x00<<0),
2535 AES_INTLVL_LO_gc = (0x01<<0),
2536 AES_INTLVL_MED_gc = (0x02<<0),
2537 AES_INTLVL_HI_gc = (0x03<<0),
2548 #define GPIO (*(GPIO_t *) 0x0000) 2549 #define VPORT0 (*(VPORT_t *) 0x0010) 2550 #define VPORT1 (*(VPORT_t *) 0x0014) 2551 #define VPORT2 (*(VPORT_t *) 0x0018) 2552 #define VPORT3 (*(VPORT_t *) 0x001C) 2553 #define OCD (*(OCD_t *) 0x002E) 2554 #define CPU (*(CPU_t *) 0x0030) 2555 #define CLK (*(CLK_t *) 0x0040) 2556 #define SLEEP (*(SLEEP_t *) 0x0048) 2557 #define OSC (*(OSC_t *) 0x0050) 2558 #define DFLLRC32M (*(DFLL_t *) 0x0060) 2559 #define DFLLRC2M (*(DFLL_t *) 0x0068) 2560 #define PR (*(PR_t *) 0x0070) 2561 #define RST (*(RST_t *) 0x0078) 2562 #define WDT (*(WDT_t *) 0x0080) 2563 #define MCU (*(MCU_t *) 0x0090) 2564 #define PMIC (*(PMIC_t *) 0x00A0) 2565 #define PORTCFG (*(PORTCFG_t *) 0x00B0) 2566 #define AES (*(AES_t *) 0x00C0) 2567 #define DMA (*(DMA_t *) 0x0100) 2568 #define EVSYS (*(EVSYS_t *) 0x0180) 2569 #define NVM (*(NVM_t *) 0x01C0) 2570 #define ADCA (*(ADC_t *) 0x0200) 2571 #define ADCB (*(ADC_t *) 0x0240) 2572 #define DACB (*(DAC_t *) 0x0320) 2573 #define ACA (*(AC_t *) 0x0380) 2574 #define ACB (*(AC_t *) 0x0390) 2575 #define RTC (*(RTC_t *) 0x0400) 2576 #define TWIC (*(TWI_t *) 0x0480) 2577 #define TWIE (*(TWI_t *) 0x04A0) 2578 #define PORTA (*(PORT_t *) 0x0600) 2579 #define PORTB (*(PORT_t *) 0x0620) 2580 #define PORTC (*(PORT_t *) 0x0640) 2581 #define PORTD (*(PORT_t *) 0x0660) 2582 #define PORTE (*(PORT_t *) 0x0680) 2583 #define PORTF (*(PORT_t *) 0x06A0) 2584 #define PORTR (*(PORT_t *) 0x07E0) 2585 #define TCC0 (*(TC0_t *) 0x0800) 2586 #define TCC1 (*(TC1_t *) 0x0840) 2587 #define AWEXC (*(AWEX_t *) 0x0880) 2588 #define HIRESC (*(HIRES_t *) 0x0890) 2589 #define USARTC0 (*(USART_t *) 0x08A0) 2590 #define USARTC1 (*(USART_t *) 0x08B0) 2591 #define SPIC (*(SPI_t *) 0x08C0) 2592 #define IRCOM (*(IRCOM_t *) 0x08F8) 2593 #define TCD0 (*(TC0_t *) 0x0900) 2594 #define TCD1 (*(TC1_t *) 0x0940) 2595 #define HIRESD (*(HIRES_t *) 0x0990) 2596 #define USARTD0 (*(USART_t *) 0x09A0) 2597 #define USARTD1 (*(USART_t *) 0x09B0) 2598 #define SPID (*(SPI_t *) 0x09C0) 2599 #define TCE0 (*(TC0_t *) 0x0A00) 2600 #define TCE1 (*(TC1_t *) 0x0A40) 2601 #define AWEXE (*(AWEX_t *) 0x0A80) 2602 #define HIRESE (*(HIRES_t *) 0x0A90) 2603 #define USARTE0 (*(USART_t *) 0x0AA0) 2604 #define USARTE1 (*(USART_t *) 0x0AB0) 2605 #define SPIE (*(SPI_t *) 0x0AC0) 2606 #define TCF0 (*(TC0_t *) 0x0B00) 2607 #define HIRESF (*(HIRES_t *) 0x0B90) 2608 #define USARTF0 (*(USART_t *) 0x0BA0) 2609 #define USARTF1 (*(USART_t *) 0x0BB0) 2610 #define SPIF (*(SPI_t *) 0x0BC0) 2619 #define GPIO_GPIO0 _SFR_MEM8(0x0000) 2620 #define GPIO_GPIO1 _SFR_MEM8(0x0001) 2621 #define GPIO_GPIO2 _SFR_MEM8(0x0002) 2622 #define GPIO_GPIO3 _SFR_MEM8(0x0003) 2623 #define GPIO_GPIO4 _SFR_MEM8(0x0004) 2624 #define GPIO_GPIO5 _SFR_MEM8(0x0005) 2625 #define GPIO_GPIO6 _SFR_MEM8(0x0006) 2626 #define GPIO_GPIO7 _SFR_MEM8(0x0007) 2627 #define GPIO_GPIO8 _SFR_MEM8(0x0008) 2628 #define GPIO_GPIO9 _SFR_MEM8(0x0009) 2629 #define GPIO_GPIOA _SFR_MEM8(0x000A) 2630 #define GPIO_GPIOB _SFR_MEM8(0x000B) 2631 #define GPIO_GPIOC _SFR_MEM8(0x000C) 2632 #define GPIO_GPIOD _SFR_MEM8(0x000D) 2633 #define GPIO_GPIOE _SFR_MEM8(0x000E) 2634 #define GPIO_GPIOF _SFR_MEM8(0x000F) 2637 #define VPORT0_DIR _SFR_MEM8(0x0010) 2638 #define VPORT0_OUT _SFR_MEM8(0x0011) 2639 #define VPORT0_IN _SFR_MEM8(0x0012) 2640 #define VPORT0_INTFLAGS _SFR_MEM8(0x0013) 2643 #define VPORT1_DIR _SFR_MEM8(0x0014) 2644 #define VPORT1_OUT _SFR_MEM8(0x0015) 2645 #define VPORT1_IN _SFR_MEM8(0x0016) 2646 #define VPORT1_INTFLAGS _SFR_MEM8(0x0017) 2649 #define VPORT2_DIR _SFR_MEM8(0x0018) 2650 #define VPORT2_OUT _SFR_MEM8(0x0019) 2651 #define VPORT2_IN _SFR_MEM8(0x001A) 2652 #define VPORT2_INTFLAGS _SFR_MEM8(0x001B) 2655 #define VPORT3_DIR _SFR_MEM8(0x001C) 2656 #define VPORT3_OUT _SFR_MEM8(0x001D) 2657 #define VPORT3_IN _SFR_MEM8(0x001E) 2658 #define VPORT3_INTFLAGS _SFR_MEM8(0x001F) 2661 #define OCD_OCDR0 _SFR_MEM8(0x002E) 2662 #define OCD_OCDR1 _SFR_MEM8(0x002F) 2665 #define CPU_CCP _SFR_MEM8(0x0034) 2666 #define CPU_RAMPD _SFR_MEM8(0x0038) 2667 #define CPU_RAMPX _SFR_MEM8(0x0039) 2668 #define CPU_RAMPY _SFR_MEM8(0x003A) 2669 #define CPU_RAMPZ _SFR_MEM8(0x003B) 2670 #define CPU_EIND _SFR_MEM8(0x003C) 2671 #define CPU_SPL _SFR_MEM8(0x003D) 2672 #define CPU_SPH _SFR_MEM8(0x003E) 2673 #define CPU_SREG _SFR_MEM8(0x003F) 2676 #define CLK_CTRL _SFR_MEM8(0x0040) 2677 #define CLK_PSCTRL _SFR_MEM8(0x0041) 2678 #define CLK_LOCK _SFR_MEM8(0x0042) 2679 #define CLK_RTCCTRL _SFR_MEM8(0x0043) 2682 #define SLEEP_CTRL _SFR_MEM8(0x0048) 2685 #define OSC_CTRL _SFR_MEM8(0x0050) 2686 #define OSC_STATUS _SFR_MEM8(0x0051) 2687 #define OSC_XOSCCTRL _SFR_MEM8(0x0052) 2688 #define OSC_XOSCFAIL _SFR_MEM8(0x0053) 2689 #define OSC_RC32KCAL _SFR_MEM8(0x0054) 2690 #define OSC_PLLCTRL _SFR_MEM8(0x0055) 2691 #define OSC_DFLLCTRL _SFR_MEM8(0x0056) 2694 #define DFLLRC32M_CTRL _SFR_MEM8(0x0060) 2695 #define DFLLRC32M_CALA _SFR_MEM8(0x0062) 2696 #define DFLLRC32M_CALB _SFR_MEM8(0x0063) 2697 #define DFLLRC32M_COMP0 _SFR_MEM8(0x0064) 2698 #define DFLLRC32M_COMP1 _SFR_MEM8(0x0065) 2699 #define DFLLRC32M_COMP2 _SFR_MEM8(0x0066) 2702 #define DFLLRC2M_CTRL _SFR_MEM8(0x0068) 2703 #define DFLLRC2M_CALA _SFR_MEM8(0x006A) 2704 #define DFLLRC2M_CALB _SFR_MEM8(0x006B) 2705 #define DFLLRC2M_COMP0 _SFR_MEM8(0x006C) 2706 #define DFLLRC2M_COMP1 _SFR_MEM8(0x006D) 2707 #define DFLLRC2M_COMP2 _SFR_MEM8(0x006E) 2710 #define PR_PRGEN _SFR_MEM8(0x0070) 2711 #define PR_PRPA _SFR_MEM8(0x0071) 2712 #define PR_PRPB _SFR_MEM8(0x0072) 2713 #define PR_PRPC _SFR_MEM8(0x0073) 2714 #define PR_PRPD _SFR_MEM8(0x0074) 2715 #define PR_PRPE _SFR_MEM8(0x0075) 2716 #define PR_PRPF _SFR_MEM8(0x0076) 2719 #define RST_STATUS _SFR_MEM8(0x0078) 2720 #define RST_CTRL _SFR_MEM8(0x0079) 2723 #define WDT_CTRL _SFR_MEM8(0x0080) 2724 #define WDT_WINCTRL _SFR_MEM8(0x0081) 2725 #define WDT_STATUS _SFR_MEM8(0x0082) 2728 #define MCU_DEVID0 _SFR_MEM8(0x0090) 2729 #define MCU_DEVID1 _SFR_MEM8(0x0091) 2730 #define MCU_DEVID2 _SFR_MEM8(0x0092) 2731 #define MCU_REVID _SFR_MEM8(0x0093) 2732 #define MCU_JTAGUID _SFR_MEM8(0x0094) 2733 #define MCU_MCUCR _SFR_MEM8(0x0096) 2734 #define MCU_EVSYSLOCK _SFR_MEM8(0x0098) 2735 #define MCU_AWEXLOCK _SFR_MEM8(0x0099) 2738 #define PMIC_STATUS _SFR_MEM8(0x00A0) 2739 #define PMIC_INTPRI _SFR_MEM8(0x00A1) 2740 #define PMIC_CTRL _SFR_MEM8(0x00A2) 2743 #define PORTCFG_MPCMASK _SFR_MEM8(0x00B0) 2744 #define PORTCFG_VPCTRLA _SFR_MEM8(0x00B2) 2745 #define PORTCFG_VPCTRLB _SFR_MEM8(0x00B3) 2746 #define PORTCFG_CLKEVOUT _SFR_MEM8(0x00B4) 2749 #define AES_CTRL _SFR_MEM8(0x00C0) 2750 #define AES_STATUS _SFR_MEM8(0x00C1) 2751 #define AES_STATE _SFR_MEM8(0x00C2) 2752 #define AES_KEY _SFR_MEM8(0x00C3) 2753 #define AES_INTCTRL _SFR_MEM8(0x00C4) 2756 #define DMA_CTRL _SFR_MEM8(0x0100) 2757 #define DMA_INTFLAGS _SFR_MEM8(0x0103) 2758 #define DMA_STATUS _SFR_MEM8(0x0104) 2759 #define DMA_TEMP _SFR_MEM16(0x0106) 2760 #define DMA_CH0_CTRLA _SFR_MEM8(0x0110) 2761 #define DMA_CH0_CTRLB _SFR_MEM8(0x0111) 2762 #define DMA_CH0_ADDRCTRL _SFR_MEM8(0x0112) 2763 #define DMA_CH0_TRIGSRC _SFR_MEM8(0x0113) 2764 #define DMA_CH0_TRFCNT _SFR_MEM16(0x0114) 2765 #define DMA_CH0_REPCNT _SFR_MEM8(0x0116) 2766 #define DMA_CH0_SRCADDR0 _SFR_MEM8(0x0118) 2767 #define DMA_CH0_SRCADDR1 _SFR_MEM8(0x0119) 2768 #define DMA_CH0_SRCADDR2 _SFR_MEM8(0x011A) 2769 #define DMA_CH0_DESTADDR0 _SFR_MEM8(0x011C) 2770 #define DMA_CH0_DESTADDR1 _SFR_MEM8(0x011D) 2771 #define DMA_CH0_DESTADDR2 _SFR_MEM8(0x011E) 2772 #define DMA_CH1_CTRLA _SFR_MEM8(0x0120) 2773 #define DMA_CH1_CTRLB _SFR_MEM8(0x0121) 2774 #define DMA_CH1_ADDRCTRL _SFR_MEM8(0x0122) 2775 #define DMA_CH1_TRIGSRC _SFR_MEM8(0x0123) 2776 #define DMA_CH1_TRFCNT _SFR_MEM16(0x0124) 2777 #define DMA_CH1_REPCNT _SFR_MEM8(0x0126) 2778 #define DMA_CH1_SRCADDR0 _SFR_MEM8(0x0128) 2779 #define DMA_CH1_SRCADDR1 _SFR_MEM8(0x0129) 2780 #define DMA_CH1_SRCADDR2 _SFR_MEM8(0x012A) 2781 #define DMA_CH1_DESTADDR0 _SFR_MEM8(0x012C) 2782 #define DMA_CH1_DESTADDR1 _SFR_MEM8(0x012D) 2783 #define DMA_CH1_DESTADDR2 _SFR_MEM8(0x012E) 2784 #define DMA_CH2_CTRLA _SFR_MEM8(0x0130) 2785 #define DMA_CH2_CTRLB _SFR_MEM8(0x0131) 2786 #define DMA_CH2_ADDRCTRL _SFR_MEM8(0x0132) 2787 #define DMA_CH2_TRIGSRC _SFR_MEM8(0x0133) 2788 #define DMA_CH2_TRFCNT _SFR_MEM16(0x0134) 2789 #define DMA_CH2_REPCNT _SFR_MEM8(0x0136) 2790 #define DMA_CH2_SRCADDR0 _SFR_MEM8(0x0138) 2791 #define DMA_CH2_SRCADDR1 _SFR_MEM8(0x0139) 2792 #define DMA_CH2_SRCADDR2 _SFR_MEM8(0x013A) 2793 #define DMA_CH2_DESTADDR0 _SFR_MEM8(0x013C) 2794 #define DMA_CH2_DESTADDR1 _SFR_MEM8(0x013D) 2795 #define DMA_CH2_DESTADDR2 _SFR_MEM8(0x013E) 2796 #define DMA_CH3_CTRLA _SFR_MEM8(0x0140) 2797 #define DMA_CH3_CTRLB _SFR_MEM8(0x0141) 2798 #define DMA_CH3_ADDRCTRL _SFR_MEM8(0x0142) 2799 #define DMA_CH3_TRIGSRC _SFR_MEM8(0x0143) 2800 #define DMA_CH3_TRFCNT _SFR_MEM16(0x0144) 2801 #define DMA_CH3_REPCNT _SFR_MEM8(0x0146) 2802 #define DMA_CH3_SRCADDR0 _SFR_MEM8(0x0148) 2803 #define DMA_CH3_SRCADDR1 _SFR_MEM8(0x0149) 2804 #define DMA_CH3_SRCADDR2 _SFR_MEM8(0x014A) 2805 #define DMA_CH3_DESTADDR0 _SFR_MEM8(0x014C) 2806 #define DMA_CH3_DESTADDR1 _SFR_MEM8(0x014D) 2807 #define DMA_CH3_DESTADDR2 _SFR_MEM8(0x014E) 2810 #define EVSYS_CH0MUX _SFR_MEM8(0x0180) 2811 #define EVSYS_CH1MUX _SFR_MEM8(0x0181) 2812 #define EVSYS_CH2MUX _SFR_MEM8(0x0182) 2813 #define EVSYS_CH3MUX _SFR_MEM8(0x0183) 2814 #define EVSYS_CH4MUX _SFR_MEM8(0x0184) 2815 #define EVSYS_CH5MUX _SFR_MEM8(0x0185) 2816 #define EVSYS_CH6MUX _SFR_MEM8(0x0186) 2817 #define EVSYS_CH7MUX _SFR_MEM8(0x0187) 2818 #define EVSYS_CH0CTRL _SFR_MEM8(0x0188) 2819 #define EVSYS_CH1CTRL _SFR_MEM8(0x0189) 2820 #define EVSYS_CH2CTRL _SFR_MEM8(0x018A) 2821 #define EVSYS_CH3CTRL _SFR_MEM8(0x018B) 2822 #define EVSYS_CH4CTRL _SFR_MEM8(0x018C) 2823 #define EVSYS_CH5CTRL _SFR_MEM8(0x018D) 2824 #define EVSYS_CH6CTRL _SFR_MEM8(0x018E) 2825 #define EVSYS_CH7CTRL _SFR_MEM8(0x018F) 2826 #define EVSYS_STROBE _SFR_MEM8(0x0190) 2827 #define EVSYS_DATA _SFR_MEM8(0x0191) 2830 #define NVM_ADDR0 _SFR_MEM8(0x01C0) 2831 #define NVM_ADDR1 _SFR_MEM8(0x01C1) 2832 #define NVM_ADDR2 _SFR_MEM8(0x01C2) 2833 #define NVM_DATA0 _SFR_MEM8(0x01C4) 2834 #define NVM_DATA1 _SFR_MEM8(0x01C5) 2835 #define NVM_DATA2 _SFR_MEM8(0x01C6) 2836 #define NVM_CMD _SFR_MEM8(0x01CA) 2837 #define NVM_CTRLA _SFR_MEM8(0x01CB) 2838 #define NVM_CTRLB _SFR_MEM8(0x01CC) 2839 #define NVM_INTCTRL _SFR_MEM8(0x01CD) 2840 #define NVM_STATUS _SFR_MEM8(0x01CF) 2841 #define NVM_LOCKBITS _SFR_MEM8(0x01D0) 2844 #define ADCA_CTRLA _SFR_MEM8(0x0200) 2845 #define ADCA_CTRLB _SFR_MEM8(0x0201) 2846 #define ADCA_REFCTRL _SFR_MEM8(0x0202) 2847 #define ADCA_EVCTRL _SFR_MEM8(0x0203) 2848 #define ADCA_PRESCALER _SFR_MEM8(0x0204) 2849 #define ADCA_CALCTRL _SFR_MEM8(0x0205) 2850 #define ADCA_INTFLAGS _SFR_MEM8(0x0206) 2851 #define ADCA_CAL _SFR_MEM16(0x020C) 2852 #define ADCA_CH0RES _SFR_MEM16(0x0210) 2853 #define ADCA_CH1RES _SFR_MEM16(0x0212) 2854 #define ADCA_CH2RES _SFR_MEM16(0x0214) 2855 #define ADCA_CH3RES _SFR_MEM16(0x0216) 2856 #define ADCA_CMP _SFR_MEM16(0x0218) 2857 #define ADCA_CH0_CTRL _SFR_MEM8(0x0220) 2858 #define ADCA_CH0_MUXCTRL _SFR_MEM8(0x0221) 2859 #define ADCA_CH0_INTCTRL _SFR_MEM8(0x0222) 2860 #define ADCA_CH0_INTFLAGS _SFR_MEM8(0x0223) 2861 #define ADCA_CH0_RES _SFR_MEM16(0x0224) 2862 #define ADCA_CH1_CTRL _SFR_MEM8(0x0228) 2863 #define ADCA_CH1_MUXCTRL _SFR_MEM8(0x0229) 2864 #define ADCA_CH1_INTCTRL _SFR_MEM8(0x022A) 2865 #define ADCA_CH1_INTFLAGS _SFR_MEM8(0x022B) 2866 #define ADCA_CH1_RES _SFR_MEM16(0x022C) 2867 #define ADCA_CH2_CTRL _SFR_MEM8(0x0230) 2868 #define ADCA_CH2_MUXCTRL _SFR_MEM8(0x0231) 2869 #define ADCA_CH2_INTCTRL _SFR_MEM8(0x0232) 2870 #define ADCA_CH2_INTFLAGS _SFR_MEM8(0x0233) 2871 #define ADCA_CH2_RES _SFR_MEM16(0x0234) 2872 #define ADCA_CH3_CTRL _SFR_MEM8(0x0238) 2873 #define ADCA_CH3_MUXCTRL _SFR_MEM8(0x0239) 2874 #define ADCA_CH3_INTCTRL _SFR_MEM8(0x023A) 2875 #define ADCA_CH3_INTFLAGS _SFR_MEM8(0x023B) 2876 #define ADCA_CH3_RES _SFR_MEM16(0x023C) 2879 #define ADCB_CTRLA _SFR_MEM8(0x0240) 2880 #define ADCB_CTRLB _SFR_MEM8(0x0241) 2881 #define ADCB_REFCTRL _SFR_MEM8(0x0242) 2882 #define ADCB_EVCTRL _SFR_MEM8(0x0243) 2883 #define ADCB_PRESCALER _SFR_MEM8(0x0244) 2884 #define ADCB_CALCTRL _SFR_MEM8(0x0245) 2885 #define ADCB_INTFLAGS _SFR_MEM8(0x0246) 2886 #define ADCB_CAL _SFR_MEM16(0x024C) 2887 #define ADCB_CH0RES _SFR_MEM16(0x0250) 2888 #define ADCB_CH1RES _SFR_MEM16(0x0252) 2889 #define ADCB_CH2RES _SFR_MEM16(0x0254) 2890 #define ADCB_CH3RES _SFR_MEM16(0x0256) 2891 #define ADCB_CMP _SFR_MEM16(0x0258) 2892 #define ADCB_CH0_CTRL _SFR_MEM8(0x0260) 2893 #define ADCB_CH0_MUXCTRL _SFR_MEM8(0x0261) 2894 #define ADCB_CH0_INTCTRL _SFR_MEM8(0x0262) 2895 #define ADCB_CH0_INTFLAGS _SFR_MEM8(0x0263) 2896 #define ADCB_CH0_RES _SFR_MEM16(0x0264) 2897 #define ADCB_CH1_CTRL _SFR_MEM8(0x0268) 2898 #define ADCB_CH1_MUXCTRL _SFR_MEM8(0x0269) 2899 #define ADCB_CH1_INTCTRL _SFR_MEM8(0x026A) 2900 #define ADCB_CH1_INTFLAGS _SFR_MEM8(0x026B) 2901 #define ADCB_CH1_RES _SFR_MEM16(0x026C) 2902 #define ADCB_CH2_CTRL _SFR_MEM8(0x0270) 2903 #define ADCB_CH2_MUXCTRL _SFR_MEM8(0x0271) 2904 #define ADCB_CH2_INTCTRL _SFR_MEM8(0x0272) 2905 #define ADCB_CH2_INTFLAGS _SFR_MEM8(0x0273) 2906 #define ADCB_CH2_RES _SFR_MEM16(0x0274) 2907 #define ADCB_CH3_CTRL _SFR_MEM8(0x0278) 2908 #define ADCB_CH3_MUXCTRL _SFR_MEM8(0x0279) 2909 #define ADCB_CH3_INTCTRL _SFR_MEM8(0x027A) 2910 #define ADCB_CH3_INTFLAGS _SFR_MEM8(0x027B) 2911 #define ADCB_CH3_RES _SFR_MEM16(0x027C) 2914 #define DACB_CTRLA _SFR_MEM8(0x0320) 2915 #define DACB_CTRLB _SFR_MEM8(0x0321) 2916 #define DACB_CTRLC _SFR_MEM8(0x0322) 2917 #define DACB_EVCTRL _SFR_MEM8(0x0323) 2918 #define DACB_TIMCTRL _SFR_MEM8(0x0324) 2919 #define DACB_STATUS _SFR_MEM8(0x0325) 2920 #define DACB_GAINCAL _SFR_MEM8(0x0328) 2921 #define DACB_OFFSETCAL _SFR_MEM8(0x0329) 2922 #define DACB_CH0DATA _SFR_MEM16(0x0338) 2923 #define DACB_CH1DATA _SFR_MEM16(0x033A) 2926 #define ACA_AC0CTRL _SFR_MEM8(0x0380) 2927 #define ACA_AC1CTRL _SFR_MEM8(0x0381) 2928 #define ACA_AC0MUXCTRL _SFR_MEM8(0x0382) 2929 #define ACA_AC1MUXCTRL _SFR_MEM8(0x0383) 2930 #define ACA_CTRLA _SFR_MEM8(0x0384) 2931 #define ACA_CTRLB _SFR_MEM8(0x0385) 2932 #define ACA_WINCTRL _SFR_MEM8(0x0386) 2933 #define ACA_STATUS _SFR_MEM8(0x0387) 2936 #define ACB_AC0CTRL _SFR_MEM8(0x0390) 2937 #define ACB_AC1CTRL _SFR_MEM8(0x0391) 2938 #define ACB_AC0MUXCTRL _SFR_MEM8(0x0392) 2939 #define ACB_AC1MUXCTRL _SFR_MEM8(0x0393) 2940 #define ACB_CTRLA _SFR_MEM8(0x0394) 2941 #define ACB_CTRLB _SFR_MEM8(0x0395) 2942 #define ACB_WINCTRL _SFR_MEM8(0x0396) 2943 #define ACB_STATUS _SFR_MEM8(0x0397) 2946 #define RTC_CTRL _SFR_MEM8(0x0400) 2947 #define RTC_STATUS _SFR_MEM8(0x0401) 2948 #define RTC_INTCTRL _SFR_MEM8(0x0402) 2949 #define RTC_INTFLAGS _SFR_MEM8(0x0403) 2950 #define RTC_TEMP _SFR_MEM8(0x0404) 2951 #define RTC_CNT _SFR_MEM16(0x0408) 2952 #define RTC_PER _SFR_MEM16(0x040A) 2953 #define RTC_COMP _SFR_MEM16(0x040C) 2956 #define TWIC_CTRL _SFR_MEM8(0x0480) 2957 #define TWIC_MASTER_CTRLA _SFR_MEM8(0x0481) 2958 #define TWIC_MASTER_CTRLB _SFR_MEM8(0x0482) 2959 #define TWIC_MASTER_CTRLC _SFR_MEM8(0x0483) 2960 #define TWIC_MASTER_STATUS _SFR_MEM8(0x0484) 2961 #define TWIC_MASTER_BAUD _SFR_MEM8(0x0485) 2962 #define TWIC_MASTER_ADDR _SFR_MEM8(0x0486) 2963 #define TWIC_MASTER_DATA _SFR_MEM8(0x0487) 2964 #define TWIC_SLAVE_CTRLA _SFR_MEM8(0x0488) 2965 #define TWIC_SLAVE_CTRLB _SFR_MEM8(0x0489) 2966 #define TWIC_SLAVE_STATUS _SFR_MEM8(0x048A) 2967 #define TWIC_SLAVE_ADDR _SFR_MEM8(0x048B) 2968 #define TWIC_SLAVE_DATA _SFR_MEM8(0x048C) 2969 #define TWIC_SLAVE_ADDRMASK _SFR_MEM8(0x048D) 2972 #define TWIE_CTRL _SFR_MEM8(0x04A0) 2973 #define TWIE_MASTER_CTRLA _SFR_MEM8(0x04A1) 2974 #define TWIE_MASTER_CTRLB _SFR_MEM8(0x04A2) 2975 #define TWIE_MASTER_CTRLC _SFR_MEM8(0x04A3) 2976 #define TWIE_MASTER_STATUS _SFR_MEM8(0x04A4) 2977 #define TWIE_MASTER_BAUD _SFR_MEM8(0x04A5) 2978 #define TWIE_MASTER_ADDR _SFR_MEM8(0x04A6) 2979 #define TWIE_MASTER_DATA _SFR_MEM8(0x04A7) 2980 #define TWIE_SLAVE_CTRLA _SFR_MEM8(0x04A8) 2981 #define TWIE_SLAVE_CTRLB _SFR_MEM8(0x04A9) 2982 #define TWIE_SLAVE_STATUS _SFR_MEM8(0x04AA) 2983 #define TWIE_SLAVE_ADDR _SFR_MEM8(0x04AB) 2984 #define TWIE_SLAVE_DATA _SFR_MEM8(0x04AC) 2985 #define TWIE_SLAVE_ADDRMASK _SFR_MEM8(0x04AD) 2988 #define PORTA_DIR _SFR_MEM8(0x0600) 2989 #define PORTA_DIRSET _SFR_MEM8(0x0601) 2990 #define PORTA_DIRCLR _SFR_MEM8(0x0602) 2991 #define PORTA_DIRTGL _SFR_MEM8(0x0603) 2992 #define PORTA_OUT _SFR_MEM8(0x0604) 2993 #define PORTA_OUTSET _SFR_MEM8(0x0605) 2994 #define PORTA_OUTCLR _SFR_MEM8(0x0606) 2995 #define PORTA_OUTTGL _SFR_MEM8(0x0607) 2996 #define PORTA_IN _SFR_MEM8(0x0608) 2997 #define PORTA_INTCTRL _SFR_MEM8(0x0609) 2998 #define PORTA_INT0MASK _SFR_MEM8(0x060A) 2999 #define PORTA_INT1MASK _SFR_MEM8(0x060B) 3000 #define PORTA_INTFLAGS _SFR_MEM8(0x060C) 3001 #define PORTA_PIN0CTRL _SFR_MEM8(0x0610) 3002 #define PORTA_PIN1CTRL _SFR_MEM8(0x0611) 3003 #define PORTA_PIN2CTRL _SFR_MEM8(0x0612) 3004 #define PORTA_PIN3CTRL _SFR_MEM8(0x0613) 3005 #define PORTA_PIN4CTRL _SFR_MEM8(0x0614) 3006 #define PORTA_PIN5CTRL _SFR_MEM8(0x0615) 3007 #define PORTA_PIN6CTRL _SFR_MEM8(0x0616) 3008 #define PORTA_PIN7CTRL _SFR_MEM8(0x0617) 3011 #define PORTB_DIR _SFR_MEM8(0x0620) 3012 #define PORTB_DIRSET _SFR_MEM8(0x0621) 3013 #define PORTB_DIRCLR _SFR_MEM8(0x0622) 3014 #define PORTB_DIRTGL _SFR_MEM8(0x0623) 3015 #define PORTB_OUT _SFR_MEM8(0x0624) 3016 #define PORTB_OUTSET _SFR_MEM8(0x0625) 3017 #define PORTB_OUTCLR _SFR_MEM8(0x0626) 3018 #define PORTB_OUTTGL _SFR_MEM8(0x0627) 3019 #define PORTB_IN _SFR_MEM8(0x0628) 3020 #define PORTB_INTCTRL _SFR_MEM8(0x0629) 3021 #define PORTB_INT0MASK _SFR_MEM8(0x062A) 3022 #define PORTB_INT1MASK _SFR_MEM8(0x062B) 3023 #define PORTB_INTFLAGS _SFR_MEM8(0x062C) 3024 #define PORTB_PIN0CTRL _SFR_MEM8(0x0630) 3025 #define PORTB_PIN1CTRL _SFR_MEM8(0x0631) 3026 #define PORTB_PIN2CTRL _SFR_MEM8(0x0632) 3027 #define PORTB_PIN3CTRL _SFR_MEM8(0x0633) 3028 #define PORTB_PIN4CTRL _SFR_MEM8(0x0634) 3029 #define PORTB_PIN5CTRL _SFR_MEM8(0x0635) 3030 #define PORTB_PIN6CTRL _SFR_MEM8(0x0636) 3031 #define PORTB_PIN7CTRL _SFR_MEM8(0x0637) 3034 #define PORTC_DIR _SFR_MEM8(0x0640) 3035 #define PORTC_DIRSET _SFR_MEM8(0x0641) 3036 #define PORTC_DIRCLR _SFR_MEM8(0x0642) 3037 #define PORTC_DIRTGL _SFR_MEM8(0x0643) 3038 #define PORTC_OUT _SFR_MEM8(0x0644) 3039 #define PORTC_OUTSET _SFR_MEM8(0x0645) 3040 #define PORTC_OUTCLR _SFR_MEM8(0x0646) 3041 #define PORTC_OUTTGL _SFR_MEM8(0x0647) 3042 #define PORTC_IN _SFR_MEM8(0x0648) 3043 #define PORTC_INTCTRL _SFR_MEM8(0x0649) 3044 #define PORTC_INT0MASK _SFR_MEM8(0x064A) 3045 #define PORTC_INT1MASK _SFR_MEM8(0x064B) 3046 #define PORTC_INTFLAGS _SFR_MEM8(0x064C) 3047 #define PORTC_PIN0CTRL _SFR_MEM8(0x0650) 3048 #define PORTC_PIN1CTRL _SFR_MEM8(0x0651) 3049 #define PORTC_PIN2CTRL _SFR_MEM8(0x0652) 3050 #define PORTC_PIN3CTRL _SFR_MEM8(0x0653) 3051 #define PORTC_PIN4CTRL _SFR_MEM8(0x0654) 3052 #define PORTC_PIN5CTRL _SFR_MEM8(0x0655) 3053 #define PORTC_PIN6CTRL _SFR_MEM8(0x0656) 3054 #define PORTC_PIN7CTRL _SFR_MEM8(0x0657) 3057 #define PORTD_DIR _SFR_MEM8(0x0660) 3058 #define PORTD_DIRSET _SFR_MEM8(0x0661) 3059 #define PORTD_DIRCLR _SFR_MEM8(0x0662) 3060 #define PORTD_DIRTGL _SFR_MEM8(0x0663) 3061 #define PORTD_OUT _SFR_MEM8(0x0664) 3062 #define PORTD_OUTSET _SFR_MEM8(0x0665) 3063 #define PORTD_OUTCLR _SFR_MEM8(0x0666) 3064 #define PORTD_OUTTGL _SFR_MEM8(0x0667) 3065 #define PORTD_IN _SFR_MEM8(0x0668) 3066 #define PORTD_INTCTRL _SFR_MEM8(0x0669) 3067 #define PORTD_INT0MASK _SFR_MEM8(0x066A) 3068 #define PORTD_INT1MASK _SFR_MEM8(0x066B) 3069 #define PORTD_INTFLAGS _SFR_MEM8(0x066C) 3070 #define PORTD_PIN0CTRL _SFR_MEM8(0x0670) 3071 #define PORTD_PIN1CTRL _SFR_MEM8(0x0671) 3072 #define PORTD_PIN2CTRL _SFR_MEM8(0x0672) 3073 #define PORTD_PIN3CTRL _SFR_MEM8(0x0673) 3074 #define PORTD_PIN4CTRL _SFR_MEM8(0x0674) 3075 #define PORTD_PIN5CTRL _SFR_MEM8(0x0675) 3076 #define PORTD_PIN6CTRL _SFR_MEM8(0x0676) 3077 #define PORTD_PIN7CTRL _SFR_MEM8(0x0677) 3080 #define PORTE_DIR _SFR_MEM8(0x0680) 3081 #define PORTE_DIRSET _SFR_MEM8(0x0681) 3082 #define PORTE_DIRCLR _SFR_MEM8(0x0682) 3083 #define PORTE_DIRTGL _SFR_MEM8(0x0683) 3084 #define PORTE_OUT _SFR_MEM8(0x0684) 3085 #define PORTE_OUTSET _SFR_MEM8(0x0685) 3086 #define PORTE_OUTCLR _SFR_MEM8(0x0686) 3087 #define PORTE_OUTTGL _SFR_MEM8(0x0687) 3088 #define PORTE_IN _SFR_MEM8(0x0688) 3089 #define PORTE_INTCTRL _SFR_MEM8(0x0689) 3090 #define PORTE_INT0MASK _SFR_MEM8(0x068A) 3091 #define PORTE_INT1MASK _SFR_MEM8(0x068B) 3092 #define PORTE_INTFLAGS _SFR_MEM8(0x068C) 3093 #define PORTE_PIN0CTRL _SFR_MEM8(0x0690) 3094 #define PORTE_PIN1CTRL _SFR_MEM8(0x0691) 3095 #define PORTE_PIN2CTRL _SFR_MEM8(0x0692) 3096 #define PORTE_PIN3CTRL _SFR_MEM8(0x0693) 3097 #define PORTE_PIN4CTRL _SFR_MEM8(0x0694) 3098 #define PORTE_PIN5CTRL _SFR_MEM8(0x0695) 3099 #define PORTE_PIN6CTRL _SFR_MEM8(0x0696) 3100 #define PORTE_PIN7CTRL _SFR_MEM8(0x0697) 3103 #define PORTF_DIR _SFR_MEM8(0x06A0) 3104 #define PORTF_DIRSET _SFR_MEM8(0x06A1) 3105 #define PORTF_DIRCLR _SFR_MEM8(0x06A2) 3106 #define PORTF_DIRTGL _SFR_MEM8(0x06A3) 3107 #define PORTF_OUT _SFR_MEM8(0x06A4) 3108 #define PORTF_OUTSET _SFR_MEM8(0x06A5) 3109 #define PORTF_OUTCLR _SFR_MEM8(0x06A6) 3110 #define PORTF_OUTTGL _SFR_MEM8(0x06A7) 3111 #define PORTF_IN _SFR_MEM8(0x06A8) 3112 #define PORTF_INTCTRL _SFR_MEM8(0x06A9) 3113 #define PORTF_INT0MASK _SFR_MEM8(0x06AA) 3114 #define PORTF_INT1MASK _SFR_MEM8(0x06AB) 3115 #define PORTF_INTFLAGS _SFR_MEM8(0x06AC) 3116 #define PORTF_PIN0CTRL _SFR_MEM8(0x06B0) 3117 #define PORTF_PIN1CTRL _SFR_MEM8(0x06B1) 3118 #define PORTF_PIN2CTRL _SFR_MEM8(0x06B2) 3119 #define PORTF_PIN3CTRL _SFR_MEM8(0x06B3) 3120 #define PORTF_PIN4CTRL _SFR_MEM8(0x06B4) 3121 #define PORTF_PIN5CTRL _SFR_MEM8(0x06B5) 3122 #define PORTF_PIN6CTRL _SFR_MEM8(0x06B6) 3123 #define PORTF_PIN7CTRL _SFR_MEM8(0x06B7) 3126 #define PORTR_DIR _SFR_MEM8(0x07E0) 3127 #define PORTR_DIRSET _SFR_MEM8(0x07E1) 3128 #define PORTR_DIRCLR _SFR_MEM8(0x07E2) 3129 #define PORTR_DIRTGL _SFR_MEM8(0x07E3) 3130 #define PORTR_OUT _SFR_MEM8(0x07E4) 3131 #define PORTR_OUTSET _SFR_MEM8(0x07E5) 3132 #define PORTR_OUTCLR _SFR_MEM8(0x07E6) 3133 #define PORTR_OUTTGL _SFR_MEM8(0x07E7) 3134 #define PORTR_IN _SFR_MEM8(0x07E8) 3135 #define PORTR_INTCTRL _SFR_MEM8(0x07E9) 3136 #define PORTR_INT0MASK _SFR_MEM8(0x07EA) 3137 #define PORTR_INT1MASK _SFR_MEM8(0x07EB) 3138 #define PORTR_INTFLAGS _SFR_MEM8(0x07EC) 3139 #define PORTR_PIN0CTRL _SFR_MEM8(0x07F0) 3140 #define PORTR_PIN1CTRL _SFR_MEM8(0x07F1) 3141 #define PORTR_PIN2CTRL _SFR_MEM8(0x07F2) 3142 #define PORTR_PIN3CTRL _SFR_MEM8(0x07F3) 3143 #define PORTR_PIN4CTRL _SFR_MEM8(0x07F4) 3144 #define PORTR_PIN5CTRL _SFR_MEM8(0x07F5) 3145 #define PORTR_PIN6CTRL _SFR_MEM8(0x07F6) 3146 #define PORTR_PIN7CTRL _SFR_MEM8(0x07F7) 3149 #define TCC0_CTRLA _SFR_MEM8(0x0800) 3150 #define TCC0_CTRLB _SFR_MEM8(0x0801) 3151 #define TCC0_CTRLC _SFR_MEM8(0x0802) 3152 #define TCC0_CTRLD _SFR_MEM8(0x0803) 3153 #define TCC0_CTRLE _SFR_MEM8(0x0804) 3154 #define TCC0_INTCTRLA _SFR_MEM8(0x0806) 3155 #define TCC0_INTCTRLB _SFR_MEM8(0x0807) 3156 #define TCC0_CTRLFCLR _SFR_MEM8(0x0808) 3157 #define TCC0_CTRLFSET _SFR_MEM8(0x0809) 3158 #define TCC0_CTRLGCLR _SFR_MEM8(0x080A) 3159 #define TCC0_CTRLGSET _SFR_MEM8(0x080B) 3160 #define TCC0_INTFLAGS _SFR_MEM8(0x080C) 3161 #define TCC0_TEMP _SFR_MEM8(0x080F) 3162 #define TCC0_CNT _SFR_MEM16(0x0820) 3163 #define TCC0_PER _SFR_MEM16(0x0826) 3164 #define TCC0_CCA _SFR_MEM16(0x0828) 3165 #define TCC0_CCB _SFR_MEM16(0x082A) 3166 #define TCC0_CCC _SFR_MEM16(0x082C) 3167 #define TCC0_CCD _SFR_MEM16(0x082E) 3168 #define TCC0_PERBUF _SFR_MEM16(0x0836) 3169 #define TCC0_CCABUF _SFR_MEM16(0x0838) 3170 #define TCC0_CCBBUF _SFR_MEM16(0x083A) 3171 #define TCC0_CCCBUF _SFR_MEM16(0x083C) 3172 #define TCC0_CCDBUF _SFR_MEM16(0x083E) 3175 #define TCC1_CTRLA _SFR_MEM8(0x0840) 3176 #define TCC1_CTRLB _SFR_MEM8(0x0841) 3177 #define TCC1_CTRLC _SFR_MEM8(0x0842) 3178 #define TCC1_CTRLD _SFR_MEM8(0x0843) 3179 #define TCC1_CTRLE _SFR_MEM8(0x0844) 3180 #define TCC1_INTCTRLA _SFR_MEM8(0x0846) 3181 #define TCC1_INTCTRLB _SFR_MEM8(0x0847) 3182 #define TCC1_CTRLFCLR _SFR_MEM8(0x0848) 3183 #define TCC1_CTRLFSET _SFR_MEM8(0x0849) 3184 #define TCC1_CTRLGCLR _SFR_MEM8(0x084A) 3185 #define TCC1_CTRLGSET _SFR_MEM8(0x084B) 3186 #define TCC1_INTFLAGS _SFR_MEM8(0x084C) 3187 #define TCC1_TEMP _SFR_MEM8(0x084F) 3188 #define TCC1_CNT _SFR_MEM16(0x0860) 3189 #define TCC1_PER _SFR_MEM16(0x0866) 3190 #define TCC1_CCA _SFR_MEM16(0x0868) 3191 #define TCC1_CCB _SFR_MEM16(0x086A) 3192 #define TCC1_PERBUF _SFR_MEM16(0x0876) 3193 #define TCC1_CCABUF _SFR_MEM16(0x0878) 3194 #define TCC1_CCBBUF _SFR_MEM16(0x087A) 3197 #define AWEXC_CTRL _SFR_MEM8(0x0880) 3198 #define AWEXC_FDEVMASK _SFR_MEM8(0x0882) 3199 #define AWEXC_FDCTRL _SFR_MEM8(0x0883) 3200 #define AWEXC_STATUS _SFR_MEM8(0x0884) 3201 #define AWEXC_DTBOTH _SFR_MEM8(0x0886) 3202 #define AWEXC_DTBOTHBUF _SFR_MEM8(0x0887) 3203 #define AWEXC_DTLS _SFR_MEM8(0x0888) 3204 #define AWEXC_DTHS _SFR_MEM8(0x0889) 3205 #define AWEXC_DTLSBUF _SFR_MEM8(0x088A) 3206 #define AWEXC_DTHSBUF _SFR_MEM8(0x088B) 3207 #define AWEXC_OUTOVEN _SFR_MEM8(0x088C) 3210 #define HIRESC_CTRL _SFR_MEM8(0x0890) 3213 #define USARTC0_DATA _SFR_MEM8(0x08A0) 3214 #define USARTC0_STATUS _SFR_MEM8(0x08A1) 3215 #define USARTC0_CTRLA _SFR_MEM8(0x08A3) 3216 #define USARTC0_CTRLB _SFR_MEM8(0x08A4) 3217 #define USARTC0_CTRLC _SFR_MEM8(0x08A5) 3218 #define USARTC0_BAUDCTRLA _SFR_MEM8(0x08A6) 3219 #define USARTC0_BAUDCTRLB _SFR_MEM8(0x08A7) 3222 #define USARTC1_DATA _SFR_MEM8(0x08B0) 3223 #define USARTC1_STATUS _SFR_MEM8(0x08B1) 3224 #define USARTC1_CTRLA _SFR_MEM8(0x08B3) 3225 #define USARTC1_CTRLB _SFR_MEM8(0x08B4) 3226 #define USARTC1_CTRLC _SFR_MEM8(0x08B5) 3227 #define USARTC1_BAUDCTRLA _SFR_MEM8(0x08B6) 3228 #define USARTC1_BAUDCTRLB _SFR_MEM8(0x08B7) 3231 #define SPIC_CTRL _SFR_MEM8(0x08C0) 3232 #define SPIC_INTCTRL _SFR_MEM8(0x08C1) 3233 #define SPIC_STATUS _SFR_MEM8(0x08C2) 3234 #define SPIC_DATA _SFR_MEM8(0x08C3) 3237 #define IRCOM_CTRL _SFR_MEM8(0x08F8) 3238 #define IRCOM_TXPLCTRL _SFR_MEM8(0x08F9) 3239 #define IRCOM_RXPLCTRL _SFR_MEM8(0x08FA) 3242 #define TCD0_CTRLA _SFR_MEM8(0x0900) 3243 #define TCD0_CTRLB _SFR_MEM8(0x0901) 3244 #define TCD0_CTRLC _SFR_MEM8(0x0902) 3245 #define TCD0_CTRLD _SFR_MEM8(0x0903) 3246 #define TCD0_CTRLE _SFR_MEM8(0x0904) 3247 #define TCD0_INTCTRLA _SFR_MEM8(0x0906) 3248 #define TCD0_INTCTRLB _SFR_MEM8(0x0907) 3249 #define TCD0_CTRLFCLR _SFR_MEM8(0x0908) 3250 #define TCD0_CTRLFSET _SFR_MEM8(0x0909) 3251 #define TCD0_CTRLGCLR _SFR_MEM8(0x090A) 3252 #define TCD0_CTRLGSET _SFR_MEM8(0x090B) 3253 #define TCD0_INTFLAGS _SFR_MEM8(0x090C) 3254 #define TCD0_TEMP _SFR_MEM8(0x090F) 3255 #define TCD0_CNT _SFR_MEM16(0x0920) 3256 #define TCD0_PER _SFR_MEM16(0x0926) 3257 #define TCD0_CCA _SFR_MEM16(0x0928) 3258 #define TCD0_CCB _SFR_MEM16(0x092A) 3259 #define TCD0_CCC _SFR_MEM16(0x092C) 3260 #define TCD0_CCD _SFR_MEM16(0x092E) 3261 #define TCD0_PERBUF _SFR_MEM16(0x0936) 3262 #define TCD0_CCABUF _SFR_MEM16(0x0938) 3263 #define TCD0_CCBBUF _SFR_MEM16(0x093A) 3264 #define TCD0_CCCBUF _SFR_MEM16(0x093C) 3265 #define TCD0_CCDBUF _SFR_MEM16(0x093E) 3268 #define TCD1_CTRLA _SFR_MEM8(0x0940) 3269 #define TCD1_CTRLB _SFR_MEM8(0x0941) 3270 #define TCD1_CTRLC _SFR_MEM8(0x0942) 3271 #define TCD1_CTRLD _SFR_MEM8(0x0943) 3272 #define TCD1_CTRLE _SFR_MEM8(0x0944) 3273 #define TCD1_INTCTRLA _SFR_MEM8(0x0946) 3274 #define TCD1_INTCTRLB _SFR_MEM8(0x0947) 3275 #define TCD1_CTRLFCLR _SFR_MEM8(0x0948) 3276 #define TCD1_CTRLFSET _SFR_MEM8(0x0949) 3277 #define TCD1_CTRLGCLR _SFR_MEM8(0x094A) 3278 #define TCD1_CTRLGSET _SFR_MEM8(0x094B) 3279 #define TCD1_INTFLAGS _SFR_MEM8(0x094C) 3280 #define TCD1_TEMP _SFR_MEM8(0x094F) 3281 #define TCD1_CNT _SFR_MEM16(0x0960) 3282 #define TCD1_PER _SFR_MEM16(0x0966) 3283 #define TCD1_CCA _SFR_MEM16(0x0968) 3284 #define TCD1_CCB _SFR_MEM16(0x096A) 3285 #define TCD1_PERBUF _SFR_MEM16(0x0976) 3286 #define TCD1_CCABUF _SFR_MEM16(0x0978) 3287 #define TCD1_CCBBUF _SFR_MEM16(0x097A) 3290 #define HIRESD_CTRL _SFR_MEM8(0x0990) 3293 #define USARTD0_DATA _SFR_MEM8(0x09A0) 3294 #define USARTD0_STATUS _SFR_MEM8(0x09A1) 3295 #define USARTD0_CTRLA _SFR_MEM8(0x09A3) 3296 #define USARTD0_CTRLB _SFR_MEM8(0x09A4) 3297 #define USARTD0_CTRLC _SFR_MEM8(0x09A5) 3298 #define USARTD0_BAUDCTRLA _SFR_MEM8(0x09A6) 3299 #define USARTD0_BAUDCTRLB _SFR_MEM8(0x09A7) 3302 #define USARTD1_DATA _SFR_MEM8(0x09B0) 3303 #define USARTD1_STATUS _SFR_MEM8(0x09B1) 3304 #define USARTD1_CTRLA _SFR_MEM8(0x09B3) 3305 #define USARTD1_CTRLB _SFR_MEM8(0x09B4) 3306 #define USARTD1_CTRLC _SFR_MEM8(0x09B5) 3307 #define USARTD1_BAUDCTRLA _SFR_MEM8(0x09B6) 3308 #define USARTD1_BAUDCTRLB _SFR_MEM8(0x09B7) 3311 #define SPID_CTRL _SFR_MEM8(0x09C0) 3312 #define SPID_INTCTRL _SFR_MEM8(0x09C1) 3313 #define SPID_STATUS _SFR_MEM8(0x09C2) 3314 #define SPID_DATA _SFR_MEM8(0x09C3) 3317 #define TCE0_CTRLA _SFR_MEM8(0x0A00) 3318 #define TCE0_CTRLB _SFR_MEM8(0x0A01) 3319 #define TCE0_CTRLC _SFR_MEM8(0x0A02) 3320 #define TCE0_CTRLD _SFR_MEM8(0x0A03) 3321 #define TCE0_CTRLE _SFR_MEM8(0x0A04) 3322 #define TCE0_INTCTRLA _SFR_MEM8(0x0A06) 3323 #define TCE0_INTCTRLB _SFR_MEM8(0x0A07) 3324 #define TCE0_CTRLFCLR _SFR_MEM8(0x0A08) 3325 #define TCE0_CTRLFSET _SFR_MEM8(0x0A09) 3326 #define TCE0_CTRLGCLR _SFR_MEM8(0x0A0A) 3327 #define TCE0_CTRLGSET _SFR_MEM8(0x0A0B) 3328 #define TCE0_INTFLAGS _SFR_MEM8(0x0A0C) 3329 #define TCE0_TEMP _SFR_MEM8(0x0A0F) 3330 #define TCE0_CNT _SFR_MEM16(0x0A20) 3331 #define TCE0_PER _SFR_MEM16(0x0A26) 3332 #define TCE0_CCA _SFR_MEM16(0x0A28) 3333 #define TCE0_CCB _SFR_MEM16(0x0A2A) 3334 #define TCE0_CCC _SFR_MEM16(0x0A2C) 3335 #define TCE0_CCD _SFR_MEM16(0x0A2E) 3336 #define TCE0_PERBUF _SFR_MEM16(0x0A36) 3337 #define TCE0_CCABUF _SFR_MEM16(0x0A38) 3338 #define TCE0_CCBBUF _SFR_MEM16(0x0A3A) 3339 #define TCE0_CCCBUF _SFR_MEM16(0x0A3C) 3340 #define TCE0_CCDBUF _SFR_MEM16(0x0A3E) 3343 #define TCE1_CTRLA _SFR_MEM8(0x0A40) 3344 #define TCE1_CTRLB _SFR_MEM8(0x0A41) 3345 #define TCE1_CTRLC _SFR_MEM8(0x0A42) 3346 #define TCE1_CTRLD _SFR_MEM8(0x0A43) 3347 #define TCE1_CTRLE _SFR_MEM8(0x0A44) 3348 #define TCE1_INTCTRLA _SFR_MEM8(0x0A46) 3349 #define TCE1_INTCTRLB _SFR_MEM8(0x0A47) 3350 #define TCE1_CTRLFCLR _SFR_MEM8(0x0A48) 3351 #define TCE1_CTRLFSET _SFR_MEM8(0x0A49) 3352 #define TCE1_CTRLGCLR _SFR_MEM8(0x0A4A) 3353 #define TCE1_CTRLGSET _SFR_MEM8(0x0A4B) 3354 #define TCE1_INTFLAGS _SFR_MEM8(0x0A4C) 3355 #define TCE1_TEMP _SFR_MEM8(0x0A4F) 3356 #define TCE1_CNT _SFR_MEM16(0x0A60) 3357 #define TCE1_PER _SFR_MEM16(0x0A66) 3358 #define TCE1_CCA _SFR_MEM16(0x0A68) 3359 #define TCE1_CCB _SFR_MEM16(0x0A6A) 3360 #define TCE1_PERBUF _SFR_MEM16(0x0A76) 3361 #define TCE1_CCABUF _SFR_MEM16(0x0A78) 3362 #define TCE1_CCBBUF _SFR_MEM16(0x0A7A) 3365 #define AWEXE_CTRL _SFR_MEM8(0x0A80) 3366 #define AWEXE_FDEVMASK _SFR_MEM8(0x0A82) 3367 #define AWEXE_FDCTRL _SFR_MEM8(0x0A83) 3368 #define AWEXE_STATUS _SFR_MEM8(0x0A84) 3369 #define AWEXE_DTBOTH _SFR_MEM8(0x0A86) 3370 #define AWEXE_DTBOTHBUF _SFR_MEM8(0x0A87) 3371 #define AWEXE_DTLS _SFR_MEM8(0x0A88) 3372 #define AWEXE_DTHS _SFR_MEM8(0x0A89) 3373 #define AWEXE_DTLSBUF _SFR_MEM8(0x0A8A) 3374 #define AWEXE_DTHSBUF _SFR_MEM8(0x0A8B) 3375 #define AWEXE_OUTOVEN _SFR_MEM8(0x0A8C) 3378 #define HIRESE_CTRL _SFR_MEM8(0x0A90) 3381 #define USARTE0_DATA _SFR_MEM8(0x0AA0) 3382 #define USARTE0_STATUS _SFR_MEM8(0x0AA1) 3383 #define USARTE0_CTRLA _SFR_MEM8(0x0AA3) 3384 #define USARTE0_CTRLB _SFR_MEM8(0x0AA4) 3385 #define USARTE0_CTRLC _SFR_MEM8(0x0AA5) 3386 #define USARTE0_BAUDCTRLA _SFR_MEM8(0x0AA6) 3387 #define USARTE0_BAUDCTRLB _SFR_MEM8(0x0AA7) 3390 #define USARTE1_DATA _SFR_MEM8(0x0AB0) 3391 #define USARTE1_STATUS _SFR_MEM8(0x0AB1) 3392 #define USARTE1_CTRLA _SFR_MEM8(0x0AB3) 3393 #define USARTE1_CTRLB _SFR_MEM8(0x0AB4) 3394 #define USARTE1_CTRLC _SFR_MEM8(0x0AB5) 3395 #define USARTE1_BAUDCTRLA _SFR_MEM8(0x0AB6) 3396 #define USARTE1_BAUDCTRLB _SFR_MEM8(0x0AB7) 3399 #define SPIE_CTRL _SFR_MEM8(0x0AC0) 3400 #define SPIE_INTCTRL _SFR_MEM8(0x0AC1) 3401 #define SPIE_STATUS _SFR_MEM8(0x0AC2) 3402 #define SPIE_DATA _SFR_MEM8(0x0AC3) 3405 #define TCF0_CTRLA _SFR_MEM8(0x0B00) 3406 #define TCF0_CTRLB _SFR_MEM8(0x0B01) 3407 #define TCF0_CTRLC _SFR_MEM8(0x0B02) 3408 #define TCF0_CTRLD _SFR_MEM8(0x0B03) 3409 #define TCF0_CTRLE _SFR_MEM8(0x0B04) 3410 #define TCF0_INTCTRLA _SFR_MEM8(0x0B06) 3411 #define TCF0_INTCTRLB _SFR_MEM8(0x0B07) 3412 #define TCF0_CTRLFCLR _SFR_MEM8(0x0B08) 3413 #define TCF0_CTRLFSET _SFR_MEM8(0x0B09) 3414 #define TCF0_CTRLGCLR _SFR_MEM8(0x0B0A) 3415 #define TCF0_CTRLGSET _SFR_MEM8(0x0B0B) 3416 #define TCF0_INTFLAGS _SFR_MEM8(0x0B0C) 3417 #define TCF0_TEMP _SFR_MEM8(0x0B0F) 3418 #define TCF0_CNT _SFR_MEM16(0x0B20) 3419 #define TCF0_PER _SFR_MEM16(0x0B26) 3420 #define TCF0_CCA _SFR_MEM16(0x0B28) 3421 #define TCF0_CCB _SFR_MEM16(0x0B2A) 3422 #define TCF0_CCC _SFR_MEM16(0x0B2C) 3423 #define TCF0_CCD _SFR_MEM16(0x0B2E) 3424 #define TCF0_PERBUF _SFR_MEM16(0x0B36) 3425 #define TCF0_CCABUF _SFR_MEM16(0x0B38) 3426 #define TCF0_CCBBUF _SFR_MEM16(0x0B3A) 3427 #define TCF0_CCCBUF _SFR_MEM16(0x0B3C) 3428 #define TCF0_CCDBUF _SFR_MEM16(0x0B3E) 3431 #define HIRESF_CTRL _SFR_MEM8(0x0B90) 3434 #define USARTF0_DATA _SFR_MEM8(0x0BA0) 3435 #define USARTF0_STATUS _SFR_MEM8(0x0BA1) 3436 #define USARTF0_CTRLA _SFR_MEM8(0x0BA3) 3437 #define USARTF0_CTRLB _SFR_MEM8(0x0BA4) 3438 #define USARTF0_CTRLC _SFR_MEM8(0x0BA5) 3439 #define USARTF0_BAUDCTRLA _SFR_MEM8(0x0BA6) 3440 #define USARTF0_BAUDCTRLB _SFR_MEM8(0x0BA7) 3443 #define USARTF1_DATA _SFR_MEM8(0x0BB0) 3444 #define USARTF1_STATUS _SFR_MEM8(0x0BB1) 3445 #define USARTF1_CTRLA _SFR_MEM8(0x0BB3) 3446 #define USARTF1_CTRLB _SFR_MEM8(0x0BB4) 3447 #define USARTF1_CTRLC _SFR_MEM8(0x0BB5) 3448 #define USARTF1_BAUDCTRLA _SFR_MEM8(0x0BB6) 3449 #define USARTF1_BAUDCTRLB _SFR_MEM8(0x0BB7) 3452 #define SPIF_CTRL _SFR_MEM8(0x0BC0) 3453 #define SPIF_INTCTRL _SFR_MEM8(0x0BC1) 3454 #define SPIF_STATUS _SFR_MEM8(0x0BC2) 3455 #define SPIF_DATA _SFR_MEM8(0x0BC3) 3463 #define OCD_OCDRD_bm 0x01 3464 #define OCD_OCDRD_bp 0 3469 #define CPU_CCP_gm 0xFF 3470 #define CPU_CCP_gp 0 3471 #define CPU_CCP0_bm (1<<0) 3472 #define CPU_CCP0_bp 0 3473 #define CPU_CCP1_bm (1<<1) 3474 #define CPU_CCP1_bp 1 3475 #define CPU_CCP2_bm (1<<2) 3476 #define CPU_CCP2_bp 2 3477 #define CPU_CCP3_bm (1<<3) 3478 #define CPU_CCP3_bp 3 3479 #define CPU_CCP4_bm (1<<4) 3480 #define CPU_CCP4_bp 4 3481 #define CPU_CCP5_bm (1<<5) 3482 #define CPU_CCP5_bp 5 3483 #define CPU_CCP6_bm (1<<6) 3484 #define CPU_CCP6_bp 6 3485 #define CPU_CCP7_bm (1<<7) 3486 #define CPU_CCP7_bp 7 3490 #define CPU_I_bm 0x80 3493 #define CPU_T_bm 0x40 3496 #define CPU_H_bm 0x20 3499 #define CPU_S_bm 0x10 3502 #define CPU_V_bm 0x08 3505 #define CPU_N_bm 0x04 3508 #define CPU_Z_bm 0x02 3511 #define CPU_C_bm 0x01 3517 #define CLK_SCLKSEL_gm 0x07 3518 #define CLK_SCLKSEL_gp 0 3519 #define CLK_SCLKSEL0_bm (1<<0) 3520 #define CLK_SCLKSEL0_bp 0 3521 #define CLK_SCLKSEL1_bm (1<<1) 3522 #define CLK_SCLKSEL1_bp 1 3523 #define CLK_SCLKSEL2_bm (1<<2) 3524 #define CLK_SCLKSEL2_bp 2 3528 #define CLK_PSADIV_gm 0x7C 3529 #define CLK_PSADIV_gp 2 3530 #define CLK_PSADIV0_bm (1<<2) 3531 #define CLK_PSADIV0_bp 2 3532 #define CLK_PSADIV1_bm (1<<3) 3533 #define CLK_PSADIV1_bp 3 3534 #define CLK_PSADIV2_bm (1<<4) 3535 #define CLK_PSADIV2_bp 4 3536 #define CLK_PSADIV3_bm (1<<5) 3537 #define CLK_PSADIV3_bp 5 3538 #define CLK_PSADIV4_bm (1<<6) 3539 #define CLK_PSADIV4_bp 6 3541 #define CLK_PSBCDIV_gm 0x03 3542 #define CLK_PSBCDIV_gp 0 3543 #define CLK_PSBCDIV0_bm (1<<0) 3544 #define CLK_PSBCDIV0_bp 0 3545 #define CLK_PSBCDIV1_bm (1<<1) 3546 #define CLK_PSBCDIV1_bp 1 3550 #define CLK_LOCK_bm 0x01 3551 #define CLK_LOCK_bp 0 3555 #define CLK_RTCSRC_gm 0x0E 3556 #define CLK_RTCSRC_gp 1 3557 #define CLK_RTCSRC0_bm (1<<1) 3558 #define CLK_RTCSRC0_bp 1 3559 #define CLK_RTCSRC1_bm (1<<2) 3560 #define CLK_RTCSRC1_bp 2 3561 #define CLK_RTCSRC2_bm (1<<3) 3562 #define CLK_RTCSRC2_bp 3 3564 #define CLK_RTCEN_bm 0x01 3565 #define CLK_RTCEN_bp 0 3569 #define PR_AES_bm 0x10 3572 #define PR_EBI_bm 0x08 3575 #define PR_RTC_bm 0x04 3578 #define PR_EVSYS_bm 0x02 3579 #define PR_EVSYS_bp 1 3581 #define PR_DMA_bm 0x01 3586 #define PR_DAC_bm 0x04 3589 #define PR_ADC_bm 0x02 3592 #define PR_AC_bm 0x01 3608 #define PR_TWI_bm 0x40 3611 #define PR_USART1_bm 0x20 3612 #define PR_USART1_bp 5 3614 #define PR_USART0_bm 0x10 3615 #define PR_USART0_bp 4 3617 #define PR_SPI_bm 0x08 3620 #define PR_HIRES_bm 0x04 3621 #define PR_HIRES_bp 2 3623 #define PR_TC1_bm 0x02 3626 #define PR_TC0_bm 0x01 3701 #define SLEEP_SMODE_gm 0x0E 3702 #define SLEEP_SMODE_gp 1 3703 #define SLEEP_SMODE0_bm (1<<1) 3704 #define SLEEP_SMODE0_bp 1 3705 #define SLEEP_SMODE1_bm (1<<2) 3706 #define SLEEP_SMODE1_bp 2 3707 #define SLEEP_SMODE2_bm (1<<3) 3708 #define SLEEP_SMODE2_bp 3 3710 #define SLEEP_SEN_bm 0x01 3711 #define SLEEP_SEN_bp 0 3716 #define OSC_PLLEN_bm 0x10 3717 #define OSC_PLLEN_bp 4 3719 #define OSC_XOSCEN_bm 0x08 3720 #define OSC_XOSCEN_bp 3 3722 #define OSC_RC32KEN_bm 0x04 3723 #define OSC_RC32KEN_bp 2 3725 #define OSC_RC32MEN_bm 0x02 3726 #define OSC_RC32MEN_bp 1 3728 #define OSC_RC2MEN_bm 0x01 3729 #define OSC_RC2MEN_bp 0 3733 #define OSC_PLLRDY_bm 0x10 3734 #define OSC_PLLRDY_bp 4 3736 #define OSC_XOSCRDY_bm 0x08 3737 #define OSC_XOSCRDY_bp 3 3739 #define OSC_RC32KRDY_bm 0x04 3740 #define OSC_RC32KRDY_bp 2 3742 #define OSC_RC32MRDY_bm 0x02 3743 #define OSC_RC32MRDY_bp 1 3745 #define OSC_RC2MRDY_bm 0x01 3746 #define OSC_RC2MRDY_bp 0 3750 #define OSC_FRQRANGE_gm 0xC0 3751 #define OSC_FRQRANGE_gp 6 3752 #define OSC_FRQRANGE0_bm (1<<6) 3753 #define OSC_FRQRANGE0_bp 6 3754 #define OSC_FRQRANGE1_bm (1<<7) 3755 #define OSC_FRQRANGE1_bp 7 3757 #define OSC_X32KLPM_bm 0x20 3758 #define OSC_X32KLPM_bp 5 3760 #define OSC_XOSCSEL_gm 0x0F 3761 #define OSC_XOSCSEL_gp 0 3762 #define OSC_XOSCSEL0_bm (1<<0) 3763 #define OSC_XOSCSEL0_bp 0 3764 #define OSC_XOSCSEL1_bm (1<<1) 3765 #define OSC_XOSCSEL1_bp 1 3766 #define OSC_XOSCSEL2_bm (1<<2) 3767 #define OSC_XOSCSEL2_bp 2 3768 #define OSC_XOSCSEL3_bm (1<<3) 3769 #define OSC_XOSCSEL3_bp 3 3773 #define OSC_XOSCFDIF_bm 0x02 3774 #define OSC_XOSCFDIF_bp 1 3776 #define OSC_XOSCFDEN_bm 0x01 3777 #define OSC_XOSCFDEN_bp 0 3781 #define OSC_PLLSRC_gm 0xC0 3782 #define OSC_PLLSRC_gp 6 3783 #define OSC_PLLSRC0_bm (1<<6) 3784 #define OSC_PLLSRC0_bp 6 3785 #define OSC_PLLSRC1_bm (1<<7) 3786 #define OSC_PLLSRC1_bp 7 3788 #define OSC_PLLFAC_gm 0x1F 3789 #define OSC_PLLFAC_gp 0 3790 #define OSC_PLLFAC0_bm (1<<0) 3791 #define OSC_PLLFAC0_bp 0 3792 #define OSC_PLLFAC1_bm (1<<1) 3793 #define OSC_PLLFAC1_bp 1 3794 #define OSC_PLLFAC2_bm (1<<2) 3795 #define OSC_PLLFAC2_bp 2 3796 #define OSC_PLLFAC3_bm (1<<3) 3797 #define OSC_PLLFAC3_bp 3 3798 #define OSC_PLLFAC4_bm (1<<4) 3799 #define OSC_PLLFAC4_bp 4 3803 #define OSC_RC32MCREF_bm 0x02 3804 #define OSC_RC32MCREF_bp 1 3806 #define OSC_RC2MCREF_bm 0x01 3807 #define OSC_RC2MCREF_bp 0 3812 #define DFLL_ENABLE_bm 0x01 3813 #define DFLL_ENABLE_bp 0 3817 #define DFLL_CALL_gm 0x7F 3818 #define DFLL_CALL_gp 0 3819 #define DFLL_CALL0_bm (1<<0) 3820 #define DFLL_CALL0_bp 0 3821 #define DFLL_CALL1_bm (1<<1) 3822 #define DFLL_CALL1_bp 1 3823 #define DFLL_CALL2_bm (1<<2) 3824 #define DFLL_CALL2_bp 2 3825 #define DFLL_CALL3_bm (1<<3) 3826 #define DFLL_CALL3_bp 3 3827 #define DFLL_CALL4_bm (1<<4) 3828 #define DFLL_CALL4_bp 4 3829 #define DFLL_CALL5_bm (1<<5) 3830 #define DFLL_CALL5_bp 5 3831 #define DFLL_CALL6_bm (1<<6) 3832 #define DFLL_CALL6_bp 6 3836 #define DFLL_CALH_gm 0x3F 3837 #define DFLL_CALH_gp 0 3838 #define DFLL_CALH0_bm (1<<0) 3839 #define DFLL_CALH0_bp 0 3840 #define DFLL_CALH1_bm (1<<1) 3841 #define DFLL_CALH1_bp 1 3842 #define DFLL_CALH2_bm (1<<2) 3843 #define DFLL_CALH2_bp 2 3844 #define DFLL_CALH3_bm (1<<3) 3845 #define DFLL_CALH3_bp 3 3846 #define DFLL_CALH4_bm (1<<4) 3847 #define DFLL_CALH4_bp 4 3848 #define DFLL_CALH5_bm (1<<5) 3849 #define DFLL_CALH5_bp 5 3854 #define RST_SDRF_bm 0x40 3855 #define RST_SDRF_bp 6 3857 #define RST_SRF_bm 0x20 3858 #define RST_SRF_bp 5 3860 #define RST_PDIRF_bm 0x10 3861 #define RST_PDIRF_bp 4 3863 #define RST_WDRF_bm 0x08 3864 #define RST_WDRF_bp 3 3866 #define RST_BORF_bm 0x04 3867 #define RST_BORF_bp 2 3869 #define RST_EXTRF_bm 0x02 3870 #define RST_EXTRF_bp 1 3872 #define RST_PORF_bm 0x01 3873 #define RST_PORF_bp 0 3877 #define RST_SWRST_bm 0x01 3878 #define RST_SWRST_bp 0 3883 #define WDT_PER_gm 0x3C 3884 #define WDT_PER_gp 2 3885 #define WDT_PER0_bm (1<<2) 3886 #define WDT_PER0_bp 2 3887 #define WDT_PER1_bm (1<<3) 3888 #define WDT_PER1_bp 3 3889 #define WDT_PER2_bm (1<<4) 3890 #define WDT_PER2_bp 4 3891 #define WDT_PER3_bm (1<<5) 3892 #define WDT_PER3_bp 5 3894 #define WDT_ENABLE_bm 0x02 3895 #define WDT_ENABLE_bp 1 3897 #define WDT_CEN_bm 0x01 3898 #define WDT_CEN_bp 0 3902 #define WDT_WPER_gm 0x3C 3903 #define WDT_WPER_gp 2 3904 #define WDT_WPER0_bm (1<<2) 3905 #define WDT_WPER0_bp 2 3906 #define WDT_WPER1_bm (1<<3) 3907 #define WDT_WPER1_bp 3 3908 #define WDT_WPER2_bm (1<<4) 3909 #define WDT_WPER2_bp 4 3910 #define WDT_WPER3_bm (1<<5) 3911 #define WDT_WPER3_bp 5 3913 #define WDT_WEN_bm 0x02 3914 #define WDT_WEN_bp 1 3916 #define WDT_WCEN_bm 0x01 3917 #define WDT_WCEN_bp 0 3921 #define WDT_SYNCBUSY_bm 0x01 3922 #define WDT_SYNCBUSY_bp 0 3927 #define MCU_JTAGD_bm 0x01 3928 #define MCU_JTAGD_bp 0 3932 #define MCU_EVSYS1LOCK_bm 0x10 3933 #define MCU_EVSYS1LOCK_bp 4 3935 #define MCU_EVSYS0LOCK_bm 0x01 3936 #define MCU_EVSYS0LOCK_bp 0 3940 #define MCU_AWEXELOCK_bm 0x04 3941 #define MCU_AWEXELOCK_bp 2 3943 #define MCU_AWEXCLOCK_bm 0x01 3944 #define MCU_AWEXCLOCK_bp 0 3949 #define PMIC_NMIEX_bm 0x80 3950 #define PMIC_NMIEX_bp 7 3952 #define PMIC_HILVLEX_bm 0x04 3953 #define PMIC_HILVLEX_bp 2 3955 #define PMIC_MEDLVLEX_bm 0x02 3956 #define PMIC_MEDLVLEX_bp 1 3958 #define PMIC_LOLVLEX_bm 0x01 3959 #define PMIC_LOLVLEX_bp 0 3963 #define PMIC_RREN_bm 0x80 3964 #define PMIC_RREN_bp 7 3966 #define PMIC_IVSEL_bm 0x40 3967 #define PMIC_IVSEL_bp 6 3969 #define PMIC_HILVLEN_bm 0x04 3970 #define PMIC_HILVLEN_bp 2 3972 #define PMIC_MEDLVLEN_bm 0x02 3973 #define PMIC_MEDLVLEN_bp 1 3975 #define PMIC_LOLVLEN_bm 0x01 3976 #define PMIC_LOLVLEN_bp 0 3981 #define DMA_CH_ENABLE_bm 0x80 3982 #define DMA_CH_ENABLE_bp 7 3984 #define DMA_CH_RESET_bm 0x40 3985 #define DMA_CH_RESET_bp 6 3987 #define DMA_CH_REPEAT_bm 0x20 3988 #define DMA_CH_REPEAT_bp 5 3990 #define DMA_CH_TRFREQ_bm 0x10 3991 #define DMA_CH_TRFREQ_bp 4 3993 #define DMA_CH_SINGLE_bm 0x04 3994 #define DMA_CH_SINGLE_bp 2 3996 #define DMA_CH_BURSTLEN_gm 0x03 3997 #define DMA_CH_BURSTLEN_gp 0 3998 #define DMA_CH_BURSTLEN0_bm (1<<0) 3999 #define DMA_CH_BURSTLEN0_bp 0 4000 #define DMA_CH_BURSTLEN1_bm (1<<1) 4001 #define DMA_CH_BURSTLEN1_bp 1 4005 #define DMA_CH_CHBUSY_bm 0x80 4006 #define DMA_CH_CHBUSY_bp 7 4008 #define DMA_CH_CHPEND_bm 0x40 4009 #define DMA_CH_CHPEND_bp 6 4011 #define DMA_CH_ERRIF_bm 0x20 4012 #define DMA_CH_ERRIF_bp 5 4014 #define DMA_CH_TRNIF_bm 0x10 4015 #define DMA_CH_TRNIF_bp 4 4017 #define DMA_CH_ERRINTLVL_gm 0x0C 4018 #define DMA_CH_ERRINTLVL_gp 2 4019 #define DMA_CH_ERRINTLVL0_bm (1<<2) 4020 #define DMA_CH_ERRINTLVL0_bp 2 4021 #define DMA_CH_ERRINTLVL1_bm (1<<3) 4022 #define DMA_CH_ERRINTLVL1_bp 3 4024 #define DMA_CH_TRNINTLVL_gm 0x03 4025 #define DMA_CH_TRNINTLVL_gp 0 4026 #define DMA_CH_TRNINTLVL0_bm (1<<0) 4027 #define DMA_CH_TRNINTLVL0_bp 0 4028 #define DMA_CH_TRNINTLVL1_bm (1<<1) 4029 #define DMA_CH_TRNINTLVL1_bp 1 4033 #define DMA_CH_SRCRELOAD_gm 0xC0 4034 #define DMA_CH_SRCRELOAD_gp 6 4035 #define DMA_CH_SRCRELOAD0_bm (1<<6) 4036 #define DMA_CH_SRCRELOAD0_bp 6 4037 #define DMA_CH_SRCRELOAD1_bm (1<<7) 4038 #define DMA_CH_SRCRELOAD1_bp 7 4040 #define DMA_CH_SRCDIR_gm 0x30 4041 #define DMA_CH_SRCDIR_gp 4 4042 #define DMA_CH_SRCDIR0_bm (1<<4) 4043 #define DMA_CH_SRCDIR0_bp 4 4044 #define DMA_CH_SRCDIR1_bm (1<<5) 4045 #define DMA_CH_SRCDIR1_bp 5 4047 #define DMA_CH_DESTRELOAD_gm 0x0C 4048 #define DMA_CH_DESTRELOAD_gp 2 4049 #define DMA_CH_DESTRELOAD0_bm (1<<2) 4050 #define DMA_CH_DESTRELOAD0_bp 2 4051 #define DMA_CH_DESTRELOAD1_bm (1<<3) 4052 #define DMA_CH_DESTRELOAD1_bp 3 4054 #define DMA_CH_DESTDIR_gm 0x03 4055 #define DMA_CH_DESTDIR_gp 0 4056 #define DMA_CH_DESTDIR0_bm (1<<0) 4057 #define DMA_CH_DESTDIR0_bp 0 4058 #define DMA_CH_DESTDIR1_bm (1<<1) 4059 #define DMA_CH_DESTDIR1_bp 1 4063 #define DMA_CH_TRIGSRC_gm 0xFF 4064 #define DMA_CH_TRIGSRC_gp 0 4065 #define DMA_CH_TRIGSRC0_bm (1<<0) 4066 #define DMA_CH_TRIGSRC0_bp 0 4067 #define DMA_CH_TRIGSRC1_bm (1<<1) 4068 #define DMA_CH_TRIGSRC1_bp 1 4069 #define DMA_CH_TRIGSRC2_bm (1<<2) 4070 #define DMA_CH_TRIGSRC2_bp 2 4071 #define DMA_CH_TRIGSRC3_bm (1<<3) 4072 #define DMA_CH_TRIGSRC3_bp 3 4073 #define DMA_CH_TRIGSRC4_bm (1<<4) 4074 #define DMA_CH_TRIGSRC4_bp 4 4075 #define DMA_CH_TRIGSRC5_bm (1<<5) 4076 #define DMA_CH_TRIGSRC5_bp 5 4077 #define DMA_CH_TRIGSRC6_bm (1<<6) 4078 #define DMA_CH_TRIGSRC6_bp 6 4079 #define DMA_CH_TRIGSRC7_bm (1<<7) 4080 #define DMA_CH_TRIGSRC7_bp 7 4084 #define DMA_ENABLE_bm 0x80 4085 #define DMA_ENABLE_bp 7 4087 #define DMA_RESET_bm 0x40 4088 #define DMA_RESET_bp 6 4090 #define DMA_DBUFMODE_gm 0x0C 4091 #define DMA_DBUFMODE_gp 2 4092 #define DMA_DBUFMODE0_bm (1<<2) 4093 #define DMA_DBUFMODE0_bp 2 4094 #define DMA_DBUFMODE1_bm (1<<3) 4095 #define DMA_DBUFMODE1_bp 3 4097 #define DMA_PRIMODE_gm 0x03 4098 #define DMA_PRIMODE_gp 0 4099 #define DMA_PRIMODE0_bm (1<<0) 4100 #define DMA_PRIMODE0_bp 0 4101 #define DMA_PRIMODE1_bm (1<<1) 4102 #define DMA_PRIMODE1_bp 1 4106 #define DMA_CH3ERRIF_bm 0x80 4107 #define DMA_CH3ERRIF_bp 7 4109 #define DMA_CH2ERRIF_bm 0x40 4110 #define DMA_CH2ERRIF_bp 6 4112 #define DMA_CH1ERRIF_bm 0x20 4113 #define DMA_CH1ERRIF_bp 5 4115 #define DMA_CH0ERRIF_bm 0x10 4116 #define DMA_CH0ERRIF_bp 4 4118 #define DMA_CH3TRNIF_bm 0x08 4119 #define DMA_CH3TRNIF_bp 3 4121 #define DMA_CH2TRNIF_bm 0x04 4122 #define DMA_CH2TRNIF_bp 2 4124 #define DMA_CH1TRNIF_bm 0x02 4125 #define DMA_CH1TRNIF_bp 1 4127 #define DMA_CH0TRNIF_bm 0x01 4128 #define DMA_CH0TRNIF_bp 0 4132 #define DMA_CH3BUSY_bm 0x80 4133 #define DMA_CH3BUSY_bp 7 4135 #define DMA_CH2BUSY_bm 0x40 4136 #define DMA_CH2BUSY_bp 6 4138 #define DMA_CH1BUSY_bm 0x20 4139 #define DMA_CH1BUSY_bp 5 4141 #define DMA_CH0BUSY_bm 0x10 4142 #define DMA_CH0BUSY_bp 4 4144 #define DMA_CH3PEND_bm 0x08 4145 #define DMA_CH3PEND_bp 3 4147 #define DMA_CH2PEND_bm 0x04 4148 #define DMA_CH2PEND_bp 2 4150 #define DMA_CH1PEND_bm 0x02 4151 #define DMA_CH1PEND_bp 1 4153 #define DMA_CH0PEND_bm 0x01 4154 #define DMA_CH0PEND_bp 0 4159 #define EVSYS_CHMUX_gm 0xFF 4160 #define EVSYS_CHMUX_gp 0 4161 #define EVSYS_CHMUX0_bm (1<<0) 4162 #define EVSYS_CHMUX0_bp 0 4163 #define EVSYS_CHMUX1_bm (1<<1) 4164 #define EVSYS_CHMUX1_bp 1 4165 #define EVSYS_CHMUX2_bm (1<<2) 4166 #define EVSYS_CHMUX2_bp 2 4167 #define EVSYS_CHMUX3_bm (1<<3) 4168 #define EVSYS_CHMUX3_bp 3 4169 #define EVSYS_CHMUX4_bm (1<<4) 4170 #define EVSYS_CHMUX4_bp 4 4171 #define EVSYS_CHMUX5_bm (1<<5) 4172 #define EVSYS_CHMUX5_bp 5 4173 #define EVSYS_CHMUX6_bm (1<<6) 4174 #define EVSYS_CHMUX6_bp 6 4175 #define EVSYS_CHMUX7_bm (1<<7) 4176 #define EVSYS_CHMUX7_bp 7 4327 #define EVSYS_QDIRM_gm 0x60 4328 #define EVSYS_QDIRM_gp 5 4329 #define EVSYS_QDIRM0_bm (1<<5) 4330 #define EVSYS_QDIRM0_bp 5 4331 #define EVSYS_QDIRM1_bm (1<<6) 4332 #define EVSYS_QDIRM1_bp 6 4334 #define EVSYS_QDIEN_bm 0x10 4335 #define EVSYS_QDIEN_bp 4 4337 #define EVSYS_QDEN_bm 0x08 4338 #define EVSYS_QDEN_bp 3 4340 #define EVSYS_DIGFILT_gm 0x07 4341 #define EVSYS_DIGFILT_gp 0 4342 #define EVSYS_DIGFILT0_bm (1<<0) 4343 #define EVSYS_DIGFILT0_bp 0 4344 #define EVSYS_DIGFILT1_bm (1<<1) 4345 #define EVSYS_DIGFILT1_bp 1 4346 #define EVSYS_DIGFILT2_bm (1<<2) 4347 #define EVSYS_DIGFILT2_bp 2 4455 #define NVM_CMD_gm 0xFF 4456 #define NVM_CMD_gp 0 4457 #define NVM_CMD0_bm (1<<0) 4458 #define NVM_CMD0_bp 0 4459 #define NVM_CMD1_bm (1<<1) 4460 #define NVM_CMD1_bp 1 4461 #define NVM_CMD2_bm (1<<2) 4462 #define NVM_CMD2_bp 2 4463 #define NVM_CMD3_bm (1<<3) 4464 #define NVM_CMD3_bp 3 4465 #define NVM_CMD4_bm (1<<4) 4466 #define NVM_CMD4_bp 4 4467 #define NVM_CMD5_bm (1<<5) 4468 #define NVM_CMD5_bp 5 4469 #define NVM_CMD6_bm (1<<6) 4470 #define NVM_CMD6_bp 6 4471 #define NVM_CMD7_bm (1<<7) 4472 #define NVM_CMD7_bp 7 4476 #define NVM_CMDEX_bm 0x01 4477 #define NVM_CMDEX_bp 0 4481 #define NVM_EEMAPEN_bm 0x08 4482 #define NVM_EEMAPEN_bp 3 4484 #define NVM_FPRM_bm 0x04 4485 #define NVM_FPRM_bp 2 4487 #define NVM_EPRM_bm 0x02 4488 #define NVM_EPRM_bp 1 4490 #define NVM_SPMLOCK_bm 0x01 4491 #define NVM_SPMLOCK_bp 0 4495 #define NVM_SPMLVL_gm 0x0C 4496 #define NVM_SPMLVL_gp 2 4497 #define NVM_SPMLVL0_bm (1<<2) 4498 #define NVM_SPMLVL0_bp 2 4499 #define NVM_SPMLVL1_bm (1<<3) 4500 #define NVM_SPMLVL1_bp 3 4502 #define NVM_EELVL_gm 0x03 4503 #define NVM_EELVL_gp 0 4504 #define NVM_EELVL0_bm (1<<0) 4505 #define NVM_EELVL0_bp 0 4506 #define NVM_EELVL1_bm (1<<1) 4507 #define NVM_EELVL1_bp 1 4511 #define NVM_NVMBUSY_bm 0x80 4512 #define NVM_NVMBUSY_bp 7 4514 #define NVM_FBUSY_bm 0x40 4515 #define NVM_FBUSY_bp 6 4517 #define NVM_EELOAD_bm 0x02 4518 #define NVM_EELOAD_bp 1 4520 #define NVM_FLOAD_bm 0x01 4521 #define NVM_FLOAD_bp 0 4525 #define NVM_BLBB_gm 0xC0 4526 #define NVM_BLBB_gp 6 4527 #define NVM_BLBB0_bm (1<<6) 4528 #define NVM_BLBB0_bp 6 4529 #define NVM_BLBB1_bm (1<<7) 4530 #define NVM_BLBB1_bp 7 4532 #define NVM_BLBA_gm 0x30 4533 #define NVM_BLBA_gp 4 4534 #define NVM_BLBA0_bm (1<<4) 4535 #define NVM_BLBA0_bp 4 4536 #define NVM_BLBA1_bm (1<<5) 4537 #define NVM_BLBA1_bp 5 4539 #define NVM_BLBAT_gm 0x0C 4540 #define NVM_BLBAT_gp 2 4541 #define NVM_BLBAT0_bm (1<<2) 4542 #define NVM_BLBAT0_bp 2 4543 #define NVM_BLBAT1_bm (1<<3) 4544 #define NVM_BLBAT1_bp 3 4546 #define NVM_LB_gm 0x03 4548 #define NVM_LB0_bm (1<<0) 4549 #define NVM_LB0_bp 0 4550 #define NVM_LB1_bm (1<<1) 4551 #define NVM_LB1_bp 1 4555 #define NVM_LOCKBITS_BLBB_gm 0xC0 4556 #define NVM_LOCKBITS_BLBB_gp 6 4557 #define NVM_LOCKBITS_BLBB0_bm (1<<6) 4558 #define NVM_LOCKBITS_BLBB0_bp 6 4559 #define NVM_LOCKBITS_BLBB1_bm (1<<7) 4560 #define NVM_LOCKBITS_BLBB1_bp 7 4562 #define NVM_LOCKBITS_BLBA_gm 0x30 4563 #define NVM_LOCKBITS_BLBA_gp 4 4564 #define NVM_LOCKBITS_BLBA0_bm (1<<4) 4565 #define NVM_LOCKBITS_BLBA0_bp 4 4566 #define NVM_LOCKBITS_BLBA1_bm (1<<5) 4567 #define NVM_LOCKBITS_BLBA1_bp 5 4569 #define NVM_LOCKBITS_BLBAT_gm 0x0C 4570 #define NVM_LOCKBITS_BLBAT_gp 2 4571 #define NVM_LOCKBITS_BLBAT0_bm (1<<2) 4572 #define NVM_LOCKBITS_BLBAT0_bp 2 4573 #define NVM_LOCKBITS_BLBAT1_bm (1<<3) 4574 #define NVM_LOCKBITS_BLBAT1_bp 3 4576 #define NVM_LOCKBITS_LB_gm 0x03 4577 #define NVM_LOCKBITS_LB_gp 0 4578 #define NVM_LOCKBITS_LB0_bm (1<<0) 4579 #define NVM_LOCKBITS_LB0_bp 0 4580 #define NVM_LOCKBITS_LB1_bm (1<<1) 4581 #define NVM_LOCKBITS_LB1_bp 1 4585 #define NVM_FUSES_JTAGUSERID_gm 0xFF 4586 #define NVM_FUSES_JTAGUSERID_gp 0 4587 #define NVM_FUSES_JTAGUSERID0_bm (1<<0) 4588 #define NVM_FUSES_JTAGUSERID0_bp 0 4589 #define NVM_FUSES_JTAGUSERID1_bm (1<<1) 4590 #define NVM_FUSES_JTAGUSERID1_bp 1 4591 #define NVM_FUSES_JTAGUSERID2_bm (1<<2) 4592 #define NVM_FUSES_JTAGUSERID2_bp 2 4593 #define NVM_FUSES_JTAGUSERID3_bm (1<<3) 4594 #define NVM_FUSES_JTAGUSERID3_bp 3 4595 #define NVM_FUSES_JTAGUSERID4_bm (1<<4) 4596 #define NVM_FUSES_JTAGUSERID4_bp 4 4597 #define NVM_FUSES_JTAGUSERID5_bm (1<<5) 4598 #define NVM_FUSES_JTAGUSERID5_bp 5 4599 #define NVM_FUSES_JTAGUSERID6_bm (1<<6) 4600 #define NVM_FUSES_JTAGUSERID6_bp 6 4601 #define NVM_FUSES_JTAGUSERID7_bm (1<<7) 4602 #define NVM_FUSES_JTAGUSERID7_bp 7 4606 #define NVM_FUSES_WDWP_gm 0xF0 4607 #define NVM_FUSES_WDWP_gp 4 4608 #define NVM_FUSES_WDWP0_bm (1<<4) 4609 #define NVM_FUSES_WDWP0_bp 4 4610 #define NVM_FUSES_WDWP1_bm (1<<5) 4611 #define NVM_FUSES_WDWP1_bp 5 4612 #define NVM_FUSES_WDWP2_bm (1<<6) 4613 #define NVM_FUSES_WDWP2_bp 6 4614 #define NVM_FUSES_WDWP3_bm (1<<7) 4615 #define NVM_FUSES_WDWP3_bp 7 4617 #define NVM_FUSES_WDP_gm 0x0F 4618 #define NVM_FUSES_WDP_gp 0 4619 #define NVM_FUSES_WDP0_bm (1<<0) 4620 #define NVM_FUSES_WDP0_bp 0 4621 #define NVM_FUSES_WDP1_bm (1<<1) 4622 #define NVM_FUSES_WDP1_bp 1 4623 #define NVM_FUSES_WDP2_bm (1<<2) 4624 #define NVM_FUSES_WDP2_bp 2 4625 #define NVM_FUSES_WDP3_bm (1<<3) 4626 #define NVM_FUSES_WDP3_bp 3 4630 #define NVM_FUSES_DVSDON_bm 0x80 4631 #define NVM_FUSES_DVSDON_bp 7 4633 #define NVM_FUSES_BOOTRST_bm 0x40 4634 #define NVM_FUSES_BOOTRST_bp 6 4636 #define NVM_FUSES_BODPD_gm 0x03 4637 #define NVM_FUSES_BODPD_gp 0 4638 #define NVM_FUSES_BODPD0_bm (1<<0) 4639 #define NVM_FUSES_BODPD0_bp 0 4640 #define NVM_FUSES_BODPD1_bm (1<<1) 4641 #define NVM_FUSES_BODPD1_bp 1 4645 #define NVM_FUSES_SUT_gm 0x0C 4646 #define NVM_FUSES_SUT_gp 2 4647 #define NVM_FUSES_SUT0_bm (1<<2) 4648 #define NVM_FUSES_SUT0_bp 2 4649 #define NVM_FUSES_SUT1_bm (1<<3) 4650 #define NVM_FUSES_SUT1_bp 3 4652 #define NVM_FUSES_WDLOCK_bm 0x02 4653 #define NVM_FUSES_WDLOCK_bp 1 4655 #define NVM_FUSES_JTAGEN_bm 0x01 4656 #define NVM_FUSES_JTAGEN_bp 0 4660 #define NVM_FUSES_BODACT_gm 0x30 4661 #define NVM_FUSES_BODACT_gp 4 4662 #define NVM_FUSES_BODACT0_bm (1<<4) 4663 #define NVM_FUSES_BODACT0_bp 4 4664 #define NVM_FUSES_BODACT1_bm (1<<5) 4665 #define NVM_FUSES_BODACT1_bp 5 4667 #define NVM_FUSES_EESAVE_bm 0x08 4668 #define NVM_FUSES_EESAVE_bp 3 4670 #define NVM_FUSES_BODLVL_gm 0x07 4671 #define NVM_FUSES_BODLVL_gp 0 4672 #define NVM_FUSES_BODLVL0_bm (1<<0) 4673 #define NVM_FUSES_BODLVL0_bp 0 4674 #define NVM_FUSES_BODLVL1_bm (1<<1) 4675 #define NVM_FUSES_BODLVL1_bp 1 4676 #define NVM_FUSES_BODLVL2_bm (1<<2) 4677 #define NVM_FUSES_BODLVL2_bp 2 4682 #define AC_INTMODE_gm 0xC0 4683 #define AC_INTMODE_gp 6 4684 #define AC_INTMODE0_bm (1<<6) 4685 #define AC_INTMODE0_bp 6 4686 #define AC_INTMODE1_bm (1<<7) 4687 #define AC_INTMODE1_bp 7 4689 #define AC_INTLVL_gm 0x30 4690 #define AC_INTLVL_gp 4 4691 #define AC_INTLVL0_bm (1<<4) 4692 #define AC_INTLVL0_bp 4 4693 #define AC_INTLVL1_bm (1<<5) 4694 #define AC_INTLVL1_bp 5 4696 #define AC_HSMODE_bm 0x08 4697 #define AC_HSMODE_bp 3 4699 #define AC_HYSMODE_gm 0x06 4700 #define AC_HYSMODE_gp 1 4701 #define AC_HYSMODE0_bm (1<<1) 4702 #define AC_HYSMODE0_bp 1 4703 #define AC_HYSMODE1_bm (1<<2) 4704 #define AC_HYSMODE1_bp 2 4706 #define AC_ENABLE_bm 0x01 4707 #define AC_ENABLE_bp 0 4740 #define AC_MUXPOS_gm 0x38 4741 #define AC_MUXPOS_gp 3 4742 #define AC_MUXPOS0_bm (1<<3) 4743 #define AC_MUXPOS0_bp 3 4744 #define AC_MUXPOS1_bm (1<<4) 4745 #define AC_MUXPOS1_bp 4 4746 #define AC_MUXPOS2_bm (1<<5) 4747 #define AC_MUXPOS2_bp 5 4749 #define AC_MUXNEG_gm 0x07 4750 #define AC_MUXNEG_gp 0 4751 #define AC_MUXNEG0_bm (1<<0) 4752 #define AC_MUXNEG0_bp 0 4753 #define AC_MUXNEG1_bm (1<<1) 4754 #define AC_MUXNEG1_bp 1 4755 #define AC_MUXNEG2_bm (1<<2) 4756 #define AC_MUXNEG2_bp 2 4780 #define AC_AC0OUT_bm 0x01 4781 #define AC_AC0OUT_bp 0 4785 #define AC_SCALEFAC_gm 0x3F 4786 #define AC_SCALEFAC_gp 0 4787 #define AC_SCALEFAC0_bm (1<<0) 4788 #define AC_SCALEFAC0_bp 0 4789 #define AC_SCALEFAC1_bm (1<<1) 4790 #define AC_SCALEFAC1_bp 1 4791 #define AC_SCALEFAC2_bm (1<<2) 4792 #define AC_SCALEFAC2_bp 2 4793 #define AC_SCALEFAC3_bm (1<<3) 4794 #define AC_SCALEFAC3_bp 3 4795 #define AC_SCALEFAC4_bm (1<<4) 4796 #define AC_SCALEFAC4_bp 4 4797 #define AC_SCALEFAC5_bm (1<<5) 4798 #define AC_SCALEFAC5_bp 5 4802 #define AC_WEN_bm 0x10 4805 #define AC_WINTMODE_gm 0x0C 4806 #define AC_WINTMODE_gp 2 4807 #define AC_WINTMODE0_bm (1<<2) 4808 #define AC_WINTMODE0_bp 2 4809 #define AC_WINTMODE1_bm (1<<3) 4810 #define AC_WINTMODE1_bp 3 4812 #define AC_WINTLVL_gm 0x03 4813 #define AC_WINTLVL_gp 0 4814 #define AC_WINTLVL0_bm (1<<0) 4815 #define AC_WINTLVL0_bp 0 4816 #define AC_WINTLVL1_bm (1<<1) 4817 #define AC_WINTLVL1_bp 1 4821 #define AC_WSTATE_gm 0xC0 4822 #define AC_WSTATE_gp 6 4823 #define AC_WSTATE0_bm (1<<6) 4824 #define AC_WSTATE0_bp 6 4825 #define AC_WSTATE1_bm (1<<7) 4826 #define AC_WSTATE1_bp 7 4828 #define AC_AC1STATE_bm 0x20 4829 #define AC_AC1STATE_bp 5 4831 #define AC_AC0STATE_bm 0x10 4832 #define AC_AC0STATE_bp 4 4834 #define AC_WIF_bm 0x04 4837 #define AC_AC1IF_bm 0x02 4838 #define AC_AC1IF_bp 1 4840 #define AC_AC0IF_bm 0x01 4841 #define AC_AC0IF_bp 0 4846 #define ADC_CH_START_bm 0x80 4847 #define ADC_CH_START_bp 7 4849 #define ADC_CH_GAINFAC_gm 0x1C 4850 #define ADC_CH_GAINFAC_gp 2 4851 #define ADC_CH_GAINFAC0_bm (1<<2) 4852 #define ADC_CH_GAINFAC0_bp 2 4853 #define ADC_CH_GAINFAC1_bm (1<<3) 4854 #define ADC_CH_GAINFAC1_bp 3 4855 #define ADC_CH_GAINFAC2_bm (1<<4) 4856 #define ADC_CH_GAINFAC2_bp 4 4858 #define ADC_CH_INPUTMODE_gm 0x03 4859 #define ADC_CH_INPUTMODE_gp 0 4860 #define ADC_CH_INPUTMODE0_bm (1<<0) 4861 #define ADC_CH_INPUTMODE0_bp 0 4862 #define ADC_CH_INPUTMODE1_bm (1<<1) 4863 #define ADC_CH_INPUTMODE1_bp 1 4867 #define ADC_CH_MUXPOS_gm 0x78 4868 #define ADC_CH_MUXPOS_gp 3 4869 #define ADC_CH_MUXPOS0_bm (1<<3) 4870 #define ADC_CH_MUXPOS0_bp 3 4871 #define ADC_CH_MUXPOS1_bm (1<<4) 4872 #define ADC_CH_MUXPOS1_bp 4 4873 #define ADC_CH_MUXPOS2_bm (1<<5) 4874 #define ADC_CH_MUXPOS2_bp 5 4875 #define ADC_CH_MUXPOS3_bm (1<<6) 4876 #define ADC_CH_MUXPOS3_bp 6 4878 #define ADC_CH_MUXINT_gm 0x78 4879 #define ADC_CH_MUXINT_gp 3 4880 #define ADC_CH_MUXINT0_bm (1<<3) 4881 #define ADC_CH_MUXINT0_bp 3 4882 #define ADC_CH_MUXINT1_bm (1<<4) 4883 #define ADC_CH_MUXINT1_bp 4 4884 #define ADC_CH_MUXINT2_bm (1<<5) 4885 #define ADC_CH_MUXINT2_bp 5 4886 #define ADC_CH_MUXINT3_bm (1<<6) 4887 #define ADC_CH_MUXINT3_bp 6 4889 #define ADC_CH_MUXNEG_gm 0x03 4890 #define ADC_CH_MUXNEG_gp 0 4891 #define ADC_CH_MUXNEG0_bm (1<<0) 4892 #define ADC_CH_MUXNEG0_bp 0 4893 #define ADC_CH_MUXNEG1_bm (1<<1) 4894 #define ADC_CH_MUXNEG1_bp 1 4898 #define ADC_CH_INTMODE_gm 0x0C 4899 #define ADC_CH_INTMODE_gp 2 4900 #define ADC_CH_INTMODE0_bm (1<<2) 4901 #define ADC_CH_INTMODE0_bp 2 4902 #define ADC_CH_INTMODE1_bm (1<<3) 4903 #define ADC_CH_INTMODE1_bp 3 4905 #define ADC_CH_INTLVL_gm 0x03 4906 #define ADC_CH_INTLVL_gp 0 4907 #define ADC_CH_INTLVL0_bm (1<<0) 4908 #define ADC_CH_INTLVL0_bp 0 4909 #define ADC_CH_INTLVL1_bm (1<<1) 4910 #define ADC_CH_INTLVL1_bp 1 4914 #define ADC_CH_CHIF_bm 0x01 4915 #define ADC_CH_CHIF_bp 0 4919 #define ADC_DMASEL_gm 0xC0 4920 #define ADC_DMASEL_gp 6 4921 #define ADC_DMASEL0_bm (1<<6) 4922 #define ADC_DMASEL0_bp 6 4923 #define ADC_DMASEL1_bm (1<<7) 4924 #define ADC_DMASEL1_bp 7 4926 #define ADC_CH3START_bm 0x20 4927 #define ADC_CH3START_bp 5 4929 #define ADC_CH2START_bm 0x10 4930 #define ADC_CH2START_bp 4 4932 #define ADC_CH1START_bm 0x08 4933 #define ADC_CH1START_bp 3 4935 #define ADC_CH0START_bm 0x04 4936 #define ADC_CH0START_bp 2 4938 #define ADC_FLUSH_bm 0x02 4939 #define ADC_FLUSH_bp 1 4941 #define ADC_ENABLE_bm 0x01 4942 #define ADC_ENABLE_bp 0 4946 #define ADC_CONMODE_bm 0x10 4947 #define ADC_CONMODE_bp 4 4949 #define ADC_FREERUN_bm 0x08 4950 #define ADC_FREERUN_bp 3 4952 #define ADC_RESOLUTION_gm 0x06 4953 #define ADC_RESOLUTION_gp 1 4954 #define ADC_RESOLUTION0_bm (1<<1) 4955 #define ADC_RESOLUTION0_bp 1 4956 #define ADC_RESOLUTION1_bm (1<<2) 4957 #define ADC_RESOLUTION1_bp 2 4961 #define ADC_REFSEL_gm 0x30 4962 #define ADC_REFSEL_gp 4 4963 #define ADC_REFSEL0_bm (1<<4) 4964 #define ADC_REFSEL0_bp 4 4965 #define ADC_REFSEL1_bm (1<<5) 4966 #define ADC_REFSEL1_bp 5 4968 #define ADC_BANDGAP_bm 0x02 4969 #define ADC_BANDGAP_bp 1 4971 #define ADC_TEMPREF_bm 0x01 4972 #define ADC_TEMPREF_bp 0 4976 #define ADC_SWEEP_gm 0xC0 4977 #define ADC_SWEEP_gp 6 4978 #define ADC_SWEEP0_bm (1<<6) 4979 #define ADC_SWEEP0_bp 6 4980 #define ADC_SWEEP1_bm (1<<7) 4981 #define ADC_SWEEP1_bp 7 4983 #define ADC_EVSEL_gm 0x38 4984 #define ADC_EVSEL_gp 3 4985 #define ADC_EVSEL0_bm (1<<3) 4986 #define ADC_EVSEL0_bp 3 4987 #define ADC_EVSEL1_bm (1<<4) 4988 #define ADC_EVSEL1_bp 4 4989 #define ADC_EVSEL2_bm (1<<5) 4990 #define ADC_EVSEL2_bp 5 4992 #define ADC_EVACT_gm 0x07 4993 #define ADC_EVACT_gp 0 4994 #define ADC_EVACT0_bm (1<<0) 4995 #define ADC_EVACT0_bp 0 4996 #define ADC_EVACT1_bm (1<<1) 4997 #define ADC_EVACT1_bp 1 4998 #define ADC_EVACT2_bm (1<<2) 4999 #define ADC_EVACT2_bp 2 5003 #define ADC_PRESCALER_gm 0x07 5004 #define ADC_PRESCALER_gp 0 5005 #define ADC_PRESCALER0_bm (1<<0) 5006 #define ADC_PRESCALER0_bp 0 5007 #define ADC_PRESCALER1_bm (1<<1) 5008 #define ADC_PRESCALER1_bp 1 5009 #define ADC_PRESCALER2_bm (1<<2) 5010 #define ADC_PRESCALER2_bp 2 5014 #define ADC_CAL_bm 0x01 5015 #define ADC_CAL_bp 0 5019 #define ADC_CH3IF_bm 0x08 5020 #define ADC_CH3IF_bp 3 5022 #define ADC_CH2IF_bm 0x04 5023 #define ADC_CH2IF_bp 2 5025 #define ADC_CH1IF_bm 0x02 5026 #define ADC_CH1IF_bp 1 5028 #define ADC_CH0IF_bm 0x01 5029 #define ADC_CH0IF_bp 0 5034 #define DAC_IDOEN_bm 0x10 5035 #define DAC_IDOEN_bp 4 5037 #define DAC_CH1EN_bm 0x08 5038 #define DAC_CH1EN_bp 3 5040 #define DAC_CH0EN_bm 0x04 5041 #define DAC_CH0EN_bp 2 5043 #define DAC_LPMODE_bm 0x02 5044 #define DAC_LPMODE_bp 1 5046 #define DAC_ENABLE_bm 0x01 5047 #define DAC_ENABLE_bp 0 5051 #define DAC_CHSEL_gm 0x60 5052 #define DAC_CHSEL_gp 5 5053 #define DAC_CHSEL0_bm (1<<5) 5054 #define DAC_CHSEL0_bp 5 5055 #define DAC_CHSEL1_bm (1<<6) 5056 #define DAC_CHSEL1_bp 6 5058 #define DAC_CH1TRIG_bm 0x02 5059 #define DAC_CH1TRIG_bp 1 5061 #define DAC_CH0TRIG_bm 0x01 5062 #define DAC_CH0TRIG_bp 0 5066 #define DAC_REFSEL_gm 0x18 5067 #define DAC_REFSEL_gp 3 5068 #define DAC_REFSEL0_bm (1<<3) 5069 #define DAC_REFSEL0_bp 3 5070 #define DAC_REFSEL1_bm (1<<4) 5071 #define DAC_REFSEL1_bp 4 5073 #define DAC_LEFTADJ_bm 0x01 5074 #define DAC_LEFTADJ_bp 0 5078 #define DAC_EVSEL_gm 0x07 5079 #define DAC_EVSEL_gp 0 5080 #define DAC_EVSEL0_bm (1<<0) 5081 #define DAC_EVSEL0_bp 0 5082 #define DAC_EVSEL1_bm (1<<1) 5083 #define DAC_EVSEL1_bp 1 5084 #define DAC_EVSEL2_bm (1<<2) 5085 #define DAC_EVSEL2_bp 2 5089 #define DAC_CONINTVAL_gm 0x70 5090 #define DAC_CONINTVAL_gp 4 5091 #define DAC_CONINTVAL0_bm (1<<4) 5092 #define DAC_CONINTVAL0_bp 4 5093 #define DAC_CONINTVAL1_bm (1<<5) 5094 #define DAC_CONINTVAL1_bp 5 5095 #define DAC_CONINTVAL2_bm (1<<6) 5096 #define DAC_CONINTVAL2_bp 6 5098 #define DAC_REFRESH_gm 0x0F 5099 #define DAC_REFRESH_gp 0 5100 #define DAC_REFRESH0_bm (1<<0) 5101 #define DAC_REFRESH0_bp 0 5102 #define DAC_REFRESH1_bm (1<<1) 5103 #define DAC_REFRESH1_bp 1 5104 #define DAC_REFRESH2_bm (1<<2) 5105 #define DAC_REFRESH2_bp 2 5106 #define DAC_REFRESH3_bm (1<<3) 5107 #define DAC_REFRESH3_bp 3 5111 #define DAC_CH1DRE_bm 0x02 5112 #define DAC_CH1DRE_bp 1 5114 #define DAC_CH0DRE_bm 0x01 5115 #define DAC_CH0DRE_bp 0 5120 #define RTC_PRESCALER_gm 0x07 5121 #define RTC_PRESCALER_gp 0 5122 #define RTC_PRESCALER0_bm (1<<0) 5123 #define RTC_PRESCALER0_bp 0 5124 #define RTC_PRESCALER1_bm (1<<1) 5125 #define RTC_PRESCALER1_bp 1 5126 #define RTC_PRESCALER2_bm (1<<2) 5127 #define RTC_PRESCALER2_bp 2 5131 #define RTC_SYNCBUSY_bm 0x01 5132 #define RTC_SYNCBUSY_bp 0 5136 #define RTC_COMPINTLVL_gm 0x0C 5137 #define RTC_COMPINTLVL_gp 2 5138 #define RTC_COMPINTLVL0_bm (1<<2) 5139 #define RTC_COMPINTLVL0_bp 2 5140 #define RTC_COMPINTLVL1_bm (1<<3) 5141 #define RTC_COMPINTLVL1_bp 3 5143 #define RTC_OVFINTLVL_gm 0x03 5144 #define RTC_OVFINTLVL_gp 0 5145 #define RTC_OVFINTLVL0_bm (1<<0) 5146 #define RTC_OVFINTLVL0_bp 0 5147 #define RTC_OVFINTLVL1_bm (1<<1) 5148 #define RTC_OVFINTLVL1_bp 1 5152 #define RTC_COMPIF_bm 0x02 5153 #define RTC_COMPIF_bp 1 5155 #define RTC_OVFIF_bm 0x01 5156 #define RTC_OVFIF_bp 0 5161 #define EBI_CS_ASPACE_gm 0x7C 5162 #define EBI_CS_ASPACE_gp 2 5163 #define EBI_CS_ASPACE0_bm (1<<2) 5164 #define EBI_CS_ASPACE0_bp 2 5165 #define EBI_CS_ASPACE1_bm (1<<3) 5166 #define EBI_CS_ASPACE1_bp 3 5167 #define EBI_CS_ASPACE2_bm (1<<4) 5168 #define EBI_CS_ASPACE2_bp 4 5169 #define EBI_CS_ASPACE3_bm (1<<5) 5170 #define EBI_CS_ASPACE3_bp 5 5171 #define EBI_CS_ASPACE4_bm (1<<6) 5172 #define EBI_CS_ASPACE4_bp 6 5174 #define EBI_CS_MODE_gm 0x03 5175 #define EBI_CS_MODE_gp 0 5176 #define EBI_CS_MODE0_bm (1<<0) 5177 #define EBI_CS_MODE0_bp 0 5178 #define EBI_CS_MODE1_bm (1<<1) 5179 #define EBI_CS_MODE1_bp 1 5183 #define EBI_CS_SRWS_gm 0x07 5184 #define EBI_CS_SRWS_gp 0 5185 #define EBI_CS_SRWS0_bm (1<<0) 5186 #define EBI_CS_SRWS0_bp 0 5187 #define EBI_CS_SRWS1_bm (1<<1) 5188 #define EBI_CS_SRWS1_bp 1 5189 #define EBI_CS_SRWS2_bm (1<<2) 5190 #define EBI_CS_SRWS2_bp 2 5192 #define EBI_CS_SDINITDONE_bm 0x80 5193 #define EBI_CS_SDINITDONE_bp 7 5195 #define EBI_CS_SDSREN_bm 0x04 5196 #define EBI_CS_SDSREN_bp 2 5198 #define EBI_CS_SDMODE_gm 0x03 5199 #define EBI_CS_SDMODE_gp 0 5200 #define EBI_CS_SDMODE0_bm (1<<0) 5201 #define EBI_CS_SDMODE0_bp 0 5202 #define EBI_CS_SDMODE1_bm (1<<1) 5203 #define EBI_CS_SDMODE1_bp 1 5207 #define EBI_SDDATAW_gm 0xC0 5208 #define EBI_SDDATAW_gp 6 5209 #define EBI_SDDATAW0_bm (1<<6) 5210 #define EBI_SDDATAW0_bp 6 5211 #define EBI_SDDATAW1_bm (1<<7) 5212 #define EBI_SDDATAW1_bp 7 5214 #define EBI_LPCMODE_gm 0x30 5215 #define EBI_LPCMODE_gp 4 5216 #define EBI_LPCMODE0_bm (1<<4) 5217 #define EBI_LPCMODE0_bp 4 5218 #define EBI_LPCMODE1_bm (1<<5) 5219 #define EBI_LPCMODE1_bp 5 5221 #define EBI_SRMODE_gm 0x0C 5222 #define EBI_SRMODE_gp 2 5223 #define EBI_SRMODE0_bm (1<<2) 5224 #define EBI_SRMODE0_bp 2 5225 #define EBI_SRMODE1_bm (1<<3) 5226 #define EBI_SRMODE1_bp 3 5228 #define EBI_IFMODE_gm 0x03 5229 #define EBI_IFMODE_gp 0 5230 #define EBI_IFMODE0_bm (1<<0) 5231 #define EBI_IFMODE0_bp 0 5232 #define EBI_IFMODE1_bm (1<<1) 5233 #define EBI_IFMODE1_bp 1 5237 #define EBI_SDCAS_bm 0x08 5238 #define EBI_SDCAS_bp 3 5240 #define EBI_SDROW_bm 0x04 5241 #define EBI_SDROW_bp 2 5243 #define EBI_SDCOL_gm 0x03 5244 #define EBI_SDCOL_gp 0 5245 #define EBI_SDCOL0_bm (1<<0) 5246 #define EBI_SDCOL0_bp 0 5247 #define EBI_SDCOL1_bm (1<<1) 5248 #define EBI_SDCOL1_bp 1 5252 #define EBI_MRDLY_gm 0xC0 5253 #define EBI_MRDLY_gp 6 5254 #define EBI_MRDLY0_bm (1<<6) 5255 #define EBI_MRDLY0_bp 6 5256 #define EBI_MRDLY1_bm (1<<7) 5257 #define EBI_MRDLY1_bp 7 5259 #define EBI_ROWCYCDLY_gm 0x38 5260 #define EBI_ROWCYCDLY_gp 3 5261 #define EBI_ROWCYCDLY0_bm (1<<3) 5262 #define EBI_ROWCYCDLY0_bp 3 5263 #define EBI_ROWCYCDLY1_bm (1<<4) 5264 #define EBI_ROWCYCDLY1_bp 4 5265 #define EBI_ROWCYCDLY2_bm (1<<5) 5266 #define EBI_ROWCYCDLY2_bp 5 5268 #define EBI_RPDLY_gm 0x07 5269 #define EBI_RPDLY_gp 0 5270 #define EBI_RPDLY0_bm (1<<0) 5271 #define EBI_RPDLY0_bp 0 5272 #define EBI_RPDLY1_bm (1<<1) 5273 #define EBI_RPDLY1_bp 1 5274 #define EBI_RPDLY2_bm (1<<2) 5275 #define EBI_RPDLY2_bp 2 5279 #define EBI_WRDLY_gm 0xC0 5280 #define EBI_WRDLY_gp 6 5281 #define EBI_WRDLY0_bm (1<<6) 5282 #define EBI_WRDLY0_bp 6 5283 #define EBI_WRDLY1_bm (1<<7) 5284 #define EBI_WRDLY1_bp 7 5286 #define EBI_ESRDLY_gm 0x38 5287 #define EBI_ESRDLY_gp 3 5288 #define EBI_ESRDLY0_bm (1<<3) 5289 #define EBI_ESRDLY0_bp 3 5290 #define EBI_ESRDLY1_bm (1<<4) 5291 #define EBI_ESRDLY1_bp 4 5292 #define EBI_ESRDLY2_bm (1<<5) 5293 #define EBI_ESRDLY2_bp 5 5295 #define EBI_ROWCOLDLY_gm 0x07 5296 #define EBI_ROWCOLDLY_gp 0 5297 #define EBI_ROWCOLDLY0_bm (1<<0) 5298 #define EBI_ROWCOLDLY0_bp 0 5299 #define EBI_ROWCOLDLY1_bm (1<<1) 5300 #define EBI_ROWCOLDLY1_bp 1 5301 #define EBI_ROWCOLDLY2_bm (1<<2) 5302 #define EBI_ROWCOLDLY2_bp 2 5307 #define TWI_MASTER_INTLVL_gm 0xC0 5308 #define TWI_MASTER_INTLVL_gp 6 5309 #define TWI_MASTER_INTLVL0_bm (1<<6) 5310 #define TWI_MASTER_INTLVL0_bp 6 5311 #define TWI_MASTER_INTLVL1_bm (1<<7) 5312 #define TWI_MASTER_INTLVL1_bp 7 5314 #define TWI_MASTER_RIEN_bm 0x20 5315 #define TWI_MASTER_RIEN_bp 5 5317 #define TWI_MASTER_WIEN_bm 0x10 5318 #define TWI_MASTER_WIEN_bp 4 5320 #define TWI_MASTER_ENABLE_bm 0x08 5321 #define TWI_MASTER_ENABLE_bp 3 5325 #define TWI_MASTER_TIMEOUT_gm 0x0C 5326 #define TWI_MASTER_TIMEOUT_gp 2 5327 #define TWI_MASTER_TIMEOUT0_bm (1<<2) 5328 #define TWI_MASTER_TIMEOUT0_bp 2 5329 #define TWI_MASTER_TIMEOUT1_bm (1<<3) 5330 #define TWI_MASTER_TIMEOUT1_bp 3 5332 #define TWI_MASTER_QCEN_bm 0x02 5333 #define TWI_MASTER_QCEN_bp 1 5335 #define TWI_MASTER_SMEN_bm 0x01 5336 #define TWI_MASTER_SMEN_bp 0 5340 #define TWI_MASTER_ACKACT_bm 0x04 5341 #define TWI_MASTER_ACKACT_bp 2 5343 #define TWI_MASTER_CMD_gm 0x03 5344 #define TWI_MASTER_CMD_gp 0 5345 #define TWI_MASTER_CMD0_bm (1<<0) 5346 #define TWI_MASTER_CMD0_bp 0 5347 #define TWI_MASTER_CMD1_bm (1<<1) 5348 #define TWI_MASTER_CMD1_bp 1 5352 #define TWI_MASTER_RIF_bm 0x80 5353 #define TWI_MASTER_RIF_bp 7 5355 #define TWI_MASTER_WIF_bm 0x40 5356 #define TWI_MASTER_WIF_bp 6 5358 #define TWI_MASTER_CLKHOLD_bm 0x20 5359 #define TWI_MASTER_CLKHOLD_bp 5 5361 #define TWI_MASTER_RXACK_bm 0x10 5362 #define TWI_MASTER_RXACK_bp 4 5364 #define TWI_MASTER_ARBLOST_bm 0x08 5365 #define TWI_MASTER_ARBLOST_bp 3 5367 #define TWI_MASTER_BUSERR_bm 0x04 5368 #define TWI_MASTER_BUSERR_bp 2 5370 #define TWI_MASTER_BUSSTATE_gm 0x03 5371 #define TWI_MASTER_BUSSTATE_gp 0 5372 #define TWI_MASTER_BUSSTATE0_bm (1<<0) 5373 #define TWI_MASTER_BUSSTATE0_bp 0 5374 #define TWI_MASTER_BUSSTATE1_bm (1<<1) 5375 #define TWI_MASTER_BUSSTATE1_bp 1 5379 #define TWI_SLAVE_INTLVL_gm 0xC0 5380 #define TWI_SLAVE_INTLVL_gp 6 5381 #define TWI_SLAVE_INTLVL0_bm (1<<6) 5382 #define TWI_SLAVE_INTLVL0_bp 6 5383 #define TWI_SLAVE_INTLVL1_bm (1<<7) 5384 #define TWI_SLAVE_INTLVL1_bp 7 5386 #define TWI_SLAVE_DIEN_bm 0x20 5387 #define TWI_SLAVE_DIEN_bp 5 5389 #define TWI_SLAVE_APIEN_bm 0x10 5390 #define TWI_SLAVE_APIEN_bp 4 5392 #define TWI_SLAVE_ENABLE_bm 0x08 5393 #define TWI_SLAVE_ENABLE_bp 3 5395 #define TWI_SLAVE_PIEN_bm 0x04 5396 #define TWI_SLAVE_PIEN_bp 2 5398 #define TWI_SLAVE_PMEN_bm 0x02 5399 #define TWI_SLAVE_PMEN_bp 1 5401 #define TWI_SLAVE_SMEN_bm 0x01 5402 #define TWI_SLAVE_SMEN_bp 0 5406 #define TWI_SLAVE_ACKACT_bm 0x04 5407 #define TWI_SLAVE_ACKACT_bp 2 5409 #define TWI_SLAVE_CMD_gm 0x03 5410 #define TWI_SLAVE_CMD_gp 0 5411 #define TWI_SLAVE_CMD0_bm (1<<0) 5412 #define TWI_SLAVE_CMD0_bp 0 5413 #define TWI_SLAVE_CMD1_bm (1<<1) 5414 #define TWI_SLAVE_CMD1_bp 1 5418 #define TWI_SLAVE_DIF_bm 0x80 5419 #define TWI_SLAVE_DIF_bp 7 5421 #define TWI_SLAVE_APIF_bm 0x40 5422 #define TWI_SLAVE_APIF_bp 6 5424 #define TWI_SLAVE_CLKHOLD_bm 0x20 5425 #define TWI_SLAVE_CLKHOLD_bp 5 5427 #define TWI_SLAVE_RXACK_bm 0x10 5428 #define TWI_SLAVE_RXACK_bp 4 5430 #define TWI_SLAVE_COLL_bm 0x08 5431 #define TWI_SLAVE_COLL_bp 3 5433 #define TWI_SLAVE_BUSERR_bm 0x04 5434 #define TWI_SLAVE_BUSERR_bp 2 5436 #define TWI_SLAVE_DIR_bm 0x02 5437 #define TWI_SLAVE_DIR_bp 1 5439 #define TWI_SLAVE_AP_bm 0x01 5440 #define TWI_SLAVE_AP_bp 0 5444 #define TWI_SLAVE_ADDRMASK_gm 0xFE 5445 #define TWI_SLAVE_ADDRMASK_gp 1 5446 #define TWI_SLAVE_ADDRMASK0_bm (1<<1) 5447 #define TWI_SLAVE_ADDRMASK0_bp 1 5448 #define TWI_SLAVE_ADDRMASK1_bm (1<<2) 5449 #define TWI_SLAVE_ADDRMASK1_bp 2 5450 #define TWI_SLAVE_ADDRMASK2_bm (1<<3) 5451 #define TWI_SLAVE_ADDRMASK2_bp 3 5452 #define TWI_SLAVE_ADDRMASK3_bm (1<<4) 5453 #define TWI_SLAVE_ADDRMASK3_bp 4 5454 #define TWI_SLAVE_ADDRMASK4_bm (1<<5) 5455 #define TWI_SLAVE_ADDRMASK4_bp 5 5456 #define TWI_SLAVE_ADDRMASK5_bm (1<<6) 5457 #define TWI_SLAVE_ADDRMASK5_bp 6 5458 #define TWI_SLAVE_ADDRMASK6_bm (1<<7) 5459 #define TWI_SLAVE_ADDRMASK6_bp 7 5461 #define TWI_SLAVE_ADDREN_bm 0x01 5462 #define TWI_SLAVE_ADDREN_bp 0 5466 #define TWI_SDAHOLD_bm 0x02 5467 #define TWI_SDAHOLD_bp 1 5469 #define TWI_EDIEN_bm 0x01 5470 #define TWI_EDIEN_bp 0 5475 #define PORTCFG_VP1MAP_gm 0xF0 5476 #define PORTCFG_VP1MAP_gp 4 5477 #define PORTCFG_VP1MAP0_bm (1<<4) 5478 #define PORTCFG_VP1MAP0_bp 4 5479 #define PORTCFG_VP1MAP1_bm (1<<5) 5480 #define PORTCFG_VP1MAP1_bp 5 5481 #define PORTCFG_VP1MAP2_bm (1<<6) 5482 #define PORTCFG_VP1MAP2_bp 6 5483 #define PORTCFG_VP1MAP3_bm (1<<7) 5484 #define PORTCFG_VP1MAP3_bp 7 5486 #define PORTCFG_VP0MAP_gm 0x0F 5487 #define PORTCFG_VP0MAP_gp 0 5488 #define PORTCFG_VP0MAP0_bm (1<<0) 5489 #define PORTCFG_VP0MAP0_bp 0 5490 #define PORTCFG_VP0MAP1_bm (1<<1) 5491 #define PORTCFG_VP0MAP1_bp 1 5492 #define PORTCFG_VP0MAP2_bm (1<<2) 5493 #define PORTCFG_VP0MAP2_bp 2 5494 #define PORTCFG_VP0MAP3_bm (1<<3) 5495 #define PORTCFG_VP0MAP3_bp 3 5499 #define PORTCFG_VP3MAP_gm 0xF0 5500 #define PORTCFG_VP3MAP_gp 4 5501 #define PORTCFG_VP3MAP0_bm (1<<4) 5502 #define PORTCFG_VP3MAP0_bp 4 5503 #define PORTCFG_VP3MAP1_bm (1<<5) 5504 #define PORTCFG_VP3MAP1_bp 5 5505 #define PORTCFG_VP3MAP2_bm (1<<6) 5506 #define PORTCFG_VP3MAP2_bp 6 5507 #define PORTCFG_VP3MAP3_bm (1<<7) 5508 #define PORTCFG_VP3MAP3_bp 7 5510 #define PORTCFG_VP2MAP_gm 0x0F 5511 #define PORTCFG_VP2MAP_gp 0 5512 #define PORTCFG_VP2MAP0_bm (1<<0) 5513 #define PORTCFG_VP2MAP0_bp 0 5514 #define PORTCFG_VP2MAP1_bm (1<<1) 5515 #define PORTCFG_VP2MAP1_bp 1 5516 #define PORTCFG_VP2MAP2_bm (1<<2) 5517 #define PORTCFG_VP2MAP2_bp 2 5518 #define PORTCFG_VP2MAP3_bm (1<<3) 5519 #define PORTCFG_VP2MAP3_bp 3 5523 #define PORTCFG_CLKOUT_gm 0x03 5524 #define PORTCFG_CLKOUT_gp 0 5525 #define PORTCFG_CLKOUT0_bm (1<<0) 5526 #define PORTCFG_CLKOUT0_bp 0 5527 #define PORTCFG_CLKOUT1_bm (1<<1) 5528 #define PORTCFG_CLKOUT1_bp 1 5530 #define PORTCFG_EVOUT_gm 0x30 5531 #define PORTCFG_EVOUT_gp 4 5532 #define PORTCFG_EVOUT0_bm (1<<4) 5533 #define PORTCFG_EVOUT0_bp 4 5534 #define PORTCFG_EVOUT1_bm (1<<5) 5535 #define PORTCFG_EVOUT1_bp 5 5539 #define VPORT_INT1IF_bm 0x02 5540 #define VPORT_INT1IF_bp 1 5542 #define VPORT_INT0IF_bm 0x01 5543 #define VPORT_INT0IF_bp 0 5547 #define PORT_INT1LVL_gm 0x0C 5548 #define PORT_INT1LVL_gp 2 5549 #define PORT_INT1LVL0_bm (1<<2) 5550 #define PORT_INT1LVL0_bp 2 5551 #define PORT_INT1LVL1_bm (1<<3) 5552 #define PORT_INT1LVL1_bp 3 5554 #define PORT_INT0LVL_gm 0x03 5555 #define PORT_INT0LVL_gp 0 5556 #define PORT_INT0LVL0_bm (1<<0) 5557 #define PORT_INT0LVL0_bp 0 5558 #define PORT_INT0LVL1_bm (1<<1) 5559 #define PORT_INT0LVL1_bp 1 5563 #define PORT_INT1IF_bm 0x02 5564 #define PORT_INT1IF_bp 1 5566 #define PORT_INT0IF_bm 0x01 5567 #define PORT_INT0IF_bp 0 5571 #define PORT_SRLEN_bm 0x80 5572 #define PORT_SRLEN_bp 7 5574 #define PORT_INVEN_bm 0x40 5575 #define PORT_INVEN_bp 6 5577 #define PORT_OPC_gm 0x38 5578 #define PORT_OPC_gp 3 5579 #define PORT_OPC0_bm (1<<3) 5580 #define PORT_OPC0_bp 3 5581 #define PORT_OPC1_bm (1<<4) 5582 #define PORT_OPC1_bp 4 5583 #define PORT_OPC2_bm (1<<5) 5584 #define PORT_OPC2_bp 5 5586 #define PORT_ISC_gm 0x07 5587 #define PORT_ISC_gp 0 5588 #define PORT_ISC0_bm (1<<0) 5589 #define PORT_ISC0_bp 0 5590 #define PORT_ISC1_bm (1<<1) 5591 #define PORT_ISC1_bp 1 5592 #define PORT_ISC2_bm (1<<2) 5593 #define PORT_ISC2_bp 2 5780 #define TC0_CLKSEL_gm 0x0F 5781 #define TC0_CLKSEL_gp 0 5782 #define TC0_CLKSEL0_bm (1<<0) 5783 #define TC0_CLKSEL0_bp 0 5784 #define TC0_CLKSEL1_bm (1<<1) 5785 #define TC0_CLKSEL1_bp 1 5786 #define TC0_CLKSEL2_bm (1<<2) 5787 #define TC0_CLKSEL2_bp 2 5788 #define TC0_CLKSEL3_bm (1<<3) 5789 #define TC0_CLKSEL3_bp 3 5793 #define TC0_CCDEN_bm 0x80 5794 #define TC0_CCDEN_bp 7 5796 #define TC0_CCCEN_bm 0x40 5797 #define TC0_CCCEN_bp 6 5799 #define TC0_CCBEN_bm 0x20 5800 #define TC0_CCBEN_bp 5 5802 #define TC0_CCAEN_bm 0x10 5803 #define TC0_CCAEN_bp 4 5805 #define TC0_WGMODE_gm 0x07 5806 #define TC0_WGMODE_gp 0 5807 #define TC0_WGMODE0_bm (1<<0) 5808 #define TC0_WGMODE0_bp 0 5809 #define TC0_WGMODE1_bm (1<<1) 5810 #define TC0_WGMODE1_bp 1 5811 #define TC0_WGMODE2_bm (1<<2) 5812 #define TC0_WGMODE2_bp 2 5816 #define TC0_CMPD_bm 0x08 5817 #define TC0_CMPD_bp 3 5819 #define TC0_CMPC_bm 0x04 5820 #define TC0_CMPC_bp 2 5822 #define TC0_CMPB_bm 0x02 5823 #define TC0_CMPB_bp 1 5825 #define TC0_CMPA_bm 0x01 5826 #define TC0_CMPA_bp 0 5830 #define TC0_EVACT_gm 0xE0 5831 #define TC0_EVACT_gp 5 5832 #define TC0_EVACT0_bm (1<<5) 5833 #define TC0_EVACT0_bp 5 5834 #define TC0_EVACT1_bm (1<<6) 5835 #define TC0_EVACT1_bp 6 5836 #define TC0_EVACT2_bm (1<<7) 5837 #define TC0_EVACT2_bp 7 5839 #define TC0_EVDLY_bm 0x10 5840 #define TC0_EVDLY_bp 4 5842 #define TC0_EVSEL_gm 0x0F 5843 #define TC0_EVSEL_gp 0 5844 #define TC0_EVSEL0_bm (1<<0) 5845 #define TC0_EVSEL0_bp 0 5846 #define TC0_EVSEL1_bm (1<<1) 5847 #define TC0_EVSEL1_bp 1 5848 #define TC0_EVSEL2_bm (1<<2) 5849 #define TC0_EVSEL2_bp 2 5850 #define TC0_EVSEL3_bm (1<<3) 5851 #define TC0_EVSEL3_bp 3 5855 #define TC0_DTHM_bm 0x02 5856 #define TC0_DTHM_bp 1 5858 #define TC0_BYTEM_bm 0x01 5859 #define TC0_BYTEM_bp 0 5863 #define TC0_ERRINTLVL_gm 0x0C 5864 #define TC0_ERRINTLVL_gp 2 5865 #define TC0_ERRINTLVL0_bm (1<<2) 5866 #define TC0_ERRINTLVL0_bp 2 5867 #define TC0_ERRINTLVL1_bm (1<<3) 5868 #define TC0_ERRINTLVL1_bp 3 5870 #define TC0_OVFINTLVL_gm 0x03 5871 #define TC0_OVFINTLVL_gp 0 5872 #define TC0_OVFINTLVL0_bm (1<<0) 5873 #define TC0_OVFINTLVL0_bp 0 5874 #define TC0_OVFINTLVL1_bm (1<<1) 5875 #define TC0_OVFINTLVL1_bp 1 5879 #define TC0_CCDINTLVL_gm 0xC0 5880 #define TC0_CCDINTLVL_gp 6 5881 #define TC0_CCDINTLVL0_bm (1<<6) 5882 #define TC0_CCDINTLVL0_bp 6 5883 #define TC0_CCDINTLVL1_bm (1<<7) 5884 #define TC0_CCDINTLVL1_bp 7 5886 #define TC0_CCCINTLVL_gm 0x30 5887 #define TC0_CCCINTLVL_gp 4 5888 #define TC0_CCCINTLVL0_bm (1<<4) 5889 #define TC0_CCCINTLVL0_bp 4 5890 #define TC0_CCCINTLVL1_bm (1<<5) 5891 #define TC0_CCCINTLVL1_bp 5 5893 #define TC0_CCBINTLVL_gm 0x0C 5894 #define TC0_CCBINTLVL_gp 2 5895 #define TC0_CCBINTLVL0_bm (1<<2) 5896 #define TC0_CCBINTLVL0_bp 2 5897 #define TC0_CCBINTLVL1_bm (1<<3) 5898 #define TC0_CCBINTLVL1_bp 3 5900 #define TC0_CCAINTLVL_gm 0x03 5901 #define TC0_CCAINTLVL_gp 0 5902 #define TC0_CCAINTLVL0_bm (1<<0) 5903 #define TC0_CCAINTLVL0_bp 0 5904 #define TC0_CCAINTLVL1_bm (1<<1) 5905 #define TC0_CCAINTLVL1_bp 1 5909 #define TC0_CMD_gm 0x0C 5910 #define TC0_CMD_gp 2 5911 #define TC0_CMD0_bm (1<<2) 5912 #define TC0_CMD0_bp 2 5913 #define TC0_CMD1_bm (1<<3) 5914 #define TC0_CMD1_bp 3 5916 #define TC0_LUPD_bm 0x02 5917 #define TC0_LUPD_bp 1 5919 #define TC0_DIR_bm 0x01 5920 #define TC0_DIR_bp 0 5939 #define TC0_CCDBV_bm 0x10 5940 #define TC0_CCDBV_bp 4 5942 #define TC0_CCCBV_bm 0x08 5943 #define TC0_CCCBV_bp 3 5945 #define TC0_CCBBV_bm 0x04 5946 #define TC0_CCBBV_bp 2 5948 #define TC0_CCABV_bm 0x02 5949 #define TC0_CCABV_bp 1 5951 #define TC0_PERBV_bm 0x01 5952 #define TC0_PERBV_bp 0 5973 #define TC0_CCDIF_bm 0x80 5974 #define TC0_CCDIF_bp 7 5976 #define TC0_CCCIF_bm 0x40 5977 #define TC0_CCCIF_bp 6 5979 #define TC0_CCBIF_bm 0x20 5980 #define TC0_CCBIF_bp 5 5982 #define TC0_CCAIF_bm 0x10 5983 #define TC0_CCAIF_bp 4 5985 #define TC0_ERRIF_bm 0x02 5986 #define TC0_ERRIF_bp 1 5988 #define TC0_OVFIF_bm 0x01 5989 #define TC0_OVFIF_bp 0 5993 #define TC1_CLKSEL_gm 0x0F 5994 #define TC1_CLKSEL_gp 0 5995 #define TC1_CLKSEL0_bm (1<<0) 5996 #define TC1_CLKSEL0_bp 0 5997 #define TC1_CLKSEL1_bm (1<<1) 5998 #define TC1_CLKSEL1_bp 1 5999 #define TC1_CLKSEL2_bm (1<<2) 6000 #define TC1_CLKSEL2_bp 2 6001 #define TC1_CLKSEL3_bm (1<<3) 6002 #define TC1_CLKSEL3_bp 3 6006 #define TC1_CCBEN_bm 0x20 6007 #define TC1_CCBEN_bp 5 6009 #define TC1_CCAEN_bm 0x10 6010 #define TC1_CCAEN_bp 4 6012 #define TC1_WGMODE_gm 0x07 6013 #define TC1_WGMODE_gp 0 6014 #define TC1_WGMODE0_bm (1<<0) 6015 #define TC1_WGMODE0_bp 0 6016 #define TC1_WGMODE1_bm (1<<1) 6017 #define TC1_WGMODE1_bp 1 6018 #define TC1_WGMODE2_bm (1<<2) 6019 #define TC1_WGMODE2_bp 2 6023 #define TC1_CMPB_bm 0x02 6024 #define TC1_CMPB_bp 1 6026 #define TC1_CMPA_bm 0x01 6027 #define TC1_CMPA_bp 0 6031 #define TC1_EVACT_gm 0xE0 6032 #define TC1_EVACT_gp 5 6033 #define TC1_EVACT0_bm (1<<5) 6034 #define TC1_EVACT0_bp 5 6035 #define TC1_EVACT1_bm (1<<6) 6036 #define TC1_EVACT1_bp 6 6037 #define TC1_EVACT2_bm (1<<7) 6038 #define TC1_EVACT2_bp 7 6040 #define TC1_EVDLY_bm 0x10 6041 #define TC1_EVDLY_bp 4 6043 #define TC1_EVSEL_gm 0x0F 6044 #define TC1_EVSEL_gp 0 6045 #define TC1_EVSEL0_bm (1<<0) 6046 #define TC1_EVSEL0_bp 0 6047 #define TC1_EVSEL1_bm (1<<1) 6048 #define TC1_EVSEL1_bp 1 6049 #define TC1_EVSEL2_bm (1<<2) 6050 #define TC1_EVSEL2_bp 2 6051 #define TC1_EVSEL3_bm (1<<3) 6052 #define TC1_EVSEL3_bp 3 6056 #define TC1_DTHM_bm 0x02 6057 #define TC1_DTHM_bp 1 6059 #define TC1_BYTEM_bm 0x01 6060 #define TC1_BYTEM_bp 0 6064 #define TC1_ERRINTLVL_gm 0x0C 6065 #define TC1_ERRINTLVL_gp 2 6066 #define TC1_ERRINTLVL0_bm (1<<2) 6067 #define TC1_ERRINTLVL0_bp 2 6068 #define TC1_ERRINTLVL1_bm (1<<3) 6069 #define TC1_ERRINTLVL1_bp 3 6071 #define TC1_OVFINTLVL_gm 0x03 6072 #define TC1_OVFINTLVL_gp 0 6073 #define TC1_OVFINTLVL0_bm (1<<0) 6074 #define TC1_OVFINTLVL0_bp 0 6075 #define TC1_OVFINTLVL1_bm (1<<1) 6076 #define TC1_OVFINTLVL1_bp 1 6080 #define TC1_CCBINTLVL_gm 0x0C 6081 #define TC1_CCBINTLVL_gp 2 6082 #define TC1_CCBINTLVL0_bm (1<<2) 6083 #define TC1_CCBINTLVL0_bp 2 6084 #define TC1_CCBINTLVL1_bm (1<<3) 6085 #define TC1_CCBINTLVL1_bp 3 6087 #define TC1_CCAINTLVL_gm 0x03 6088 #define TC1_CCAINTLVL_gp 0 6089 #define TC1_CCAINTLVL0_bm (1<<0) 6090 #define TC1_CCAINTLVL0_bp 0 6091 #define TC1_CCAINTLVL1_bm (1<<1) 6092 #define TC1_CCAINTLVL1_bp 1 6096 #define TC1_CMD_gm 0x0C 6097 #define TC1_CMD_gp 2 6098 #define TC1_CMD0_bm (1<<2) 6099 #define TC1_CMD0_bp 2 6100 #define TC1_CMD1_bm (1<<3) 6101 #define TC1_CMD1_bp 3 6103 #define TC1_LUPD_bm 0x02 6104 #define TC1_LUPD_bp 1 6106 #define TC1_DIR_bm 0x01 6107 #define TC1_DIR_bp 0 6126 #define TC1_CCBBV_bm 0x04 6127 #define TC1_CCBBV_bp 2 6129 #define TC1_CCABV_bm 0x02 6130 #define TC1_CCABV_bp 1 6132 #define TC1_PERBV_bm 0x01 6133 #define TC1_PERBV_bp 0 6148 #define TC1_CCBIF_bm 0x20 6149 #define TC1_CCBIF_bp 5 6151 #define TC1_CCAIF_bm 0x10 6152 #define TC1_CCAIF_bp 4 6154 #define TC1_ERRIF_bm 0x02 6155 #define TC1_ERRIF_bp 1 6157 #define TC1_OVFIF_bm 0x01 6158 #define TC1_OVFIF_bp 0 6162 #define AWEX_PGM_bm 0x20 6163 #define AWEX_PGM_bp 5 6165 #define AWEX_CWCM_bm 0x10 6166 #define AWEX_CWCM_bp 4 6168 #define AWEX_DTICCDEN_bm 0x08 6169 #define AWEX_DTICCDEN_bp 3 6171 #define AWEX_DTICCCEN_bm 0x04 6172 #define AWEX_DTICCCEN_bp 2 6174 #define AWEX_DTICCBEN_bm 0x02 6175 #define AWEX_DTICCBEN_bp 1 6177 #define AWEX_DTICCAEN_bm 0x01 6178 #define AWEX_DTICCAEN_bp 0 6182 #define AWEX_FDDBD_bm 0x10 6183 #define AWEX_FDDBD_bp 4 6185 #define AWEX_FDMODE_bm 0x04 6186 #define AWEX_FDMODE_bp 2 6188 #define AWEX_FDACT_gm 0x03 6189 #define AWEX_FDACT_gp 0 6190 #define AWEX_FDACT0_bm (1<<0) 6191 #define AWEX_FDACT0_bp 0 6192 #define AWEX_FDACT1_bm (1<<1) 6193 #define AWEX_FDACT1_bp 1 6197 #define AWEX_FDF_bm 0x04 6198 #define AWEX_FDF_bp 2 6200 #define AWEX_DTHSBUFV_bm 0x02 6201 #define AWEX_DTHSBUFV_bp 1 6203 #define AWEX_DTLSBUFV_bm 0x01 6204 #define AWEX_DTLSBUFV_bp 0 6208 #define HIRES_HREN_gm 0x03 6209 #define HIRES_HREN_gp 0 6210 #define HIRES_HREN0_bm (1<<0) 6211 #define HIRES_HREN0_bp 0 6212 #define HIRES_HREN1_bm (1<<1) 6213 #define HIRES_HREN1_bp 1 6218 #define USART_RXCIF_bm 0x80 6219 #define USART_RXCIF_bp 7 6221 #define USART_TXCIF_bm 0x40 6222 #define USART_TXCIF_bp 6 6224 #define USART_DREIF_bm 0x20 6225 #define USART_DREIF_bp 5 6227 #define USART_FERR_bm 0x10 6228 #define USART_FERR_bp 4 6230 #define USART_BUFOVF_bm 0x08 6231 #define USART_BUFOVF_bp 3 6233 #define USART_PERR_bm 0x04 6234 #define USART_PERR_bp 2 6236 #define USART_RXB8_bm 0x01 6237 #define USART_RXB8_bp 0 6241 #define USART_RXCINTLVL_gm 0x30 6242 #define USART_RXCINTLVL_gp 4 6243 #define USART_RXCINTLVL0_bm (1<<4) 6244 #define USART_RXCINTLVL0_bp 4 6245 #define USART_RXCINTLVL1_bm (1<<5) 6246 #define USART_RXCINTLVL1_bp 5 6248 #define USART_TXCINTLVL_gm 0x0C 6249 #define USART_TXCINTLVL_gp 2 6250 #define USART_TXCINTLVL0_bm (1<<2) 6251 #define USART_TXCINTLVL0_bp 2 6252 #define USART_TXCINTLVL1_bm (1<<3) 6253 #define USART_TXCINTLVL1_bp 3 6255 #define USART_DREINTLVL_gm 0x03 6256 #define USART_DREINTLVL_gp 0 6257 #define USART_DREINTLVL0_bm (1<<0) 6258 #define USART_DREINTLVL0_bp 0 6259 #define USART_DREINTLVL1_bm (1<<1) 6260 #define USART_DREINTLVL1_bp 1 6264 #define USART_RXEN_bm 0x10 6265 #define USART_RXEN_bp 4 6267 #define USART_TXEN_bm 0x08 6268 #define USART_TXEN_bp 3 6270 #define USART_CLK2X_bm 0x04 6271 #define USART_CLK2X_bp 2 6273 #define USART_MPCM_bm 0x02 6274 #define USART_MPCM_bp 1 6276 #define USART_TXB8_bm 0x01 6277 #define USART_TXB8_bp 0 6281 #define USART_CMODE_gm 0xC0 6282 #define USART_CMODE_gp 6 6283 #define USART_CMODE0_bm (1<<6) 6284 #define USART_CMODE0_bp 6 6285 #define USART_CMODE1_bm (1<<7) 6286 #define USART_CMODE1_bp 7 6288 #define USART_PMODE_gm 0x30 6289 #define USART_PMODE_gp 4 6290 #define USART_PMODE0_bm (1<<4) 6291 #define USART_PMODE0_bp 4 6292 #define USART_PMODE1_bm (1<<5) 6293 #define USART_PMODE1_bp 5 6295 #define USART_SBMODE_bm 0x08 6296 #define USART_SBMODE_bp 3 6298 #define USART_CHSIZE_gm 0x07 6299 #define USART_CHSIZE_gp 0 6300 #define USART_CHSIZE0_bm (1<<0) 6301 #define USART_CHSIZE0_bp 0 6302 #define USART_CHSIZE1_bm (1<<1) 6303 #define USART_CHSIZE1_bp 1 6304 #define USART_CHSIZE2_bm (1<<2) 6305 #define USART_CHSIZE2_bp 2 6309 #define USART_BSEL_gm 0xFF 6310 #define USART_BSEL_gp 0 6311 #define USART_BSEL0_bm (1<<0) 6312 #define USART_BSEL0_bp 0 6313 #define USART_BSEL1_bm (1<<1) 6314 #define USART_BSEL1_bp 1 6315 #define USART_BSEL2_bm (1<<2) 6316 #define USART_BSEL2_bp 2 6317 #define USART_BSEL3_bm (1<<3) 6318 #define USART_BSEL3_bp 3 6319 #define USART_BSEL4_bm (1<<4) 6320 #define USART_BSEL4_bp 4 6321 #define USART_BSEL5_bm (1<<5) 6322 #define USART_BSEL5_bp 5 6323 #define USART_BSEL6_bm (1<<6) 6324 #define USART_BSEL6_bp 6 6325 #define USART_BSEL7_bm (1<<7) 6326 #define USART_BSEL7_bp 7 6330 #define USART_BSCALE_gm 0xF0 6331 #define USART_BSCALE_gp 4 6332 #define USART_BSCALE0_bm (1<<4) 6333 #define USART_BSCALE0_bp 4 6334 #define USART_BSCALE1_bm (1<<5) 6335 #define USART_BSCALE1_bp 5 6336 #define USART_BSCALE2_bm (1<<6) 6337 #define USART_BSCALE2_bp 6 6338 #define USART_BSCALE3_bm (1<<7) 6339 #define USART_BSCALE3_bp 7 6355 #define SPI_CLK2X_bm 0x80 6356 #define SPI_CLK2X_bp 7 6358 #define SPI_ENABLE_bm 0x40 6359 #define SPI_ENABLE_bp 6 6361 #define SPI_DORD_bm 0x20 6362 #define SPI_DORD_bp 5 6364 #define SPI_MASTER_bm 0x10 6365 #define SPI_MASTER_bp 4 6367 #define SPI_MODE_gm 0x0C 6368 #define SPI_MODE_gp 2 6369 #define SPI_MODE0_bm (1<<2) 6370 #define SPI_MODE0_bp 2 6371 #define SPI_MODE1_bm (1<<3) 6372 #define SPI_MODE1_bp 3 6374 #define SPI_PRESCALER_gm 0x03 6375 #define SPI_PRESCALER_gp 0 6376 #define SPI_PRESCALER0_bm (1<<0) 6377 #define SPI_PRESCALER0_bp 0 6378 #define SPI_PRESCALER1_bm (1<<1) 6379 #define SPI_PRESCALER1_bp 1 6383 #define SPI_INTLVL_gm 0x03 6384 #define SPI_INTLVL_gp 0 6385 #define SPI_INTLVL0_bm (1<<0) 6386 #define SPI_INTLVL0_bp 0 6387 #define SPI_INTLVL1_bm (1<<1) 6388 #define SPI_INTLVL1_bp 1 6392 #define SPI_IF_bm 0x80 6395 #define SPI_WRCOL_bm 0x40 6396 #define SPI_WRCOL_bp 6 6401 #define IRCOM_EVSEL_gm 0x0F 6402 #define IRCOM_EVSEL_gp 0 6403 #define IRCOM_EVSEL0_bm (1<<0) 6404 #define IRCOM_EVSEL0_bp 0 6405 #define IRCOM_EVSEL1_bm (1<<1) 6406 #define IRCOM_EVSEL1_bp 1 6407 #define IRCOM_EVSEL2_bm (1<<2) 6408 #define IRCOM_EVSEL2_bp 2 6409 #define IRCOM_EVSEL3_bm (1<<3) 6410 #define IRCOM_EVSEL3_bp 3 6415 #define AES_START_bm 0x80 6416 #define AES_START_bp 7 6418 #define AES_AUTO_bm 0x40 6419 #define AES_AUTO_bp 6 6421 #define AES_RESET_bm 0x20 6422 #define AES_RESET_bp 5 6424 #define AES_DECRYPT_bm 0x10 6425 #define AES_DECRYPT_bp 4 6427 #define AES_XOR_bm 0x04 6428 #define AES_XOR_bp 2 6432 #define AES_ERROR_bm 0x80 6433 #define AES_ERROR_bp 7 6435 #define AES_SRIF_bm 0x01 6436 #define AES_SRIF_bp 0 6440 #define AES_INTLVL_gm 0x03 6441 #define AES_INTLVL_gp 0 6442 #define AES_INTLVL0_bm (1<<0) 6443 #define AES_INTLVL0_bp 0 6444 #define AES_INTLVL1_bm (1<<1) 6445 #define AES_INTLVL1_bp 1 6451 #define PIN0_bm 0x01 6453 #define PIN1_bm 0x02 6455 #define PIN2_bm 0x04 6457 #define PIN3_bm 0x08 6459 #define PIN4_bm 0x10 6461 #define PIN5_bm 0x20 6463 #define PIN6_bm 0x40 6465 #define PIN7_bm 0x80 6473 #define OSC_XOSCF_vect_num 1 6474 #define OSC_XOSCF_vect _VECTOR(1) 6477 #define PORTC_INT0_vect_num 2 6478 #define PORTC_INT0_vect _VECTOR(2) 6479 #define PORTC_INT1_vect_num 3 6480 #define PORTC_INT1_vect _VECTOR(3) 6483 #define PORTR_INT0_vect_num 4 6484 #define PORTR_INT0_vect _VECTOR(4) 6485 #define PORTR_INT1_vect_num 5 6486 #define PORTR_INT1_vect _VECTOR(5) 6489 #define DMA_CH0_vect_num 6 6490 #define DMA_CH0_vect _VECTOR(6) 6491 #define DMA_CH1_vect_num 7 6492 #define DMA_CH1_vect _VECTOR(7) 6493 #define DMA_CH2_vect_num 8 6494 #define DMA_CH2_vect _VECTOR(8) 6495 #define DMA_CH3_vect_num 9 6496 #define DMA_CH3_vect _VECTOR(9) 6499 #define RTC_OVF_vect_num 10 6500 #define RTC_OVF_vect _VECTOR(10) 6501 #define RTC_COMP_vect_num 11 6502 #define RTC_COMP_vect _VECTOR(11) 6505 #define TWIC_TWIS_vect_num 12 6506 #define TWIC_TWIS_vect _VECTOR(12) 6507 #define TWIC_TWIM_vect_num 13 6508 #define TWIC_TWIM_vect _VECTOR(13) 6511 #define TCC0_OVF_vect_num 14 6512 #define TCC0_OVF_vect _VECTOR(14) 6513 #define TCC0_ERR_vect_num 15 6514 #define TCC0_ERR_vect _VECTOR(15) 6515 #define TCC0_CCA_vect_num 16 6516 #define TCC0_CCA_vect _VECTOR(16) 6517 #define TCC0_CCB_vect_num 17 6518 #define TCC0_CCB_vect _VECTOR(17) 6519 #define TCC0_CCC_vect_num 18 6520 #define TCC0_CCC_vect _VECTOR(18) 6521 #define TCC0_CCD_vect_num 19 6522 #define TCC0_CCD_vect _VECTOR(19) 6525 #define TCC1_OVF_vect_num 20 6526 #define TCC1_OVF_vect _VECTOR(20) 6527 #define TCC1_ERR_vect_num 21 6528 #define TCC1_ERR_vect _VECTOR(21) 6529 #define TCC1_CCA_vect_num 22 6530 #define TCC1_CCA_vect _VECTOR(22) 6531 #define TCC1_CCB_vect_num 23 6532 #define TCC1_CCB_vect _VECTOR(23) 6535 #define SPIC_INT_vect_num 24 6536 #define SPIC_INT_vect _VECTOR(24) 6539 #define USARTC0_RXC_vect_num 25 6540 #define USARTC0_RXC_vect _VECTOR(25) 6541 #define USARTC0_DRE_vect_num 26 6542 #define USARTC0_DRE_vect _VECTOR(26) 6543 #define USARTC0_TXC_vect_num 27 6544 #define USARTC0_TXC_vect _VECTOR(27) 6547 #define USARTC1_RXC_vect_num 28 6548 #define USARTC1_RXC_vect _VECTOR(28) 6549 #define USARTC1_DRE_vect_num 29 6550 #define USARTC1_DRE_vect _VECTOR(29) 6551 #define USARTC1_TXC_vect_num 30 6552 #define USARTC1_TXC_vect _VECTOR(30) 6555 #define AES_INT_vect_num 31 6556 #define AES_INT_vect _VECTOR(31) 6559 #define NVM_EE_vect_num 32 6560 #define NVM_EE_vect _VECTOR(32) 6561 #define NVM_SPM_vect_num 33 6562 #define NVM_SPM_vect _VECTOR(33) 6565 #define PORTB_INT0_vect_num 34 6566 #define PORTB_INT0_vect _VECTOR(34) 6567 #define PORTB_INT1_vect_num 35 6568 #define PORTB_INT1_vect _VECTOR(35) 6571 #define ACB_AC0_vect_num 36 6572 #define ACB_AC0_vect _VECTOR(36) 6573 #define ACB_AC1_vect_num 37 6574 #define ACB_AC1_vect _VECTOR(37) 6575 #define ACB_ACW_vect_num 38 6576 #define ACB_ACW_vect _VECTOR(38) 6579 #define ADCB_CH0_vect_num 39 6580 #define ADCB_CH0_vect _VECTOR(39) 6581 #define ADCB_CH1_vect_num 40 6582 #define ADCB_CH1_vect _VECTOR(40) 6583 #define ADCB_CH2_vect_num 41 6584 #define ADCB_CH2_vect _VECTOR(41) 6585 #define ADCB_CH3_vect_num 42 6586 #define ADCB_CH3_vect _VECTOR(42) 6589 #define PORTE_INT0_vect_num 43 6590 #define PORTE_INT0_vect _VECTOR(43) 6591 #define PORTE_INT1_vect_num 44 6592 #define PORTE_INT1_vect _VECTOR(44) 6595 #define TWIE_TWIS_vect_num 45 6596 #define TWIE_TWIS_vect _VECTOR(45) 6597 #define TWIE_TWIM_vect_num 46 6598 #define TWIE_TWIM_vect _VECTOR(46) 6601 #define TCE0_OVF_vect_num 47 6602 #define TCE0_OVF_vect _VECTOR(47) 6603 #define TCE0_ERR_vect_num 48 6604 #define TCE0_ERR_vect _VECTOR(48) 6605 #define TCE0_CCA_vect_num 49 6606 #define TCE0_CCA_vect _VECTOR(49) 6607 #define TCE0_CCB_vect_num 50 6608 #define TCE0_CCB_vect _VECTOR(50) 6609 #define TCE0_CCC_vect_num 51 6610 #define TCE0_CCC_vect _VECTOR(51) 6611 #define TCE0_CCD_vect_num 52 6612 #define TCE0_CCD_vect _VECTOR(52) 6615 #define TCE1_OVF_vect_num 53 6616 #define TCE1_OVF_vect _VECTOR(53) 6617 #define TCE1_ERR_vect_num 54 6618 #define TCE1_ERR_vect _VECTOR(54) 6619 #define TCE1_CCA_vect_num 55 6620 #define TCE1_CCA_vect _VECTOR(55) 6621 #define TCE1_CCB_vect_num 56 6622 #define TCE1_CCB_vect _VECTOR(56) 6625 #define SPIE_INT_vect_num 57 6626 #define SPIE_INT_vect _VECTOR(57) 6629 #define USARTE0_RXC_vect_num 58 6630 #define USARTE0_RXC_vect _VECTOR(58) 6631 #define USARTE0_DRE_vect_num 59 6632 #define USARTE0_DRE_vect _VECTOR(59) 6633 #define USARTE0_TXC_vect_num 60 6634 #define USARTE0_TXC_vect _VECTOR(60) 6637 #define USARTE1_RXC_vect_num 61 6638 #define USARTE1_RXC_vect _VECTOR(61) 6639 #define USARTE1_DRE_vect_num 62 6640 #define USARTE1_DRE_vect _VECTOR(62) 6641 #define USARTE1_TXC_vect_num 63 6642 #define USARTE1_TXC_vect _VECTOR(63) 6645 #define PORTD_INT0_vect_num 64 6646 #define PORTD_INT0_vect _VECTOR(64) 6647 #define PORTD_INT1_vect_num 65 6648 #define PORTD_INT1_vect _VECTOR(65) 6651 #define PORTA_INT0_vect_num 66 6652 #define PORTA_INT0_vect _VECTOR(66) 6653 #define PORTA_INT1_vect_num 67 6654 #define PORTA_INT1_vect _VECTOR(67) 6657 #define ACA_AC0_vect_num 68 6658 #define ACA_AC0_vect _VECTOR(68) 6659 #define ACA_AC1_vect_num 69 6660 #define ACA_AC1_vect _VECTOR(69) 6661 #define ACA_ACW_vect_num 70 6662 #define ACA_ACW_vect _VECTOR(70) 6665 #define ADCA_CH0_vect_num 71 6666 #define ADCA_CH0_vect _VECTOR(71) 6667 #define ADCA_CH1_vect_num 72 6668 #define ADCA_CH1_vect _VECTOR(72) 6669 #define ADCA_CH2_vect_num 73 6670 #define ADCA_CH2_vect _VECTOR(73) 6671 #define ADCA_CH3_vect_num 74 6672 #define ADCA_CH3_vect _VECTOR(74) 6675 #define TCD0_OVF_vect_num 77 6676 #define TCD0_OVF_vect _VECTOR(77) 6677 #define TCD0_ERR_vect_num 78 6678 #define TCD0_ERR_vect _VECTOR(78) 6679 #define TCD0_CCA_vect_num 79 6680 #define TCD0_CCA_vect _VECTOR(79) 6681 #define TCD0_CCB_vect_num 80 6682 #define TCD0_CCB_vect _VECTOR(80) 6683 #define TCD0_CCC_vect_num 81 6684 #define TCD0_CCC_vect _VECTOR(81) 6685 #define TCD0_CCD_vect_num 82 6686 #define TCD0_CCD_vect _VECTOR(82) 6689 #define TCD1_OVF_vect_num 83 6690 #define TCD1_OVF_vect _VECTOR(83) 6691 #define TCD1_ERR_vect_num 84 6692 #define TCD1_ERR_vect _VECTOR(84) 6693 #define TCD1_CCA_vect_num 85 6694 #define TCD1_CCA_vect _VECTOR(85) 6695 #define TCD1_CCB_vect_num 86 6696 #define TCD1_CCB_vect _VECTOR(86) 6699 #define SPID_INT_vect_num 87 6700 #define SPID_INT_vect _VECTOR(87) 6703 #define USARTD0_RXC_vect_num 88 6704 #define USARTD0_RXC_vect _VECTOR(88) 6705 #define USARTD0_DRE_vect_num 89 6706 #define USARTD0_DRE_vect _VECTOR(89) 6707 #define USARTD0_TXC_vect_num 90 6708 #define USARTD0_TXC_vect _VECTOR(90) 6711 #define USARTD1_RXC_vect_num 91 6712 #define USARTD1_RXC_vect _VECTOR(91) 6713 #define USARTD1_DRE_vect_num 92 6714 #define USARTD1_DRE_vect _VECTOR(92) 6715 #define USARTD1_TXC_vect_num 93 6716 #define USARTD1_TXC_vect _VECTOR(93) 6719 #define PORTF_INT0_vect_num 104 6720 #define PORTF_INT0_vect _VECTOR(104) 6721 #define PORTF_INT1_vect_num 105 6722 #define PORTF_INT1_vect _VECTOR(105) 6725 #define TCF0_OVF_vect_num 108 6726 #define TCF0_OVF_vect _VECTOR(108) 6727 #define TCF0_ERR_vect_num 109 6728 #define TCF0_ERR_vect _VECTOR(109) 6729 #define TCF0_CCA_vect_num 110 6730 #define TCF0_CCA_vect _VECTOR(110) 6731 #define TCF0_CCB_vect_num 111 6732 #define TCF0_CCB_vect _VECTOR(111) 6733 #define TCF0_CCC_vect_num 112 6734 #define TCF0_CCC_vect _VECTOR(112) 6735 #define TCF0_CCD_vect_num 113 6736 #define TCF0_CCD_vect _VECTOR(113) 6739 #define USARTF0_RXC_vect_num 119 6740 #define USARTF0_RXC_vect _VECTOR(119) 6741 #define USARTF0_DRE_vect_num 120 6742 #define USARTF0_DRE_vect _VECTOR(120) 6743 #define USARTF0_TXC_vect_num 121 6744 #define USARTF0_TXC_vect _VECTOR(121) 6747 #define _VECTOR_SIZE 4 6748 #define _VECTORS_SIZE (122 * _VECTOR_SIZE) 6753 #define PROGMEM_START (0x0000) 6754 #define PROGMEM_SIZE (69632) 6755 #define PROGMEM_PAGE_SIZE (256) 6756 #define PROGMEM_END (PROGMEM_START + PROGMEM_SIZE - 1) 6758 #define APP_SECTION_START (0x0000) 6759 #define APP_SECTION_SIZE (65536) 6760 #define APP_SECTION_PAGE_SIZE (256) 6761 #define APP_SECTION_END (APP_SECTION_START + APP_SECTION_SIZE - 1) 6763 #define APPTABLE_SECTION_START (0x0F000) 6764 #define APPTABLE_SECTION_SIZE (4096) 6765 #define APPTABLE_SECTION_PAGE_SIZE (256) 6766 #define APPTABLE_SECTION_END (APPTABLE_SECTION_START + APPTABLE_SECTION_SIZE - 1) 6768 #define BOOT_SECTION_START (0x10000) 6769 #define BOOT_SECTION_SIZE (4096) 6770 #define BOOT_SECTION_PAGE_SIZE (256) 6771 #define BOOT_SECTION_END (BOOT_SECTION_START + BOOT_SECTION_SIZE - 1) 6773 #define DATAMEM_START (0x0000) 6774 #define DATAMEM_SIZE (12288) 6775 #define DATAMEM_PAGE_SIZE (0) 6776 #define DATAMEM_END (DATAMEM_START + DATAMEM_SIZE - 1) 6778 #define IO_START (0x0000) 6779 #define IO_SIZE (4096) 6780 #define IO_PAGE_SIZE (0) 6781 #define IO_END (IO_START + IO_SIZE - 1) 6783 #define MAPPED_EEPROM_START (0x1000) 6784 #define MAPPED_EEPROM_SIZE (2048) 6785 #define MAPPED_EEPROM_PAGE_SIZE (0) 6786 #define MAPPED_EEPROM_END (MAPPED_EEPROM_START + MAPPED_EEPROM_SIZE - 1) 6788 #define INTERNAL_SRAM_START (0x2000) 6789 #define INTERNAL_SRAM_SIZE (4096) 6790 #define INTERNAL_SRAM_PAGE_SIZE (0) 6791 #define INTERNAL_SRAM_END (INTERNAL_SRAM_START + INTERNAL_SRAM_SIZE - 1) 6793 #define EEPROM_START (0x0000) 6794 #define EEPROM_SIZE (2048) 6795 #define EEPROM_PAGE_SIZE (32) 6796 #define EEPROM_END (EEPROM_START + EEPROM_SIZE - 1) 6798 #define FUSE_START (0x0000) 6799 #define FUSE_SIZE (6) 6800 #define FUSE_PAGE_SIZE (0) 6801 #define FUSE_END (FUSE_START + FUSE_SIZE - 1) 6803 #define LOCKBIT_START (0x0000) 6804 #define LOCKBIT_SIZE (1) 6805 #define LOCKBIT_PAGE_SIZE (0) 6806 #define LOCKBIT_END (LOCKBIT_START + LOCKBIT_SIZE - 1) 6808 #define SIGNATURES_START (0x0000) 6809 #define SIGNATURES_SIZE (3) 6810 #define SIGNATURES_PAGE_SIZE (0) 6811 #define SIGNATURES_END (SIGNATURES_START + SIGNATURES_SIZE - 1) 6813 #define USER_SIGNATURES_START (0x0000) 6814 #define USER_SIGNATURES_SIZE (256) 6815 #define USER_SIGNATURES_PAGE_SIZE (0) 6816 #define USER_SIGNATURES_END (USER_SIGNATURES_START + USER_SIGNATURES_SIZE - 1) 6818 #define PROD_SIGNATURES_START (0x0000) 6819 #define PROD_SIGNATURES_SIZE (52) 6820 #define PROD_SIGNATURES_PAGE_SIZE (0) 6821 #define PROD_SIGNATURES_END (PROD_SIGNATURES_START + PROD_SIGNATURES_SIZE - 1) 6823 #define FLASHEND PROGMEM_END 6824 #define SPM_PAGESIZE PROGMEM_PAGE_SIZE 6825 #define RAMSTART INTERNAL_SRAM_START 6826 #define RAMSIZE INTERNAL_SRAM_SIZE 6827 #define RAMEND INTERNAL_SRAM_END 6828 #define XRAMSTART EXTERNAL_SRAM_START 6829 #define XRAMSIZE EXTERNAL_SRAM_SIZE 6830 #define XRAMEND INTERNAL_SRAM_END 6831 #define E2END EEPROM_END 6832 #define E2PAGESIZE EEPROM_PAGE_SIZE 6836 #define FUSE_MEMORY_SIZE 6 6839 #define FUSE_JTAGUSERID0 (unsigned char)~_BV(0) 6840 #define FUSE_JTAGUSERID1 (unsigned char)~_BV(1) 6841 #define FUSE_JTAGUSERID2 (unsigned char)~_BV(2) 6842 #define FUSE_JTAGUSERID3 (unsigned char)~_BV(3) 6843 #define FUSE_JTAGUSERID4 (unsigned char)~_BV(4) 6844 #define FUSE_JTAGUSERID5 (unsigned char)~_BV(5) 6845 #define FUSE_JTAGUSERID6 (unsigned char)~_BV(6) 6846 #define FUSE_JTAGUSERID7 (unsigned char)~_BV(7) 6847 #define FUSE0_DEFAULT (0xFF) 6850 #define FUSE_WDP0 (unsigned char)~_BV(0) 6851 #define FUSE_WDP1 (unsigned char)~_BV(1) 6852 #define FUSE_WDP2 (unsigned char)~_BV(2) 6853 #define FUSE_WDP3 (unsigned char)~_BV(3) 6854 #define FUSE_WDWP0 (unsigned char)~_BV(4) 6855 #define FUSE_WDWP1 (unsigned char)~_BV(5) 6856 #define FUSE_WDWP2 (unsigned char)~_BV(6) 6857 #define FUSE_WDWP3 (unsigned char)~_BV(7) 6858 #define FUSE1_DEFAULT (0xFF) 6861 #define FUSE_BODPD0 (unsigned char)~_BV(0) 6862 #define FUSE_BODPD1 (unsigned char)~_BV(1) 6863 #define FUSE_BOOTRST (unsigned char)~_BV(6) 6864 #define FUSE_DVSDON (unsigned char)~_BV(7) 6865 #define FUSE2_DEFAULT (0xFF) 6870 #define FUSE_JTAGEN (unsigned char)~_BV(0) 6871 #define FUSE_WDLOCK (unsigned char)~_BV(1) 6872 #define FUSE_SUT0 (unsigned char)~_BV(2) 6873 #define FUSE_SUT1 (unsigned char)~_BV(3) 6874 #define FUSE4_DEFAULT (0xFF) 6877 #define FUSE_BODLVL0 (unsigned char)~_BV(0) 6878 #define FUSE_BODLVL1 (unsigned char)~_BV(1) 6879 #define FUSE_BODLVL2 (unsigned char)~_BV(2) 6880 #define FUSE_EESAVE (unsigned char)~_BV(3) 6881 #define FUSE_BODACT0 (unsigned char)~_BV(4) 6882 #define FUSE_BODACT1 (unsigned char)~_BV(5) 6883 #define FUSE5_DEFAULT (0xFF) 6887 #define __LOCK_BITS_EXIST 6888 #define __BOOT_LOCK_APPLICATION_TABLE_BITS_EXIST 6889 #define __BOOT_LOCK_APPLICATION_BITS_EXIST 6890 #define __BOOT_LOCK_BOOT_BITS_EXIST 6894 #define SIGNATURE_0 0x1E 6895 #define SIGNATURE_1 0x96 6896 #define SIGNATURE_2 0x42 Definition: iox128a1.h:237
Definition: iox128a1.h:905
Definition: iox128a1.h:1490
Definition: iox128a1.h:1853
Definition: iox128a1.h:428
Definition: iox128a1.h:260
Definition: iox128a1.h:1276
Definition: iox128a1.h:1647
Definition: iox128a1.h:1991
Definition: iox128a1.h:2326
Definition: iox128a1.h:413
Definition: iox128a1.h:171
Definition: iox128a1.h:454
Definition: iox128a1.h:697
Definition: iox128a1.h:1960
Definition: iox128a1.h:308
Definition: iox128a1.h:134
Definition: iox128a1.h:1661
Definition: iox128a1.h:328
Definition: iox128a1.h:1593
Definition: iox128a1.h:962
Definition: iox128a1.h:2555
Definition: iox128a1.h:2238
Definition: iox128a1.h:2598
Definition: iox128a1.h:2174
Definition: iox128a1.h:2481
Definition: iox128a1.h:1871
Definition: iox128a1.h:156
Definition: iox128a1.h:1888
Definition: iox128a1.h:1179
Definition: iox128a1.h:1294
Definition: iox128a1.h:2628
Definition: iox128a1.h:389
Definition: iox128a1.h:342
Definition: iox128a1.h:933
Definition: iox128a1.h:2302
Definition: iox128a1.h:1976
Definition: iox128a1.h:945