RTEMS CPU Kit with SuperCore  4.11.3
iox256a3.h
Go to the documentation of this file.
1 /* Copyright (c) 2009 Atmel Corporation
2  All rights reserved.
3 
4  Redistribution and use in source and binary forms, with or without
5  modification, are permitted provided that the following conditions are met:
6 
7  * Redistributions of source code must retain the above copyright
8  notice, this list of conditions and the following disclaimer.
9 
10  * Redistributions in binary form must reproduce the above copyright
11  notice, this list of conditions and the following disclaimer in
12  the documentation and/or other materials provided with the
13  distribution.
14 
15  * Neither the name of the copyright holders nor the names of
16  contributors may be used to endorse or promote products derived
17  from this software without specific prior written permission.
18 
19  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29  POSSIBILITY OF SUCH DAMAGE. */
30 
31 
32 /* avr/iox256a3.h - definitions for ATxmega256A3 */
33 
34 /* This file should only be included from <avr/io.h>, never directly. */
35 
36 #ifndef _AVR_IO_H_
37 # error "Include <avr/io.h> instead of this file."
38 #endif
39 
40 #ifndef _AVR_IOXXX_H_
41 # define _AVR_IOXXX_H_ "iox256a3.h"
42 #else
43 # error "Attempt to include more than one <avr/ioXXX.h> file."
44 #endif
45 
46 
47 #ifndef _AVR_ATxmega256A3_H_
48 #define _AVR_ATxmega256A3_H_ 1
49 
50 
51 /* Ungrouped common registers */
52 #define GPIO0 _SFR_MEM8(0x0000) /* General Purpose IO Register 0 */
53 #define GPIO1 _SFR_MEM8(0x0001) /* General Purpose IO Register 1 */
54 #define GPIO2 _SFR_MEM8(0x0002) /* General Purpose IO Register 2 */
55 #define GPIO3 _SFR_MEM8(0x0003) /* General Purpose IO Register 3 */
56 #define GPIO4 _SFR_MEM8(0x0004) /* General Purpose IO Register 4 */
57 #define GPIO5 _SFR_MEM8(0x0005) /* General Purpose IO Register 5 */
58 #define GPIO6 _SFR_MEM8(0x0006) /* General Purpose IO Register 6 */
59 #define GPIO7 _SFR_MEM8(0x0007) /* General Purpose IO Register 7 */
60 #define GPIO8 _SFR_MEM8(0x0008) /* General Purpose IO Register 8 */
61 #define GPIO9 _SFR_MEM8(0x0009) /* General Purpose IO Register 9 */
62 #define GPIOA _SFR_MEM8(0x000A) /* General Purpose IO Register 10 */
63 #define GPIOB _SFR_MEM8(0x000B) /* General Purpose IO Register 11 */
64 #define GPIOC _SFR_MEM8(0x000C) /* General Purpose IO Register 12 */
65 #define GPIOD _SFR_MEM8(0x000D) /* General Purpose IO Register 13 */
66 #define GPIOE _SFR_MEM8(0x000E) /* General Purpose IO Register 14 */
67 #define GPIOF _SFR_MEM8(0x000F) /* General Purpose IO Register 15 */
68 
69 #define CCP _SFR_MEM8(0x0034) /* Configuration Change Protection */
70 #define RAMPD _SFR_MEM8(0x0038) /* Ramp D */
71 #define RAMPX _SFR_MEM8(0x0039) /* Ramp X */
72 #define RAMPY _SFR_MEM8(0x003A) /* Ramp Y */
73 #define RAMPZ _SFR_MEM8(0x003B) /* Ramp Z */
74 #define EIND _SFR_MEM8(0x003C) /* Extended Indirect Jump */
75 #define SPL _SFR_MEM8(0x003D) /* Stack Pointer Low */
76 #define SPH _SFR_MEM8(0x003E) /* Stack Pointer High */
77 #define SREG _SFR_MEM8(0x003F) /* Status Register */
78 
79 
80 /* C Language Only */
81 #if !defined (__ASSEMBLER__)
82 
83 #include <stdint.h>
84 
85 typedef volatile uint8_t register8_t;
86 typedef volatile uint16_t register16_t;
87 typedef volatile uint32_t register32_t;
88 
89 
90 #ifdef _WORDREGISTER
91 #undef _WORDREGISTER
92 #endif
93 #define _WORDREGISTER(regname) \
94  __extension__ union \
95  { \
96  register16_t regname; \
97  struct \
98  { \
99  register8_t regname ## L; \
100  register8_t regname ## H; \
101  }; \
102  }
103 
104 #ifdef _DWORDREGISTER
105 #undef _DWORDREGISTER
106 #endif
107 #define _DWORDREGISTER(regname) \
108  __extension__ union \
109  { \
110  register32_t regname; \
111  struct \
112  { \
113  register8_t regname ## 0; \
114  register8_t regname ## 1; \
115  register8_t regname ## 2; \
116  register8_t regname ## 3; \
117  }; \
118  }
119 
120 
121 /*
122 ==========================================================================
123 IO Module Structures
124 ==========================================================================
125 */
126 
127 
128 /*
129 --------------------------------------------------------------------------
130 XOCD - On-Chip Debug System
131 --------------------------------------------------------------------------
132 */
133 
134 /* On-Chip Debug System */
135 typedef struct OCD_struct
136 {
137  register8_t OCDR0; /* OCD Register 0 */
138  register8_t OCDR1; /* OCD Register 1 */
139 } OCD_t;
140 
141 
142 /* CCP signatures */
143 typedef enum CCP_enum
144 {
145  CCP_SPM_gc = (0x9D<<0), /* SPM Instruction Protection */
146  CCP_IOREG_gc = (0xD8<<0), /* IO Register Protection */
147 } CCP_t;
148 
149 
150 /*
151 --------------------------------------------------------------------------
152 CLK - Clock System
153 --------------------------------------------------------------------------
154 */
155 
156 /* Clock System */
157 typedef struct CLK_struct
158 {
159  register8_t CTRL; /* Control Register */
160  register8_t PSCTRL; /* Prescaler Control Register */
161  register8_t LOCK; /* Lock register */
162  register8_t RTCCTRL; /* RTC Control Register */
163 } CLK_t;
164 
165 /*
166 --------------------------------------------------------------------------
167 CLK - Clock System
168 --------------------------------------------------------------------------
169 */
170 
171 /* Power Reduction */
172 typedef struct PR_struct
173 {
174  register8_t PRGEN; /* General Power Reduction */
175  register8_t PRPA; /* Power Reduction Port A */
176  register8_t PRPB; /* Power Reduction Port B */
177  register8_t PRPC; /* Power Reduction Port C */
178  register8_t PRPD; /* Power Reduction Port D */
179  register8_t PRPE; /* Power Reduction Port E */
180  register8_t PRPF; /* Power Reduction Port F */
181 } PR_t;
182 
183 /* System Clock Selection */
184 typedef enum CLK_SCLKSEL_enum
185 {
186  CLK_SCLKSEL_RC2M_gc = (0x00<<0), /* Internal 2MHz RC Oscillator */
187  CLK_SCLKSEL_RC32M_gc = (0x01<<0), /* Internal 32MHz RC Oscillator */
188  CLK_SCLKSEL_RC32K_gc = (0x02<<0), /* Internal 32kHz RC Oscillator */
189  CLK_SCLKSEL_XOSC_gc = (0x03<<0), /* External Crystal Oscillator or Clock */
190  CLK_SCLKSEL_PLL_gc = (0x04<<0), /* Phase Locked Loop */
191 } CLK_SCLKSEL_t;
192 
193 /* Prescaler A Division Factor */
194 typedef enum CLK_PSADIV_enum
195 {
196  CLK_PSADIV_1_gc = (0x00<<2), /* Divide by 1 */
197  CLK_PSADIV_2_gc = (0x01<<2), /* Divide by 2 */
198  CLK_PSADIV_4_gc = (0x03<<2), /* Divide by 4 */
199  CLK_PSADIV_8_gc = (0x05<<2), /* Divide by 8 */
200  CLK_PSADIV_16_gc = (0x07<<2), /* Divide by 16 */
201  CLK_PSADIV_32_gc = (0x09<<2), /* Divide by 32 */
202  CLK_PSADIV_64_gc = (0x0B<<2), /* Divide by 64 */
203  CLK_PSADIV_128_gc = (0x0D<<2), /* Divide by 128 */
204  CLK_PSADIV_256_gc = (0x0F<<2), /* Divide by 256 */
205  CLK_PSADIV_512_gc = (0x11<<2), /* Divide by 512 */
206 } CLK_PSADIV_t;
207 
208 /* Prescaler B and C Division Factor */
209 typedef enum CLK_PSBCDIV_enum
210 {
211  CLK_PSBCDIV_1_1_gc = (0x00<<0), /* Divide B by 1 and C by 1 */
212  CLK_PSBCDIV_1_2_gc = (0x01<<0), /* Divide B by 1 and C by 2 */
213  CLK_PSBCDIV_4_1_gc = (0x02<<0), /* Divide B by 4 and C by 1 */
214  CLK_PSBCDIV_2_2_gc = (0x03<<0), /* Divide B by 2 and C by 2 */
215 } CLK_PSBCDIV_t;
216 
217 /* RTC Clock Source */
218 typedef enum CLK_RTCSRC_enum
219 {
220  CLK_RTCSRC_ULP_gc = (0x00<<1), /* 1kHz from internal 32kHz ULP */
221  CLK_RTCSRC_TOSC_gc = (0x01<<1), /* 1kHz from 32kHz crystal oscillator on TOSC */
222  CLK_RTCSRC_RCOSC_gc = (0x02<<1), /* 1kHz from internal 32kHz RC oscillator */
223  CLK_RTCSRC_TOSC32_gc = (0x05<<1), /* 32kHz from 32kHz crystal oscillator on TOSC */
224 } CLK_RTCSRC_t;
225 
226 
227 /*
228 --------------------------------------------------------------------------
229 SLEEP - Sleep Controller
230 --------------------------------------------------------------------------
231 */
232 
233 /* Sleep Controller */
234 typedef struct SLEEP_struct
235 {
236  register8_t CTRL; /* Control Register */
237 } SLEEP_t;
238 
239 /* Sleep Mode */
240 typedef enum SLEEP_SMODE_enum
241 {
242  SLEEP_SMODE_IDLE_gc = (0x00<<1), /* Idle mode */
243  SLEEP_SMODE_PDOWN_gc = (0x02<<1), /* Power-down Mode */
244  SLEEP_SMODE_PSAVE_gc = (0x03<<1), /* Power-save Mode */
245  SLEEP_SMODE_STDBY_gc = (0x06<<1), /* Standby Mode */
246  SLEEP_SMODE_ESTDBY_gc = (0x07<<1), /* Extended Standby Mode */
247 } SLEEP_SMODE_t;
248 
249 
250 /*
251 --------------------------------------------------------------------------
252 OSC - Oscillator
253 --------------------------------------------------------------------------
254 */
255 
256 /* Oscillator */
257 typedef struct OSC_struct
258 {
259  register8_t CTRL; /* Control Register */
260  register8_t STATUS; /* Status Register */
261  register8_t XOSCCTRL; /* External Oscillator Control Register */
262  register8_t XOSCFAIL; /* External Oscillator Failure Detection Register */
263  register8_t RC32KCAL; /* 32kHz Internal Oscillator Calibration Register */
264  register8_t PLLCTRL; /* PLL Control REgister */
265  register8_t DFLLCTRL; /* DFLL Control Register */
266 } OSC_t;
267 
268 /* Oscillator Frequency Range */
269 typedef enum OSC_FRQRANGE_enum
270 {
271  OSC_FRQRANGE_04TO2_gc = (0x00<<6), /* 0.4 - 2 MHz */
272  OSC_FRQRANGE_2TO9_gc = (0x01<<6), /* 2 - 9 MHz */
273  OSC_FRQRANGE_9TO12_gc = (0x02<<6), /* 9 - 12 MHz */
274  OSC_FRQRANGE_12TO16_gc = (0x03<<6), /* 12 - 16 MHz */
275 } OSC_FRQRANGE_t;
276 
277 /* External Oscillator Selection and Startup Time */
278 typedef enum OSC_XOSCSEL_enum
279 {
280  OSC_XOSCSEL_EXTCLK_gc = (0x00<<0), /* External Clock - 6 CLK */
281  OSC_XOSCSEL_32KHz_gc = (0x02<<0), /* 32kHz TOSC - 32K CLK */
282  OSC_XOSCSEL_XTAL_256CLK_gc = (0x03<<0), /* 0.4-16MHz XTAL - 256 CLK */
283  OSC_XOSCSEL_XTAL_1KCLK_gc = (0x07<<0), /* 0.4-16MHz XTAL - 1K CLK */
284  OSC_XOSCSEL_XTAL_16KCLK_gc = (0x0B<<0), /* 0.4-16MHz XTAL - 16K CLK */
285 } OSC_XOSCSEL_t;
286 
287 /* PLL Clock Source */
288 typedef enum OSC_PLLSRC_enum
289 {
290  OSC_PLLSRC_RC2M_gc = (0x00<<6), /* Internal 2MHz RC Oscillator */
291  OSC_PLLSRC_RC32M_gc = (0x02<<6), /* Internal 32MHz RC Oscillator */
292  OSC_PLLSRC_XOSC_gc = (0x03<<6), /* External Oscillator */
293 } OSC_PLLSRC_t;
294 
295 
296 /*
297 --------------------------------------------------------------------------
298 DFLL - DFLL
299 --------------------------------------------------------------------------
300 */
301 
302 /* DFLL */
303 typedef struct DFLL_struct
304 {
305  register8_t CTRL; /* Control Register */
306  register8_t reserved_0x01;
307  register8_t CALA; /* Calibration Register A */
308  register8_t CALB; /* Calibration Register B */
309  register8_t COMP0; /* Oscillator Compare Register 0 */
310  register8_t COMP1; /* Oscillator Compare Register 1 */
311  register8_t COMP2; /* Oscillator Compare Register 2 */
312  register8_t reserved_0x07;
313 } DFLL_t;
314 
315 
316 /*
317 --------------------------------------------------------------------------
318 RST - Reset
319 --------------------------------------------------------------------------
320 */
321 
322 /* Reset */
323 typedef struct RST_struct
324 {
325  register8_t STATUS; /* Status Register */
326  register8_t CTRL; /* Control Register */
327 } RST_t;
328 
329 
330 /*
331 --------------------------------------------------------------------------
332 WDT - Watch-Dog Timer
333 --------------------------------------------------------------------------
334 */
335 
336 /* Watch-Dog Timer */
337 typedef struct WDT_struct
338 {
339  register8_t CTRL; /* Control */
340  register8_t WINCTRL; /* Windowed Mode Control */
341  register8_t STATUS; /* Status */
342 } WDT_t;
343 
344 /* Period setting */
345 typedef enum WDT_PER_enum
346 {
347  WDT_PER_8CLK_gc = (0x00<<2), /* 8 cycles (8ms @ 3.3V) */
348  WDT_PER_16CLK_gc = (0x01<<2), /* 16 cycles (16ms @ 3.3V) */
349  WDT_PER_32CLK_gc = (0x02<<2), /* 32 cycles (32ms @ 3.3V) */
350  WDT_PER_64CLK_gc = (0x03<<2), /* 64 cycles (64ms @ 3.3V) */
351  WDT_PER_128CLK_gc = (0x04<<2), /* 128 cycles (0.125s @ 3.3V) */
352  WDT_PER_256CLK_gc = (0x05<<2), /* 256 cycles (0.25s @ 3.3V) */
353  WDT_PER_512CLK_gc = (0x06<<2), /* 512 cycles (0.5s @ 3.3V) */
354  WDT_PER_1KCLK_gc = (0x07<<2), /* 1K cycles (1s @ 3.3V) */
355  WDT_PER_2KCLK_gc = (0x08<<2), /* 2K cycles (2s @ 3.3V) */
356  WDT_PER_4KCLK_gc = (0x09<<2), /* 4K cycles (4s @ 3.3V) */
357  WDT_PER_8KCLK_gc = (0x0A<<2), /* 8K cycles (8s @ 3.3V) */
358 } WDT_PER_t;
359 
360 /* Closed window period */
361 typedef enum WDT_WPER_enum
362 {
363  WDT_WPER_8CLK_gc = (0x00<<2), /* 8 cycles (8ms @ 3.3V) */
364  WDT_WPER_16CLK_gc = (0x01<<2), /* 16 cycles (16ms @ 3.3V) */
365  WDT_WPER_32CLK_gc = (0x02<<2), /* 32 cycles (32ms @ 3.3V) */
366  WDT_WPER_64CLK_gc = (0x03<<2), /* 64 cycles (64ms @ 3.3V) */
367  WDT_WPER_128CLK_gc = (0x04<<2), /* 128 cycles (0.125s @ 3.3V) */
368  WDT_WPER_256CLK_gc = (0x05<<2), /* 256 cycles (0.25s @ 3.3V) */
369  WDT_WPER_512CLK_gc = (0x06<<2), /* 512 cycles (0.5s @ 3.3V) */
370  WDT_WPER_1KCLK_gc = (0x07<<2), /* 1K cycles (1s @ 3.3V) */
371  WDT_WPER_2KCLK_gc = (0x08<<2), /* 2K cycles (2s @ 3.3V) */
372  WDT_WPER_4KCLK_gc = (0x09<<2), /* 4K cycles (4s @ 3.3V) */
373  WDT_WPER_8KCLK_gc = (0x0A<<2), /* 8K cycles (8s @ 3.3V) */
374 } WDT_WPER_t;
375 
376 
377 /*
378 --------------------------------------------------------------------------
379 MCU - MCU Control
380 --------------------------------------------------------------------------
381 */
382 
383 /* MCU Control */
384 typedef struct MCU_struct
385 {
386  register8_t DEVID0; /* Device ID byte 0 */
387  register8_t DEVID1; /* Device ID byte 1 */
388  register8_t DEVID2; /* Device ID byte 2 */
389  register8_t REVID; /* Revision ID */
390  register8_t JTAGUID; /* JTAG User ID */
391  register8_t reserved_0x05;
392  register8_t MCUCR; /* MCU Control */
393  register8_t reserved_0x07;
394  register8_t EVSYSLOCK; /* Event System Lock */
395  register8_t AWEXLOCK; /* AWEX Lock */
396  register8_t reserved_0x0A;
397  register8_t reserved_0x0B;
398 } MCU_t;
399 
400 
401 /*
402 --------------------------------------------------------------------------
403 PMIC - Programmable Multi-level Interrupt Controller
404 --------------------------------------------------------------------------
405 */
406 
407 /* Programmable Multi-level Interrupt Controller */
408 typedef struct PMIC_struct
409 {
410  register8_t STATUS; /* Status Register */
411  register8_t INTPRI; /* Interrupt Priority */
412  register8_t CTRL; /* Control Register */
413 } PMIC_t;
414 
415 
416 /*
417 --------------------------------------------------------------------------
418 DMA - DMA Controller
419 --------------------------------------------------------------------------
420 */
421 
422 /* DMA Channel */
423 typedef struct DMA_CH_struct
424 {
425  register8_t CTRLA; /* Channel Control */
426  register8_t CTRLB; /* Channel Control */
427  register8_t ADDRCTRL; /* Address Control */
428  register8_t TRIGSRC; /* Channel Trigger Source */
429  _WORDREGISTER(TRFCNT); /* Channel Block Transfer Count */
430  register8_t REPCNT; /* Channel Repeat Count */
431  register8_t reserved_0x07;
432  register8_t SRCADDR0; /* Channel Source Address 0 */
433  register8_t SRCADDR1; /* Channel Source Address 1 */
434  register8_t SRCADDR2; /* Channel Source Address 2 */
435  register8_t reserved_0x0B;
436  register8_t DESTADDR0; /* Channel Destination Address 0 */
437  register8_t DESTADDR1; /* Channel Destination Address 1 */
438  register8_t DESTADDR2; /* Channel Destination Address 2 */
439  register8_t reserved_0x0F;
440 } DMA_CH_t;
441 
442 /*
443 --------------------------------------------------------------------------
444 DMA - DMA Controller
445 --------------------------------------------------------------------------
446 */
447 
448 /* DMA Controller */
449 typedef struct DMA_struct
450 {
451  register8_t CTRL; /* Control */
452  register8_t reserved_0x01;
453  register8_t reserved_0x02;
454  register8_t INTFLAGS; /* Transfer Interrupt Status */
455  register8_t STATUS; /* Status */
456  register8_t reserved_0x05;
457  _WORDREGISTER(TEMP); /* Temporary Register For 16/24-bit Access */
458  register8_t reserved_0x08;
459  register8_t reserved_0x09;
460  register8_t reserved_0x0A;
461  register8_t reserved_0x0B;
462  register8_t reserved_0x0C;
463  register8_t reserved_0x0D;
464  register8_t reserved_0x0E;
465  register8_t reserved_0x0F;
466  DMA_CH_t CH0; /* DMA Channel 0 */
467  DMA_CH_t CH1; /* DMA Channel 1 */
468  DMA_CH_t CH2; /* DMA Channel 2 */
469  DMA_CH_t CH3; /* DMA Channel 3 */
470 } DMA_t;
471 
472 /* Burst mode */
473 typedef enum DMA_CH_BURSTLEN_enum
474 {
475  DMA_CH_BURSTLEN_1BYTE_gc = (0x00<<0), /* 1-byte burst mode */
476  DMA_CH_BURSTLEN_2BYTE_gc = (0x01<<0), /* 2-byte burst mode */
477  DMA_CH_BURSTLEN_4BYTE_gc = (0x02<<0), /* 4-byte burst mode */
478  DMA_CH_BURSTLEN_8BYTE_gc = (0x03<<0), /* 8-byte burst mode */
479 } DMA_CH_BURSTLEN_t;
480 
481 /* Source address reload mode */
482 typedef enum DMA_CH_SRCRELOAD_enum
483 {
484  DMA_CH_SRCRELOAD_NONE_gc = (0x00<<6), /* No reload */
485  DMA_CH_SRCRELOAD_BLOCK_gc = (0x01<<6), /* Reload at end of block */
486  DMA_CH_SRCRELOAD_BURST_gc = (0x02<<6), /* Reload at end of burst */
487  DMA_CH_SRCRELOAD_TRANSACTION_gc = (0x03<<6), /* Reload at end of transaction */
488 } DMA_CH_SRCRELOAD_t;
489 
490 /* Source addressing mode */
491 typedef enum DMA_CH_SRCDIR_enum
492 {
493  DMA_CH_SRCDIR_FIXED_gc = (0x00<<4), /* Fixed */
494  DMA_CH_SRCDIR_INC_gc = (0x01<<4), /* Increment */
495  DMA_CH_SRCDIR_DEC_gc = (0x02<<4), /* Decrement */
496 } DMA_CH_SRCDIR_t;
497 
498 /* Destination adress reload mode */
499 typedef enum DMA_CH_DESTRELOAD_enum
500 {
501  DMA_CH_DESTRELOAD_NONE_gc = (0x00<<2), /* No reload */
502  DMA_CH_DESTRELOAD_BLOCK_gc = (0x01<<2), /* Reload at end of block */
503  DMA_CH_DESTRELOAD_BURST_gc = (0x02<<2), /* Reload at end of burst */
504  DMA_CH_DESTRELOAD_TRANSACTION_gc = (0x03<<2), /* Reload at end of transaction */
505 } DMA_CH_DESTRELOAD_t;
506 
507 /* Destination adressing mode */
508 typedef enum DMA_CH_DESTDIR_enum
509 {
510  DMA_CH_DESTDIR_FIXED_gc = (0x00<<0), /* Fixed */
511  DMA_CH_DESTDIR_INC_gc = (0x01<<0), /* Increment */
512  DMA_CH_DESTDIR_DEC_gc = (0x02<<0), /* Decrement */
513 } DMA_CH_DESTDIR_t;
514 
515 /* Transfer trigger source */
516 typedef enum DMA_CH_TRIGSRC_enum
517 {
518  DMA_CH_TRIGSRC_OFF_gc = (0x00<<0), /* Off software triggers only */
519  DMA_CH_TRIGSRC_EVSYS_CH0_gc = (0x01<<0), /* Event System Channel 0 */
520  DMA_CH_TRIGSRC_EVSYS_CH1_gc = (0x02<<0), /* Event System Channel 1 */
521  DMA_CH_TRIGSRC_EVSYS_CH2_gc = (0x03<<0), /* Event System Channel 2 */
522  DMA_CH_TRIGSRC_ADCA_CH0_gc = (0x10<<0), /* ADCA Channel 0 */
523  DMA_CH_TRIGSRC_ADCA_CH1_gc = (0x11<<0), /* ADCA Channel 1 */
524  DMA_CH_TRIGSRC_ADCA_CH2_gc = (0x12<<0), /* ADCA Channel 2 */
525  DMA_CH_TRIGSRC_ADCA_CH3_gc = (0x13<<0), /* ADCA Channel 3 */
526  DMA_CH_TRIGSRC_ADCA_CH4_gc = (0x14<<0), /* ADCA Channel 0,1,2,3 combined */
527  DMA_CH_TRIGSRC_DACA_CH0_gc = (0x15<<0), /* DACA Channel 0 */
528  DMA_CH_TRIGSRC_DACA_CH1_gc = (0x16<<0), /* DACA Channel 1 */
529  DMA_CH_TRIGSRC_ADCB_CH0_gc = (0x20<<0), /* ADCB Channel 0 */
530  DMA_CH_TRIGSRC_ADCB_CH1_gc = (0x21<<0), /* ADCB Channel 1 */
531  DMA_CH_TRIGSRC_ADCB_CH2_gc = (0x22<<0), /* ADCB Channel 2 */
532  DMA_CH_TRIGSRC_ADCB_CH3_gc = (0x23<<0), /* ADCB Channel 3 */
533  DMA_CH_TRIGSRC_ADCB_CH4_gc = (0x24<<0), /* ADCB Channel 0,1,2,3 combined */
534  DMA_CH_TRIGSRC_DACB_CH0_gc = (0x25<<0), /* DACB Channel 0 */
535  DMA_CH_TRIGSRC_DACB_CH1_gc = (0x26<<0), /* DACB Channel 1 */
536  DMA_CH_TRIGSRC_TCC0_OVF_gc = (0x40<<0), /* Timer/Counter C0 Overflow */
537  DMA_CH_TRIGSRC_TCC0_ERR_gc = (0x41<<0), /* Timer/Counter C0 Error */
538  DMA_CH_TRIGSRC_TCC0_CCA_gc = (0x42<<0), /* Timer/Counter C0 Compare or Capture A */
539  DMA_CH_TRIGSRC_TCC0_CCB_gc = (0x43<<0), /* Timer/Counter C0 Compare or Capture B */
540  DMA_CH_TRIGSRC_TCC0_CCC_gc = (0x44<<0), /* Timer/Counter C0 Compare or Capture C */
541  DMA_CH_TRIGSRC_TCC0_CCD_gc = (0x45<<0), /* Timer/Counter C0 Compare or Capture D */
542  DMA_CH_TRIGSRC_TCC1_OVF_gc = (0x46<<0), /* Timer/Counter C1 Overflow */
543  DMA_CH_TRIGSRC_TCC1_ERR_gc = (0x47<<0), /* Timer/Counter C1 Error */
544  DMA_CH_TRIGSRC_TCC1_CCA_gc = (0x48<<0), /* Timer/Counter C1 Compare or Capture A */
545  DMA_CH_TRIGSRC_TCC1_CCB_gc = (0x49<<0), /* Timer/Counter C1 Compare or Capture B */
546  DMA_CH_TRIGSRC_SPIC_gc = (0x4A<<0), /* SPI C Transfer Complete */
547  DMA_CH_TRIGSRC_USARTC0_RXC_gc = (0x4B<<0), /* USART C0 Receive Complete */
548  DMA_CH_TRIGSRC_USARTC0_DRE_gc = (0x4C<<0), /* USART C0 Data Register Empty */
549  DMA_CH_TRIGSRC_USARTC1_RXC_gc = (0x4E<<0), /* USART C1 Receive Complete */
550  DMA_CH_TRIGSRC_USARTC1_DRE_gc = (0x4F<<0), /* USART C1 Data Register Empty */
551  DMA_CH_TRIGSRC_TCD0_OVF_gc = (0x60<<0), /* Timer/Counter D0 Overflow */
552  DMA_CH_TRIGSRC_TCD0_ERR_gc = (0x61<<0), /* Timer/Counter D0 Error */
553  DMA_CH_TRIGSRC_TCD0_CCA_gc = (0x62<<0), /* Timer/Counter D0 Compare or Capture A */
554  DMA_CH_TRIGSRC_TCD0_CCB_gc = (0x63<<0), /* Timer/Counter D0 Compare or Capture B */
555  DMA_CH_TRIGSRC_TCD0_CCC_gc = (0x64<<0), /* Timer/Counter D0 Compare or Capture C */
556  DMA_CH_TRIGSRC_TCD0_CCD_gc = (0x65<<0), /* Timer/Counter D0 Compare or Capture D */
557  DMA_CH_TRIGSRC_TCD1_OVF_gc = (0x66<<0), /* Timer/Counter D1 Overflow */
558  DMA_CH_TRIGSRC_TCD1_ERR_gc = (0x67<<0), /* Timer/Counter D1 Error */
559  DMA_CH_TRIGSRC_TCD1_CCA_gc = (0x68<<0), /* Timer/Counter D1 Compare or Capture A */
560  DMA_CH_TRIGSRC_TCD1_CCB_gc = (0x69<<0), /* Timer/Counter D1 Compare or Capture B */
561  DMA_CH_TRIGSRC_SPID_gc = (0x6A<<0), /* SPI D Transfer Complete */
562  DMA_CH_TRIGSRC_USARTD0_RXC_gc = (0x6B<<0), /* USART D0 Receive Complete */
563  DMA_CH_TRIGSRC_USARTD0_DRE_gc = (0x6C<<0), /* USART D0 Data Register Empty */
564  DMA_CH_TRIGSRC_USARTD1_RXC_gc = (0x6E<<0), /* USART D1 Receive Complete */
565  DMA_CH_TRIGSRC_USARTD1_DRE_gc = (0x6F<<0), /* USART D1 Data Register Empty */
566  DMA_CH_TRIGSRC_TCE0_OVF_gc = (0x80<<0), /* Timer/Counter E0 Overflow */
567  DMA_CH_TRIGSRC_TCE0_ERR_gc = (0x81<<0), /* Timer/Counter E0 Error */
568  DMA_CH_TRIGSRC_TCE0_CCA_gc = (0x82<<0), /* Timer/Counter E0 Compare or Capture A */
569  DMA_CH_TRIGSRC_TCE0_CCB_gc = (0x83<<0), /* Timer/Counter E0 Compare or Capture B */
570  DMA_CH_TRIGSRC_TCE0_CCC_gc = (0x84<<0), /* Timer/Counter E0 Compare or Capture C */
571  DMA_CH_TRIGSRC_TCE0_CCD_gc = (0x85<<0), /* Timer/Counter E0 Compare or Capture D */
572  DMA_CH_TRIGSRC_TCE1_OVF_gc = (0x86<<0), /* Timer/Counter E1 Overflow */
573  DMA_CH_TRIGSRC_TCE1_ERR_gc = (0x87<<0), /* Timer/Counter E1 Error */
574  DMA_CH_TRIGSRC_TCE1_CCA_gc = (0x88<<0), /* Timer/Counter E1 Compare or Capture A */
575  DMA_CH_TRIGSRC_TCE1_CCB_gc = (0x89<<0), /* Timer/Counter E1 Compare or Capture B */
576  DMA_CH_TRIGSRC_SPIE_gc = (0x8A<<0), /* SPI E Transfer Complete */
577  DMA_CH_TRIGSRC_USARTE0_RXC_gc = (0x8B<<0), /* USART E0 Receive Complete */
578  DMA_CH_TRIGSRC_USARTE0_DRE_gc = (0x8C<<0), /* USART E0 Data Register Empty */
579  DMA_CH_TRIGSRC_USARTE1_RXC_gc = (0x8E<<0), /* USART E1 Receive Complete */
580  DMA_CH_TRIGSRC_USARTE1_DRE_gc = (0x8F<<0), /* USART E1 Data Register Empty */
581  DMA_CH_TRIGSRC_TCF0_OVF_gc = (0xA0<<0), /* Timer/Counter F0 Overflow */
582  DMA_CH_TRIGSRC_TCF0_ERR_gc = (0xA1<<0), /* Timer/Counter F0 Error */
583  DMA_CH_TRIGSRC_TCF0_CCA_gc = (0xA2<<0), /* Timer/Counter F0 Compare or Capture A */
584  DMA_CH_TRIGSRC_TCF0_CCB_gc = (0xA3<<0), /* Timer/Counter F0 Compare or Capture B */
585  DMA_CH_TRIGSRC_TCF0_CCC_gc = (0xA4<<0), /* Timer/Counter F0 Compare or Capture C */
586  DMA_CH_TRIGSRC_TCF0_CCD_gc = (0xA5<<0), /* Timer/Counter F0 Compare or Capture D */
587  DMA_CH_TRIGSRC_TCF1_OVF_gc = (0xA6<<0), /* Timer/Counter F1 Overflow */
588  DMA_CH_TRIGSRC_TCF1_ERR_gc = (0xA7<<0), /* Timer/Counter F1 Error */
589  DMA_CH_TRIGSRC_TCF1_CCA_gc = (0xA8<<0), /* Timer/Counter F1 Compare or Capture A */
590  DMA_CH_TRIGSRC_TCF1_CCB_gc = (0xA9<<0), /* Timer/Counter F1 Compare or Capture B */
591  DMA_CH_TRIGSRC_SPIF_gc = (0xAA<<0), /* SPI F Transfer Complete */
592  DMA_CH_TRIGSRC_USARTF0_RXC_gc = (0xAB<<0), /* USART F0 Receive Complete */
593  DMA_CH_TRIGSRC_USARTF0_DRE_gc = (0xAC<<0), /* USART F0 Data Register Empty */
594  DMA_CH_TRIGSRC_USARTF1_RXC_gc = (0xAE<<0), /* USART F1 Receive Complete */
595  DMA_CH_TRIGSRC_USARTF1_DRE_gc = (0xAF<<0), /* USART F1 Data Register Empty */
596 } DMA_CH_TRIGSRC_t;
597 
598 /* Double buffering mode */
599 typedef enum DMA_DBUFMODE_enum
600 {
601  DMA_DBUFMODE_DISABLED_gc = (0x00<<2), /* Double buffering disabled */
602  DMA_DBUFMODE_CH01_gc = (0x01<<2), /* Double buffering enabled on channel 0/1 */
603  DMA_DBUFMODE_CH23_gc = (0x02<<2), /* Double buffering enabled on channel 2/3 */
604  DMA_DBUFMODE_CH01CH23_gc = (0x03<<2), /* Double buffering enabled on ch. 0/1 and ch. 2/3 */
605 } DMA_DBUFMODE_t;
606 
607 /* Priority mode */
608 typedef enum DMA_PRIMODE_enum
609 {
610  DMA_PRIMODE_RR0123_gc = (0x00<<0), /* Round Robin */
611  DMA_PRIMODE_CH0RR123_gc = (0x01<<0), /* Channel 0 > Round Robin on channel 1/2/3 */
612  DMA_PRIMODE_CH01RR23_gc = (0x02<<0), /* Channel 0 > channel 1 > Round Robin on channel 2/3 */
613  DMA_PRIMODE_CH0123_gc = (0x03<<0), /* Channel 0 > channel 1 > channel 2 > channel 3 */
614 } DMA_PRIMODE_t;
615 
616 /* Interrupt level */
617 typedef enum DMA_CH_ERRINTLVL_enum
618 {
619  DMA_CH_ERRINTLVL_OFF_gc = (0x00<<2), /* Interrupt disabled */
620  DMA_CH_ERRINTLVL_LO_gc = (0x01<<2), /* Low level */
621  DMA_CH_ERRINTLVL_MED_gc = (0x02<<2), /* Medium level */
622  DMA_CH_ERRINTLVL_HI_gc = (0x03<<2), /* High level */
623 } DMA_CH_ERRINTLVL_t;
624 
625 /* Interrupt level */
626 typedef enum DMA_CH_TRNINTLVL_enum
627 {
628  DMA_CH_TRNINTLVL_OFF_gc = (0x00<<0), /* Interrupt disabled */
629  DMA_CH_TRNINTLVL_LO_gc = (0x01<<0), /* Low level */
630  DMA_CH_TRNINTLVL_MED_gc = (0x02<<0), /* Medium level */
631  DMA_CH_TRNINTLVL_HI_gc = (0x03<<0), /* High level */
632 } DMA_CH_TRNINTLVL_t;
633 
634 
635 /*
636 --------------------------------------------------------------------------
637 EVSYS - Event System
638 --------------------------------------------------------------------------
639 */
640 
641 /* Event System */
642 typedef struct EVSYS_struct
643 {
644  register8_t CH0MUX; /* Event Channel 0 Multiplexer */
645  register8_t CH1MUX; /* Event Channel 1 Multiplexer */
646  register8_t CH2MUX; /* Event Channel 2 Multiplexer */
647  register8_t CH3MUX; /* Event Channel 3 Multiplexer */
648  register8_t CH4MUX; /* Event Channel 4 Multiplexer */
649  register8_t CH5MUX; /* Event Channel 5 Multiplexer */
650  register8_t CH6MUX; /* Event Channel 6 Multiplexer */
651  register8_t CH7MUX; /* Event Channel 7 Multiplexer */
652  register8_t CH0CTRL; /* Channel 0 Control Register */
653  register8_t CH1CTRL; /* Channel 1 Control Register */
654  register8_t CH2CTRL; /* Channel 2 Control Register */
655  register8_t CH3CTRL; /* Channel 3 Control Register */
656  register8_t CH4CTRL; /* Channel 4 Control Register */
657  register8_t CH5CTRL; /* Channel 5 Control Register */
658  register8_t CH6CTRL; /* Channel 6 Control Register */
659  register8_t CH7CTRL; /* Channel 7 Control Register */
660  register8_t STROBE; /* Event Strobe */
661  register8_t DATA; /* Event Data */
662 } EVSYS_t;
663 
664 /* Quadrature Decoder Index Recognition Mode */
665 typedef enum EVSYS_QDIRM_enum
666 {
667  EVSYS_QDIRM_00_gc = (0x00<<5), /* QDPH0 = 0, QDPH90 = 0 */
668  EVSYS_QDIRM_01_gc = (0x01<<5), /* QDPH0 = 0, QDPH90 = 1 */
669  EVSYS_QDIRM_10_gc = (0x02<<5), /* QDPH0 = 1, QDPH90 = 0 */
670  EVSYS_QDIRM_11_gc = (0x03<<5), /* QDPH0 = 1, QDPH90 = 1 */
671 } EVSYS_QDIRM_t;
672 
673 /* Digital filter coefficient */
674 typedef enum EVSYS_DIGFILT_enum
675 {
676  EVSYS_DIGFILT_1SAMPLE_gc = (0x00<<0), /* 1 SAMPLE */
677  EVSYS_DIGFILT_2SAMPLES_gc = (0x01<<0), /* 2 SAMPLES */
678  EVSYS_DIGFILT_3SAMPLES_gc = (0x02<<0), /* 3 SAMPLES */
679  EVSYS_DIGFILT_4SAMPLES_gc = (0x03<<0), /* 4 SAMPLES */
680  EVSYS_DIGFILT_5SAMPLES_gc = (0x04<<0), /* 5 SAMPLES */
681  EVSYS_DIGFILT_6SAMPLES_gc = (0x05<<0), /* 6 SAMPLES */
682  EVSYS_DIGFILT_7SAMPLES_gc = (0x06<<0), /* 7 SAMPLES */
683  EVSYS_DIGFILT_8SAMPLES_gc = (0x07<<0), /* 8 SAMPLES */
684 } EVSYS_DIGFILT_t;
685 
686 /* Event Channel multiplexer input selection */
687 typedef enum EVSYS_CHMUX_enum
688 {
689  EVSYS_CHMUX_OFF_gc = (0x00<<0), /* Off */
690  EVSYS_CHMUX_RTC_OVF_gc = (0x08<<0), /* RTC Overflow */
691  EVSYS_CHMUX_RTC_CMP_gc = (0x09<<0), /* RTC Compare Match */
692  EVSYS_CHMUX_ACA_CH0_gc = (0x10<<0), /* Analog Comparator A Channel 0 */
693  EVSYS_CHMUX_ACA_CH1_gc = (0x11<<0), /* Analog Comparator A Channel 1 */
694  EVSYS_CHMUX_ACA_WIN_gc = (0x12<<0), /* Analog Comparator A Window */
695  EVSYS_CHMUX_ACB_CH0_gc = (0x13<<0), /* Analog Comparator B Channel 0 */
696  EVSYS_CHMUX_ACB_CH1_gc = (0x14<<0), /* Analog Comparator B Channel 1 */
697  EVSYS_CHMUX_ACB_WIN_gc = (0x15<<0), /* Analog Comparator B Window */
698  EVSYS_CHMUX_ADCA_CH0_gc = (0x20<<0), /* ADC A Channel 0 */
699  EVSYS_CHMUX_ADCA_CH1_gc = (0x21<<0), /* ADC A Channel 1 */
700  EVSYS_CHMUX_ADCA_CH2_gc = (0x22<<0), /* ADC A Channel 2 */
701  EVSYS_CHMUX_ADCA_CH3_gc = (0x23<<0), /* ADC A Channel 3 */
702  EVSYS_CHMUX_ADCB_CH0_gc = (0x24<<0), /* ADC B Channel 0 */
703  EVSYS_CHMUX_ADCB_CH1_gc = (0x25<<0), /* ADC B Channel 1 */
704  EVSYS_CHMUX_ADCB_CH2_gc = (0x26<<0), /* ADC B Channel 2 */
705  EVSYS_CHMUX_ADCB_CH3_gc = (0x27<<0), /* ADC B Channel 3 */
706  EVSYS_CHMUX_PORTA_PIN0_gc = (0x50<<0), /* Port A, Pin0 */
707  EVSYS_CHMUX_PORTA_PIN1_gc = (0x51<<0), /* Port A, Pin1 */
708  EVSYS_CHMUX_PORTA_PIN2_gc = (0x52<<0), /* Port A, Pin2 */
709  EVSYS_CHMUX_PORTA_PIN3_gc = (0x53<<0), /* Port A, Pin3 */
710  EVSYS_CHMUX_PORTA_PIN4_gc = (0x54<<0), /* Port A, Pin4 */
711  EVSYS_CHMUX_PORTA_PIN5_gc = (0x55<<0), /* Port A, Pin5 */
712  EVSYS_CHMUX_PORTA_PIN6_gc = (0x56<<0), /* Port A, Pin6 */
713  EVSYS_CHMUX_PORTA_PIN7_gc = (0x57<<0), /* Port A, Pin7 */
714  EVSYS_CHMUX_PORTB_PIN0_gc = (0x58<<0), /* Port B, Pin0 */
715  EVSYS_CHMUX_PORTB_PIN1_gc = (0x59<<0), /* Port B, Pin1 */
716  EVSYS_CHMUX_PORTB_PIN2_gc = (0x5A<<0), /* Port B, Pin2 */
717  EVSYS_CHMUX_PORTB_PIN3_gc = (0x5B<<0), /* Port B, Pin3 */
718  EVSYS_CHMUX_PORTB_PIN4_gc = (0x5C<<0), /* Port B, Pin4 */
719  EVSYS_CHMUX_PORTB_PIN5_gc = (0x5D<<0), /* Port B, Pin5 */
720  EVSYS_CHMUX_PORTB_PIN6_gc = (0x5E<<0), /* Port B, Pin6 */
721  EVSYS_CHMUX_PORTB_PIN7_gc = (0x5F<<0), /* Port B, Pin7 */
722  EVSYS_CHMUX_PORTC_PIN0_gc = (0x60<<0), /* Port C, Pin0 */
723  EVSYS_CHMUX_PORTC_PIN1_gc = (0x61<<0), /* Port C, Pin1 */
724  EVSYS_CHMUX_PORTC_PIN2_gc = (0x62<<0), /* Port C, Pin2 */
725  EVSYS_CHMUX_PORTC_PIN3_gc = (0x63<<0), /* Port C, Pin3 */
726  EVSYS_CHMUX_PORTC_PIN4_gc = (0x64<<0), /* Port C, Pin4 */
727  EVSYS_CHMUX_PORTC_PIN5_gc = (0x65<<0), /* Port C, Pin5 */
728  EVSYS_CHMUX_PORTC_PIN6_gc = (0x66<<0), /* Port C, Pin6 */
729  EVSYS_CHMUX_PORTC_PIN7_gc = (0x67<<0), /* Port C, Pin7 */
730  EVSYS_CHMUX_PORTD_PIN0_gc = (0x68<<0), /* Port D, Pin0 */
731  EVSYS_CHMUX_PORTD_PIN1_gc = (0x69<<0), /* Port D, Pin1 */
732  EVSYS_CHMUX_PORTD_PIN2_gc = (0x6A<<0), /* Port D, Pin2 */
733  EVSYS_CHMUX_PORTD_PIN3_gc = (0x6B<<0), /* Port D, Pin3 */
734  EVSYS_CHMUX_PORTD_PIN4_gc = (0x6C<<0), /* Port D, Pin4 */
735  EVSYS_CHMUX_PORTD_PIN5_gc = (0x6D<<0), /* Port D, Pin5 */
736  EVSYS_CHMUX_PORTD_PIN6_gc = (0x6E<<0), /* Port D, Pin6 */
737  EVSYS_CHMUX_PORTD_PIN7_gc = (0x6F<<0), /* Port D, Pin7 */
738  EVSYS_CHMUX_PORTE_PIN0_gc = (0x70<<0), /* Port E, Pin0 */
739  EVSYS_CHMUX_PORTE_PIN1_gc = (0x71<<0), /* Port E, Pin1 */
740  EVSYS_CHMUX_PORTE_PIN2_gc = (0x72<<0), /* Port E, Pin2 */
741  EVSYS_CHMUX_PORTE_PIN3_gc = (0x73<<0), /* Port E, Pin3 */
742  EVSYS_CHMUX_PORTE_PIN4_gc = (0x74<<0), /* Port E, Pin4 */
743  EVSYS_CHMUX_PORTE_PIN5_gc = (0x75<<0), /* Port E, Pin5 */
744  EVSYS_CHMUX_PORTE_PIN6_gc = (0x76<<0), /* Port E, Pin6 */
745  EVSYS_CHMUX_PORTE_PIN7_gc = (0x77<<0), /* Port E, Pin7 */
746  EVSYS_CHMUX_PORTF_PIN0_gc = (0x78<<0), /* Port F, Pin0 */
747  EVSYS_CHMUX_PORTF_PIN1_gc = (0x79<<0), /* Port F, Pin1 */
748  EVSYS_CHMUX_PORTF_PIN2_gc = (0x7A<<0), /* Port F, Pin2 */
749  EVSYS_CHMUX_PORTF_PIN3_gc = (0x7B<<0), /* Port F, Pin3 */
750  EVSYS_CHMUX_PORTF_PIN4_gc = (0x7C<<0), /* Port F, Pin4 */
751  EVSYS_CHMUX_PORTF_PIN5_gc = (0x7D<<0), /* Port F, Pin5 */
752  EVSYS_CHMUX_PORTF_PIN6_gc = (0x7E<<0), /* Port F, Pin6 */
753  EVSYS_CHMUX_PORTF_PIN7_gc = (0x7F<<0), /* Port F, Pin7 */
754  EVSYS_CHMUX_PRESCALER_1_gc = (0x80<<0), /* Prescaler, divide by 1 */
755  EVSYS_CHMUX_PRESCALER_2_gc = (0x81<<0), /* Prescaler, divide by 2 */
756  EVSYS_CHMUX_PRESCALER_4_gc = (0x82<<0), /* Prescaler, divide by 4 */
757  EVSYS_CHMUX_PRESCALER_8_gc = (0x83<<0), /* Prescaler, divide by 8 */
758  EVSYS_CHMUX_PRESCALER_16_gc = (0x84<<0), /* Prescaler, divide by 16 */
759  EVSYS_CHMUX_PRESCALER_32_gc = (0x85<<0), /* Prescaler, divide by 32 */
760  EVSYS_CHMUX_PRESCALER_64_gc = (0x86<<0), /* Prescaler, divide by 64 */
761  EVSYS_CHMUX_PRESCALER_128_gc = (0x87<<0), /* Prescaler, divide by 128 */
762  EVSYS_CHMUX_PRESCALER_256_gc = (0x88<<0), /* Prescaler, divide by 256 */
763  EVSYS_CHMUX_PRESCALER_512_gc = (0x89<<0), /* Prescaler, divide by 512 */
764  EVSYS_CHMUX_PRESCALER_1024_gc = (0x8A<<0), /* Prescaler, divide by 1024 */
765  EVSYS_CHMUX_PRESCALER_2048_gc = (0x8B<<0), /* Prescaler, divide by 2048 */
766  EVSYS_CHMUX_PRESCALER_4096_gc = (0x8C<<0), /* Prescaler, divide by 4096 */
767  EVSYS_CHMUX_PRESCALER_8192_gc = (0x8D<<0), /* Prescaler, divide by 8192 */
768  EVSYS_CHMUX_PRESCALER_16384_gc = (0x8E<<0), /* Prescaler, divide by 16384 */
769  EVSYS_CHMUX_PRESCALER_32768_gc = (0x8F<<0), /* Prescaler, divide by 32768 */
770  EVSYS_CHMUX_TCC0_OVF_gc = (0xC0<<0), /* Timer/Counter C0 Overflow */
771  EVSYS_CHMUX_TCC0_ERR_gc = (0xC1<<0), /* Timer/Counter C0 Error */
772  EVSYS_CHMUX_TCC0_CCA_gc = (0xC4<<0), /* Timer/Counter C0 Compare or Capture A */
773  EVSYS_CHMUX_TCC0_CCB_gc = (0xC5<<0), /* Timer/Counter C0 Compare or Capture B */
774  EVSYS_CHMUX_TCC0_CCC_gc = (0xC6<<0), /* Timer/Counter C0 Compare or Capture C */
775  EVSYS_CHMUX_TCC0_CCD_gc = (0xC7<<0), /* Timer/Counter C0 Compare or Capture D */
776  EVSYS_CHMUX_TCC1_OVF_gc = (0xC8<<0), /* Timer/Counter C1 Overflow */
777  EVSYS_CHMUX_TCC1_ERR_gc = (0xC9<<0), /* Timer/Counter C1 Error */
778  EVSYS_CHMUX_TCC1_CCA_gc = (0xCC<<0), /* Timer/Counter C1 Compare or Capture A */
779  EVSYS_CHMUX_TCC1_CCB_gc = (0xCD<<0), /* Timer/Counter C1 Compare or Capture B */
780  EVSYS_CHMUX_TCD0_OVF_gc = (0xD0<<0), /* Timer/Counter D0 Overflow */
781  EVSYS_CHMUX_TCD0_ERR_gc = (0xD1<<0), /* Timer/Counter D0 Error */
782  EVSYS_CHMUX_TCD0_CCA_gc = (0xD4<<0), /* Timer/Counter D0 Compare or Capture A */
783  EVSYS_CHMUX_TCD0_CCB_gc = (0xD5<<0), /* Timer/Counter D0 Compare or Capture B */
784  EVSYS_CHMUX_TCD0_CCC_gc = (0xD6<<0), /* Timer/Counter D0 Compare or Capture C */
785  EVSYS_CHMUX_TCD0_CCD_gc = (0xD7<<0), /* Timer/Counter D0 Compare or Capture D */
786  EVSYS_CHMUX_TCD1_OVF_gc = (0xD8<<0), /* Timer/Counter D1 Overflow */
787  EVSYS_CHMUX_TCD1_ERR_gc = (0xD9<<0), /* Timer/Counter D1 Error */
788  EVSYS_CHMUX_TCD1_CCA_gc = (0xDC<<0), /* Timer/Counter D1 Compare or Capture A */
789  EVSYS_CHMUX_TCD1_CCB_gc = (0xDD<<0), /* Timer/Counter D1 Compare or Capture B */
790  EVSYS_CHMUX_TCE0_OVF_gc = (0xE0<<0), /* Timer/Counter E0 Overflow */
791  EVSYS_CHMUX_TCE0_ERR_gc = (0xE1<<0), /* Timer/Counter E0 Error */
792  EVSYS_CHMUX_TCE0_CCA_gc = (0xE4<<0), /* Timer/Counter E0 Compare or Capture A */
793  EVSYS_CHMUX_TCE0_CCB_gc = (0xE5<<0), /* Timer/Counter E0 Compare or Capture B */
794  EVSYS_CHMUX_TCE0_CCC_gc = (0xE6<<0), /* Timer/Counter E0 Compare or Capture C */
795  EVSYS_CHMUX_TCE0_CCD_gc = (0xE7<<0), /* Timer/Counter E0 Compare or Capture D */
796  EVSYS_CHMUX_TCE1_OVF_gc = (0xE8<<0), /* Timer/Counter E1 Overflow */
797  EVSYS_CHMUX_TCE1_ERR_gc = (0xE9<<0), /* Timer/Counter E1 Error */
798  EVSYS_CHMUX_TCE1_CCA_gc = (0xEC<<0), /* Timer/Counter E1 Compare or Capture A */
799  EVSYS_CHMUX_TCE1_CCB_gc = (0xED<<0), /* Timer/Counter E1 Compare or Capture B */
800  EVSYS_CHMUX_TCF0_OVF_gc = (0xF0<<0), /* Timer/Counter F0 Overflow */
801  EVSYS_CHMUX_TCF0_ERR_gc = (0xF1<<0), /* Timer/Counter F0 Error */
802  EVSYS_CHMUX_TCF0_CCA_gc = (0xF4<<0), /* Timer/Counter F0 Compare or Capture A */
803  EVSYS_CHMUX_TCF0_CCB_gc = (0xF5<<0), /* Timer/Counter F0 Compare or Capture B */
804  EVSYS_CHMUX_TCF0_CCC_gc = (0xF6<<0), /* Timer/Counter F0 Compare or Capture C */
805  EVSYS_CHMUX_TCF0_CCD_gc = (0xF7<<0), /* Timer/Counter F0 Compare or Capture D */
806  EVSYS_CHMUX_TCF1_OVF_gc = (0xF8<<0), /* Timer/Counter F1 Overflow */
807  EVSYS_CHMUX_TCF1_ERR_gc = (0xF9<<0), /* Timer/Counter F1 Error */
808  EVSYS_CHMUX_TCF1_CCA_gc = (0xFC<<0), /* Timer/Counter F1 Compare or Capture A */
809  EVSYS_CHMUX_TCF1_CCB_gc = (0xFD<<0), /* Timer/Counter F1 Compare or Capture B */
810 } EVSYS_CHMUX_t;
811 
812 
813 /*
814 --------------------------------------------------------------------------
815 NVM - Non Volatile Memory Controller
816 --------------------------------------------------------------------------
817 */
818 
819 /* Non-volatile Memory Controller */
820 typedef struct NVM_struct
821 {
822  register8_t ADDR0; /* Address Register 0 */
823  register8_t ADDR1; /* Address Register 1 */
824  register8_t ADDR2; /* Address Register 2 */
825  register8_t reserved_0x03;
826  register8_t DATA0; /* Data Register 0 */
827  register8_t DATA1; /* Data Register 1 */
828  register8_t DATA2; /* Data Register 2 */
829  register8_t reserved_0x07;
830  register8_t reserved_0x08;
831  register8_t reserved_0x09;
832  register8_t CMD; /* Command */
833  register8_t CTRLA; /* Control Register A */
834  register8_t CTRLB; /* Control Register B */
835  register8_t INTCTRL; /* Interrupt Control */
836  register8_t reserved_0x0E;
837  register8_t STATUS; /* Status */
838  register8_t LOCKBITS; /* Lock Bits */
839 } NVM_t;
840 
841 /*
842 --------------------------------------------------------------------------
843 NVM - Non Volatile Memory Controller
844 --------------------------------------------------------------------------
845 */
846 
847 /* Lock Bits */
848 typedef struct NVM_LOCKBITS_struct
849 {
850  register8_t LOCKBITS; /* Lock Bits */
852 
853 /*
854 --------------------------------------------------------------------------
855 NVM - Non Volatile Memory Controller
856 --------------------------------------------------------------------------
857 */
858 
859 /* Fuses */
860 typedef struct NVM_FUSES_struct
861 {
862  register8_t FUSEBYTE0; /* JTAG User ID */
863  register8_t FUSEBYTE1; /* Watchdog Configuration */
864  register8_t FUSEBYTE2; /* Reset Configuration */
865  register8_t reserved_0x03;
866  register8_t FUSEBYTE4; /* Start-up Configuration */
867  register8_t FUSEBYTE5; /* EESAVE and BOD Level */
868 } NVM_FUSES_t;
869 
870 /*
871 --------------------------------------------------------------------------
872 NVM - Non Volatile Memory Controller
873 --------------------------------------------------------------------------
874 */
875 
876 /* Production Signatures */
877 typedef struct NVM_PROD_SIGNATURES_struct
878 {
879  register8_t RCOSC2M; /* RCOSC 2MHz Calibration Value */
880  register8_t reserved_0x01;
881  register8_t RCOSC32K; /* RCOSC 32kHz Calibration Value */
882  register8_t RCOSC32M; /* RCOSC 32MHz Calibration Value */
883  register8_t reserved_0x04;
884  register8_t reserved_0x05;
885  register8_t reserved_0x06;
886  register8_t reserved_0x07;
887  register8_t LOTNUM0; /* Lot Number Byte 0, ASCII */
888  register8_t LOTNUM1; /* Lot Number Byte 1, ASCII */
889  register8_t LOTNUM2; /* Lot Number Byte 2, ASCII */
890  register8_t LOTNUM3; /* Lot Number Byte 3, ASCII */
891  register8_t LOTNUM4; /* Lot Number Byte 4, ASCII */
892  register8_t LOTNUM5; /* Lot Number Byte 5, ASCII */
893  register8_t reserved_0x0E;
894  register8_t reserved_0x0F;
895  register8_t WAFNUM; /* Wafer Number */
896  register8_t reserved_0x11;
897  register8_t COORDX0; /* Wafer Coordinate X Byte 0 */
898  register8_t COORDX1; /* Wafer Coordinate X Byte 1 */
899  register8_t COORDY0; /* Wafer Coordinate Y Byte 0 */
900  register8_t COORDY1; /* Wafer Coordinate Y Byte 1 */
901  register8_t reserved_0x16;
902  register8_t reserved_0x17;
903  register8_t reserved_0x18;
904  register8_t reserved_0x19;
905  register8_t reserved_0x1A;
906  register8_t reserved_0x1B;
907  register8_t reserved_0x1C;
908  register8_t reserved_0x1D;
909  register8_t reserved_0x1E;
910  register8_t reserved_0x1F;
911  register8_t ADCACAL0; /* ADCA Calibration Byte 0 */
912  register8_t ADCACAL1; /* ADCA Calibration Byte 1 */
913  register8_t reserved_0x22;
914  register8_t reserved_0x23;
915  register8_t ADCBCAL0; /* ADCB Calibration Byte 0 */
916  register8_t ADCBCAL1; /* ADCB Calibration Byte 1 */
917  register8_t reserved_0x26;
918  register8_t reserved_0x27;
919  register8_t reserved_0x28;
920  register8_t reserved_0x29;
921  register8_t reserved_0x2A;
922  register8_t reserved_0x2B;
923  register8_t reserved_0x2C;
924  register8_t reserved_0x2D;
925  register8_t TEMPSENSE0; /* Temperature Sensor Calibration Byte 0 */
926  register8_t TEMPSENSE1; /* Temperature Sensor Calibration Byte 0 */
927  register8_t DACAOFFCAL; /* DACA Calibration Byte 0 */
928  register8_t DACAGAINCAL; /* DACA Calibration Byte 1 */
929  register8_t DACBOFFCAL; /* DACB Calibration Byte 0 */
930  register8_t DACBGAINCAL; /* DACB Calibration Byte 1 */
931  register8_t reserved_0x34;
932  register8_t reserved_0x35;
933  register8_t reserved_0x36;
934  register8_t reserved_0x37;
935  register8_t reserved_0x38;
936  register8_t reserved_0x39;
937  register8_t reserved_0x3A;
938  register8_t reserved_0x3B;
939  register8_t reserved_0x3C;
940  register8_t reserved_0x3D;
941  register8_t reserved_0x3E;
943 
944 /* NVM Command */
945 typedef enum NVM_CMD_enum
946 {
947  NVM_CMD_NO_OPERATION_gc = (0x00<<0), /* Noop/Ordinary LPM */
948  NVM_CMD_READ_CALIB_ROW_gc = (0x02<<0), /* Read calibration row */
949  NVM_CMD_READ_USER_SIG_ROW_gc = (0x01<<0), /* Read user signature row */
950  NVM_CMD_READ_EEPROM_gc = (0x06<<0), /* Read EEPROM */
951  NVM_CMD_READ_FUSES_gc = (0x07<<0), /* Read fuse byte */
952  NVM_CMD_WRITE_LOCK_BITS_gc = (0x08<<0), /* Write lock bits */
953  NVM_CMD_ERASE_USER_SIG_ROW_gc = (0x18<<0), /* Erase user signature row */
954  NVM_CMD_WRITE_USER_SIG_ROW_gc = (0x1A<<0), /* Write user signature row */
955  NVM_CMD_ERASE_APP_gc = (0x20<<0), /* Erase Application Section */
956  NVM_CMD_ERASE_APP_PAGE_gc = (0x22<<0), /* Erase Application Section page */
957  NVM_CMD_LOAD_FLASH_BUFFER_gc = (0x23<<0), /* Load Flash page buffer */
958  NVM_CMD_WRITE_APP_PAGE_gc = (0x24<<0), /* Write Application Section page */
959  NVM_CMD_ERASE_WRITE_APP_PAGE_gc = (0x25<<0), /* Erase-and-write Application Section page */
960  NVM_CMD_ERASE_FLASH_BUFFER_gc = (0x26<<0), /* Erase/flush Flash page buffer */
961  NVM_CMD_ERASE_BOOT_PAGE_gc = (0x2A<<0), /* Erase Boot Section page */
962  NVM_CMD_WRITE_BOOT_PAGE_gc = (0x2C<<0), /* Write Boot Section page */
963  NVM_CMD_ERASE_WRITE_BOOT_PAGE_gc = (0x2D<<0), /* Erase-and-write Boot Section page */
964  NVM_CMD_ERASE_EEPROM_gc = (0x30<<0), /* Erase EEPROM */
965  NVM_CMD_ERASE_EEPROM_PAGE_gc = (0x32<<0), /* Erase EEPROM page */
966  NVM_CMD_LOAD_EEPROM_BUFFER_gc = (0x33<<0), /* Load EEPROM page buffer */
967  NVM_CMD_WRITE_EEPROM_PAGE_gc = (0x34<<0), /* Write EEPROM page */
968  NVM_CMD_ERASE_WRITE_EEPROM_PAGE_gc = (0x35<<0), /* Erase-and-write EEPROM page */
969  NVM_CMD_ERASE_EEPROM_BUFFER_gc = (0x36<<0), /* Erase/flush EEPROM page buffer */
970  NVM_CMD_APP_CRC_gc = (0x38<<0), /* Generate Application section CRC */
971  NVM_CMD_BOOT_CRC_gc = (0x39<<0), /* Generate Boot Section CRC */
972  NVM_CMD_FLASH_RANGE_CRC_gc = (0x3A<<0), /* Generate Flash Range CRC */
973 } NVM_CMD_t;
974 
975 /* SPM ready interrupt level */
976 typedef enum NVM_SPMLVL_enum
977 {
978  NVM_SPMLVL_OFF_gc = (0x00<<2), /* Interrupt disabled */
979  NVM_SPMLVL_LO_gc = (0x01<<2), /* Low level */
980  NVM_SPMLVL_MED_gc = (0x02<<2), /* Medium level */
981  NVM_SPMLVL_HI_gc = (0x03<<2), /* High level */
982 } NVM_SPMLVL_t;
983 
984 /* EEPROM ready interrupt level */
985 typedef enum NVM_EELVL_enum
986 {
987  NVM_EELVL_OFF_gc = (0x00<<0), /* Interrupt disabled */
988  NVM_EELVL_LO_gc = (0x01<<0), /* Low level */
989  NVM_EELVL_MED_gc = (0x02<<0), /* Medium level */
990  NVM_EELVL_HI_gc = (0x03<<0), /* High level */
991 } NVM_EELVL_t;
992 
993 /* Boot lock bits - boot setcion */
994 typedef enum NVM_BLBB_enum
995 {
996  NVM_BLBB_NOLOCK_gc = (0x03<<6), /* No locks */
997  NVM_BLBB_WLOCK_gc = (0x02<<6), /* Write not allowed */
998  NVM_BLBB_RLOCK_gc = (0x01<<6), /* Read not allowed */
999  NVM_BLBB_RWLOCK_gc = (0x00<<6), /* Read and write not allowed */
1000 } NVM_BLBB_t;
1001 
1002 /* Boot lock bits - application section */
1003 typedef enum NVM_BLBA_enum
1004 {
1005  NVM_BLBA_NOLOCK_gc = (0x03<<4), /* No locks */
1006  NVM_BLBA_WLOCK_gc = (0x02<<4), /* Write not allowed */
1007  NVM_BLBA_RLOCK_gc = (0x01<<4), /* Read not allowed */
1008  NVM_BLBA_RWLOCK_gc = (0x00<<4), /* Read and write not allowed */
1009 } NVM_BLBA_t;
1010 
1011 /* Boot lock bits - application table section */
1012 typedef enum NVM_BLBAT_enum
1013 {
1014  NVM_BLBAT_NOLOCK_gc = (0x03<<2), /* No locks */
1015  NVM_BLBAT_WLOCK_gc = (0x02<<2), /* Write not allowed */
1016  NVM_BLBAT_RLOCK_gc = (0x01<<2), /* Read not allowed */
1017  NVM_BLBAT_RWLOCK_gc = (0x00<<2), /* Read and write not allowed */
1018 } NVM_BLBAT_t;
1019 
1020 /* Lock bits */
1021 typedef enum NVM_LB_enum
1022 {
1023  NVM_LB_NOLOCK_gc = (0x03<<0), /* No locks */
1024  NVM_LB_WLOCK_gc = (0x02<<0), /* Write not allowed */
1025  NVM_LB_RWLOCK_gc = (0x00<<0), /* Read and write not allowed */
1026 } NVM_LB_t;
1027 
1028 /* Boot Loader Section Reset Vector */
1029 typedef enum BOOTRST_enum
1030 {
1031  BOOTRST_BOOTLDR_gc = (0x00<<6), /* Boot Loader Reset */
1032  BOOTRST_APPLICATION_gc = (0x01<<6), /* Application Reset */
1033 } BOOTRST_t;
1034 
1035 /* BOD operation */
1036 typedef enum BOD_enum
1037 {
1038  BOD_INSAMPLEDMODE_gc = (0x01<<0), /* BOD enabled in sampled mode */
1039  BOD_CONTINOUSLY_gc = (0x02<<0), /* BOD enabled continuously */
1040  BOD_DISABLED_gc = (0x03<<0), /* BOD Disabled */
1041 } BOD_t;
1042 
1043 /* Watchdog (Window) Timeout Period */
1044 typedef enum WD_enum
1045 {
1046  WD_8CLK_gc = (0x00<<4), /* 8 cycles (8ms @ 3.3V) */
1047  WD_16CLK_gc = (0x01<<4), /* 16 cycles (16ms @ 3.3V) */
1048  WD_32CLK_gc = (0x02<<4), /* 32 cycles (32ms @ 3.3V) */
1049  WD_64CLK_gc = (0x03<<4), /* 64 cycles (64ms @ 3.3V) */
1050  WD_128CLK_gc = (0x04<<4), /* 128 cycles (0.125s @ 3.3V) */
1051  WD_256CLK_gc = (0x05<<4), /* 256 cycles (0.25s @ 3.3V) */
1052  WD_512CLK_gc = (0x06<<4), /* 512 cycles (0.5s @ 3.3V) */
1053  WD_1KCLK_gc = (0x07<<4), /* 1K cycles (1s @ 3.3V) */
1054  WD_2KCLK_gc = (0x08<<4), /* 2K cycles (2s @ 3.3V) */
1055  WD_4KCLK_gc = (0x09<<4), /* 4K cycles (4s @ 3.3V) */
1056  WD_8KCLK_gc = (0x0A<<4), /* 8K cycles (8s @ 3.3V) */
1057 } WD_t;
1058 
1059 /* Start-up Time */
1060 typedef enum SUT_enum
1061 {
1062  SUT_0MS_gc = (0x03<<2), /* 0 ms */
1063  SUT_4MS_gc = (0x01<<2), /* 4 ms */
1064  SUT_64MS_gc = (0x00<<2), /* 64 ms */
1065 } SUT_t;
1066 
1067 /* Brown Out Detection Voltage Level */
1068 typedef enum BODLVL_enum
1069 {
1070  BODLVL_1V6_gc = (0x07<<0), /* 1.6 V */
1071  BODLVL_1V9_gc = (0x06<<0), /* 1.8 V */
1072  BODLVL_2V1_gc = (0x05<<0), /* 2.0 V */
1073  BODLVL_2V4_gc = (0x04<<0), /* 2.2 V */
1074  BODLVL_2V6_gc = (0x03<<0), /* 2.4 V */
1075  BODLVL_2V9_gc = (0x02<<0), /* 2.7 V */
1076  BODLVL_3V2_gc = (0x01<<0), /* 2.9 V */
1077 } BODLVL_t;
1078 
1079 
1080 /*
1081 --------------------------------------------------------------------------
1082 AC - Analog Comparator
1083 --------------------------------------------------------------------------
1084 */
1085 
1086 /* Analog Comparator */
1087 typedef struct AC_struct
1088 {
1089  register8_t AC0CTRL; /* Comparator 0 Control */
1090  register8_t AC1CTRL; /* Comparator 1 Control */
1091  register8_t AC0MUXCTRL; /* Comparator 0 MUX Control */
1092  register8_t AC1MUXCTRL; /* Comparator 1 MUX Control */
1093  register8_t CTRLA; /* Control Register A */
1094  register8_t CTRLB; /* Control Register B */
1095  register8_t WINCTRL; /* Window Mode Control */
1096  register8_t STATUS; /* Status */
1097 } AC_t;
1098 
1099 /* Interrupt mode */
1100 typedef enum AC_INTMODE_enum
1101 {
1102  AC_INTMODE_BOTHEDGES_gc = (0x00<<6), /* Interrupt on both edges */
1103  AC_INTMODE_FALLING_gc = (0x02<<6), /* Interrupt on falling edge */
1104  AC_INTMODE_RISING_gc = (0x03<<6), /* Interrupt on rising edge */
1105 } AC_INTMODE_t;
1106 
1107 /* Interrupt level */
1108 typedef enum AC_INTLVL_enum
1109 {
1110  AC_INTLVL_OFF_gc = (0x00<<4), /* Interrupt disabled */
1111  AC_INTLVL_LO_gc = (0x01<<4), /* Low level */
1112  AC_INTLVL_MED_gc = (0x02<<4), /* Medium level */
1113  AC_INTLVL_HI_gc = (0x03<<4), /* High level */
1114 } AC_INTLVL_t;
1115 
1116 /* Hysteresis mode selection */
1117 typedef enum AC_HYSMODE_enum
1118 {
1119  AC_HYSMODE_NO_gc = (0x00<<1), /* No hysteresis */
1120  AC_HYSMODE_SMALL_gc = (0x01<<1), /* Small hysteresis */
1121  AC_HYSMODE_LARGE_gc = (0x02<<1), /* Large hysteresis */
1122 } AC_HYSMODE_t;
1123 
1124 /* Positive input multiplexer selection */
1125 typedef enum AC_MUXPOS_enum
1126 {
1127  AC_MUXPOS_PIN0_gc = (0x00<<3), /* Pin 0 */
1128  AC_MUXPOS_PIN1_gc = (0x01<<3), /* Pin 1 */
1129  AC_MUXPOS_PIN2_gc = (0x02<<3), /* Pin 2 */
1130  AC_MUXPOS_PIN3_gc = (0x03<<3), /* Pin 3 */
1131  AC_MUXPOS_PIN4_gc = (0x04<<3), /* Pin 4 */
1132  AC_MUXPOS_PIN5_gc = (0x05<<3), /* Pin 5 */
1133  AC_MUXPOS_PIN6_gc = (0x06<<3), /* Pin 6 */
1134  AC_MUXPOS_DAC_gc = (0x07<<3), /* DAC output */
1135 } AC_MUXPOS_t;
1136 
1137 /* Negative input multiplexer selection */
1138 typedef enum AC_MUXNEG_enum
1139 {
1140  AC_MUXNEG_PIN0_gc = (0x00<<0), /* Pin 0 */
1141  AC_MUXNEG_PIN1_gc = (0x01<<0), /* Pin 1 */
1142  AC_MUXNEG_PIN3_gc = (0x02<<0), /* Pin 3 */
1143  AC_MUXNEG_PIN5_gc = (0x03<<0), /* Pin 5 */
1144  AC_MUXNEG_PIN7_gc = (0x04<<0), /* Pin 7 */
1145  AC_MUXNEG_DAC_gc = (0x05<<0), /* DAC output */
1146  AC_MUXNEG_BANDGAP_gc = (0x06<<0), /* Bandgap Reference */
1147  AC_MUXNEG_SCALER_gc = (0x07<<0), /* Internal voltage scaler */
1148 } AC_MUXNEG_t;
1149 
1150 /* Windows interrupt mode */
1151 typedef enum AC_WINTMODE_enum
1152 {
1153  AC_WINTMODE_ABOVE_gc = (0x00<<2), /* Interrupt on above window */
1154  AC_WINTMODE_INSIDE_gc = (0x01<<2), /* Interrupt on inside window */
1155  AC_WINTMODE_BELOW_gc = (0x02<<2), /* Interrupt on below window */
1156  AC_WINTMODE_OUTSIDE_gc = (0x03<<2), /* Interrupt on outside window */
1157 } AC_WINTMODE_t;
1158 
1159 /* Window interrupt level */
1160 typedef enum AC_WINTLVL_enum
1161 {
1162  AC_WINTLVL_OFF_gc = (0x00<<0), /* Interrupt disabled */
1163  AC_WINTLVL_LO_gc = (0x01<<0), /* Low priority */
1164  AC_WINTLVL_MED_gc = (0x02<<0), /* Medium priority */
1165  AC_WINTLVL_HI_gc = (0x03<<0), /* High priority */
1166 } AC_WINTLVL_t;
1167 
1168 /* Window mode state */
1169 typedef enum AC_WSTATE_enum
1170 {
1171  AC_WSTATE_ABOVE_gc = (0x00<<6), /* Signal above window */
1172  AC_WSTATE_INSIDE_gc = (0x01<<6), /* Signal inside window */
1173  AC_WSTATE_BELOW_gc = (0x02<<6), /* Signal below window */
1174 } AC_WSTATE_t;
1175 
1176 
1177 /*
1178 --------------------------------------------------------------------------
1179 ADC - Analog/Digital Converter
1180 --------------------------------------------------------------------------
1181 */
1182 
1183 /* ADC Channel */
1184 typedef struct ADC_CH_struct
1185 {
1186  register8_t CTRL; /* Control Register */
1187  register8_t MUXCTRL; /* MUX Control */
1188  register8_t INTCTRL; /* Channel Interrupt Control */
1189  register8_t INTFLAGS; /* Interrupt Flags */
1190  _WORDREGISTER(RES); /* Channel Result */
1191  register8_t reserved_0x6;
1192  register8_t reserved_0x7;
1193 } ADC_CH_t;
1194 
1195 /*
1196 --------------------------------------------------------------------------
1197 ADC - Analog/Digital Converter
1198 --------------------------------------------------------------------------
1199 */
1200 
1201 /* Analog-to-Digital Converter */
1202 typedef struct ADC_struct
1203 {
1204  register8_t CTRLA; /* Control Register A */
1205  register8_t CTRLB; /* Control Register B */
1206  register8_t REFCTRL; /* Reference Control */
1207  register8_t EVCTRL; /* Event Control */
1208  register8_t PRESCALER; /* Clock Prescaler */
1209  register8_t CALCTRL; /* Calibration Control Register */
1210  register8_t INTFLAGS; /* Interrupt Flags */
1211  register8_t reserved_0x07;
1212  register8_t reserved_0x08;
1213  register8_t reserved_0x09;
1214  register8_t reserved_0x0A;
1215  register8_t reserved_0x0B;
1216  _WORDREGISTER(CAL); /* Calibration Value */
1217  register8_t reserved_0x0E;
1218  register8_t reserved_0x0F;
1219  _WORDREGISTER(CH0RES); /* Channel 0 Result */
1220  _WORDREGISTER(CH1RES); /* Channel 1 Result */
1221  _WORDREGISTER(CH2RES); /* Channel 2 Result */
1222  _WORDREGISTER(CH3RES); /* Channel 3 Result */
1223  _WORDREGISTER(CMP); /* Compare Value */
1224  register8_t reserved_0x1A;
1225  register8_t reserved_0x1B;
1226  register8_t reserved_0x1C;
1227  register8_t reserved_0x1D;
1228  register8_t reserved_0x1E;
1229  register8_t reserved_0x1F;
1230  ADC_CH_t CH0; /* ADC Channel 0 */
1231  ADC_CH_t CH1; /* ADC Channel 1 */
1232  ADC_CH_t CH2; /* ADC Channel 2 */
1233  ADC_CH_t CH3; /* ADC Channel 3 */
1234 } ADC_t;
1235 
1236 /* Positive input multiplexer selection */
1237 typedef enum ADC_CH_MUXPOS_enum
1238 {
1239  ADC_CH_MUXPOS_PIN0_gc = (0x00<<3), /* Input pin 0 */
1240  ADC_CH_MUXPOS_PIN1_gc = (0x01<<3), /* Input pin 1 */
1241  ADC_CH_MUXPOS_PIN2_gc = (0x02<<3), /* Input pin 2 */
1242  ADC_CH_MUXPOS_PIN3_gc = (0x03<<3), /* Input pin 3 */
1243  ADC_CH_MUXPOS_PIN4_gc = (0x04<<3), /* Input pin 4 */
1244  ADC_CH_MUXPOS_PIN5_gc = (0x05<<3), /* Input pin 5 */
1245  ADC_CH_MUXPOS_PIN6_gc = (0x06<<3), /* Input pin 6 */
1246  ADC_CH_MUXPOS_PIN7_gc = (0x07<<3), /* Input pin 7 */
1247 } ADC_CH_MUXPOS_t;
1248 
1249 /* Internal input multiplexer selections */
1250 typedef enum ADC_CH_MUXINT_enum
1251 {
1252  ADC_CH_MUXINT_TEMP_gc = (0x00<<3), /* Temperature Reference */
1253  ADC_CH_MUXINT_BANDGAP_gc = (0x01<<3), /* Bandgap Reference */
1254  ADC_CH_MUXINT_SCALEDVCC_gc = (0x02<<3), /* 1/10 scaled VCC */
1255  ADC_CH_MUXINT_DAC_gc = (0x03<<3), /* DAC output */
1256 } ADC_CH_MUXINT_t;
1257 
1258 /* Negative input multiplexer selection */
1259 typedef enum ADC_CH_MUXNEG_enum
1260 {
1261  ADC_CH_MUXNEG_PIN0_gc = (0x00<<0), /* Input pin 0 */
1262  ADC_CH_MUXNEG_PIN1_gc = (0x01<<0), /* Input pin 1 */
1263  ADC_CH_MUXNEG_PIN2_gc = (0x02<<0), /* Input pin 2 */
1264  ADC_CH_MUXNEG_PIN3_gc = (0x03<<0), /* Input pin 3 */
1265  ADC_CH_MUXNEG_PIN4_gc = (0x04<<0), /* Input pin 4 */
1266  ADC_CH_MUXNEG_PIN5_gc = (0x05<<0), /* Input pin 5 */
1267  ADC_CH_MUXNEG_PIN6_gc = (0x06<<0), /* Input pin 6 */
1268  ADC_CH_MUXNEG_PIN7_gc = (0x07<<0), /* Input pin 7 */
1269 } ADC_CH_MUXNEG_t;
1270 
1271 /* Input mode */
1272 typedef enum ADC_CH_INPUTMODE_enum
1273 {
1274  ADC_CH_INPUTMODE_INTERNAL_gc = (0x00<<0), /* Internal inputs, no gain */
1275  ADC_CH_INPUTMODE_SINGLEENDED_gc = (0x01<<0), /* Single-ended input, no gain */
1276  ADC_CH_INPUTMODE_DIFF_gc = (0x02<<0), /* Differential input, no gain */
1277  ADC_CH_INPUTMODE_DIFFWGAIN_gc = (0x03<<0), /* Differential input, with gain */
1278 } ADC_CH_INPUTMODE_t;
1279 
1280 /* Gain factor */
1281 typedef enum ADC_CH_GAIN_enum
1282 {
1283  ADC_CH_GAIN_1X_gc = (0x00<<2), /* 1x gain */
1284  ADC_CH_GAIN_2X_gc = (0x01<<2), /* 2x gain */
1285  ADC_CH_GAIN_4X_gc = (0x02<<2), /* 4x gain */
1286  ADC_CH_GAIN_8X_gc = (0x03<<2), /* 8x gain */
1287  ADC_CH_GAIN_16X_gc = (0x04<<2), /* 16x gain */
1288  ADC_CH_GAIN_32X_gc = (0x05<<2), /* 32x gain */
1289  ADC_CH_GAIN_64X_gc = (0x06<<2), /* 64x gain */
1290 } ADC_CH_GAIN_t;
1291 
1292 /* Conversion result resolution */
1293 typedef enum ADC_RESOLUTION_enum
1294 {
1295  ADC_RESOLUTION_12BIT_gc = (0x00<<1), /* 12-bit right-adjusted result */
1296  ADC_RESOLUTION_8BIT_gc = (0x02<<1), /* 8-bit right-adjusted result */
1297  ADC_RESOLUTION_LEFT12BIT_gc = (0x03<<1), /* 12-bit left-adjusted result */
1298 } ADC_RESOLUTION_t;
1299 
1300 /* Voltage reference selection */
1301 typedef enum ADC_REFSEL_enum
1302 {
1303  ADC_REFSEL_INT1V_gc = (0x00<<4), /* Internal 1V */
1304  ADC_REFSEL_VCC_gc = (0x01<<4), /* Internal VCC / 1.6V */
1305  ADC_REFSEL_AREFA_gc = (0x02<<4), /* External reference on PORT A */
1306  ADC_REFSEL_AREFB_gc = (0x03<<4), /* External reference on PORT B */
1307 } ADC_REFSEL_t;
1308 
1309 /* Channel sweep selection */
1310 typedef enum ADC_SWEEP_enum
1311 {
1312  ADC_SWEEP_0_gc = (0x00<<6), /* ADC Channel 0 */
1313  ADC_SWEEP_01_gc = (0x01<<6), /* ADC Channel 0,1 */
1314  ADC_SWEEP_012_gc = (0x02<<6), /* ADC Channel 0,1,2 */
1315  ADC_SWEEP_0123_gc = (0x03<<6), /* ADC Channel 0,1,2,3 */
1316 } ADC_SWEEP_t;
1317 
1318 /* Event channel input selection */
1319 typedef enum ADC_EVSEL_enum
1320 {
1321  ADC_EVSEL_0123_gc = (0x00<<3), /* Event Channel 0,1,2,3 */
1322  ADC_EVSEL_1234_gc = (0x01<<3), /* Event Channel 1,2,3,4 */
1323  ADC_EVSEL_2345_gc = (0x02<<3), /* Event Channel 2,3,4,5 */
1324  ADC_EVSEL_3456_gc = (0x03<<3), /* Event Channel 3,4,5,6 */
1325  ADC_EVSEL_4567_gc = (0x04<<3), /* Event Channel 4,5,6,7 */
1326  ADC_EVSEL_567_gc = (0x05<<3), /* Event Channel 5,6,7 */
1327  ADC_EVSEL_67_gc = (0x06<<3), /* Event Channel 6,7 */
1328  ADC_EVSEL_7_gc = (0x07<<3), /* Event Channel 7 */
1329 } ADC_EVSEL_t;
1330 
1331 /* Event action selection */
1332 typedef enum ADC_EVACT_enum
1333 {
1334  ADC_EVACT_NONE_gc = (0x00<<0), /* No event action */
1335  ADC_EVACT_CH0_gc = (0x01<<0), /* First event triggers channel 0 */
1336  ADC_EVACT_CH01_gc = (0x02<<0), /* First two events trigger channel 0,1 */
1337  ADC_EVACT_CH012_gc = (0x03<<0), /* First three events trigger channel 0,1,2 */
1338  ADC_EVACT_CH0123_gc = (0x04<<0), /* Events trigger channel 0,1,2,3 */
1339  ADC_EVACT_SWEEP_gc = (0x05<<0), /* First event triggers sweep */
1340  ADC_EVACT_SYNCHSWEEP_gc = (0x06<<0), /* First event triggers synchronized sweep */
1341 } ADC_EVACT_t;
1342 
1343 /* Interupt mode */
1344 typedef enum ADC_CH_INTMODE_enum
1345 {
1346  ADC_CH_INTMODE_COMPLETE_gc = (0x00<<2), /* Interrupt on conversion complete */
1347  ADC_CH_INTMODE_BELOW_gc = (0x01<<2), /* Interrupt on result below compare value */
1348  ADC_CH_INTMODE_ABOVE_gc = (0x03<<2), /* Interrupt on result above compare value */
1349 } ADC_CH_INTMODE_t;
1350 
1351 /* Interrupt level */
1352 typedef enum ADC_CH_INTLVL_enum
1353 {
1354  ADC_CH_INTLVL_OFF_gc = (0x00<<0), /* Interrupt disabled */
1355  ADC_CH_INTLVL_LO_gc = (0x01<<0), /* Low level */
1356  ADC_CH_INTLVL_MED_gc = (0x02<<0), /* Medium level */
1357  ADC_CH_INTLVL_HI_gc = (0x03<<0), /* High level */
1358 } ADC_CH_INTLVL_t;
1359 
1360 /* DMA request selection */
1361 typedef enum ADC_DMASEL_enum
1362 {
1363  ADC_DMASEL_OFF_gc = (0x00<<6), /* Combined DMA request OFF */
1364  ADC_DMASEL_CH01_gc = (0x01<<6), /* ADC Channel 0 or 1 */
1365  ADC_DMASEL_CH012_gc = (0x02<<6), /* ADC Channel 0 or 1 or 2 */
1366  ADC_DMASEL_CH0123_gc = (0x03<<6), /* ADC Channel 0 or 1 or 2 or 3 */
1367 } ADC_DMASEL_t;
1368 
1369 /* Clock prescaler */
1370 typedef enum ADC_PRESCALER_enum
1371 {
1372  ADC_PRESCALER_DIV4_gc = (0x00<<0), /* Divide clock by 4 */
1373  ADC_PRESCALER_DIV8_gc = (0x01<<0), /* Divide clock by 8 */
1374  ADC_PRESCALER_DIV16_gc = (0x02<<0), /* Divide clock by 16 */
1375  ADC_PRESCALER_DIV32_gc = (0x03<<0), /* Divide clock by 32 */
1376  ADC_PRESCALER_DIV64_gc = (0x04<<0), /* Divide clock by 64 */
1377  ADC_PRESCALER_DIV128_gc = (0x05<<0), /* Divide clock by 128 */
1378  ADC_PRESCALER_DIV256_gc = (0x06<<0), /* Divide clock by 256 */
1379  ADC_PRESCALER_DIV512_gc = (0x07<<0), /* Divide clock by 512 */
1380 } ADC_PRESCALER_t;
1381 
1382 
1383 /*
1384 --------------------------------------------------------------------------
1385 DAC - Digital/Analog Converter
1386 --------------------------------------------------------------------------
1387 */
1388 
1389 /* Digital-to-Analog Converter */
1390 typedef struct DAC_struct
1391 {
1392  register8_t CTRLA; /* Control Register A */
1393  register8_t CTRLB; /* Control Register B */
1394  register8_t CTRLC; /* Control Register C */
1395  register8_t EVCTRL; /* Event Input Control */
1396  register8_t TIMCTRL; /* Timing Control */
1397  register8_t STATUS; /* Status */
1398  register8_t reserved_0x06;
1399  register8_t reserved_0x07;
1400  register8_t GAINCAL; /* Gain Calibration */
1401  register8_t OFFSETCAL; /* Offset Calibration */
1402  register8_t reserved_0x0A;
1403  register8_t reserved_0x0B;
1404  register8_t reserved_0x0C;
1405  register8_t reserved_0x0D;
1406  register8_t reserved_0x0E;
1407  register8_t reserved_0x0F;
1408  register8_t reserved_0x10;
1409  register8_t reserved_0x11;
1410  register8_t reserved_0x12;
1411  register8_t reserved_0x13;
1412  register8_t reserved_0x14;
1413  register8_t reserved_0x15;
1414  register8_t reserved_0x16;
1415  register8_t reserved_0x17;
1416  _WORDREGISTER(CH0DATA); /* Channel 0 Data */
1417  _WORDREGISTER(CH1DATA); /* Channel 1 Data */
1418 } DAC_t;
1419 
1420 /* Output channel selection */
1421 typedef enum DAC_CHSEL_enum
1422 {
1423  DAC_CHSEL_SINGLE_gc = (0x00<<5), /* Single channel operation (Channel A only) */
1424  DAC_CHSEL_DUAL_gc = (0x02<<5), /* Dual channel operation (S/H on both channels) */
1425 } DAC_CHSEL_t;
1426 
1427 /* Reference voltage selection */
1428 typedef enum DAC_REFSEL_enum
1429 {
1430  DAC_REFSEL_INT1V_gc = (0x00<<3), /* Internal 1V */
1431  DAC_REFSEL_AVCC_gc = (0x01<<3), /* Analog supply voltage */
1432  DAC_REFSEL_AREFA_gc = (0x02<<3), /* External reference on AREF on PORTA */
1433  DAC_REFSEL_AREFB_gc = (0x03<<3), /* External reference on AREF on PORTB */
1434 } DAC_REFSEL_t;
1435 
1436 /* Event channel selection */
1437 typedef enum DAC_EVSEL_enum
1438 {
1439  DAC_EVSEL_0_gc = (0x00<<0), /* Event Channel 0 */
1440  DAC_EVSEL_1_gc = (0x01<<0), /* Event Channel 1 */
1441  DAC_EVSEL_2_gc = (0x02<<0), /* Event Channel 2 */
1442  DAC_EVSEL_3_gc = (0x03<<0), /* Event Channel 3 */
1443  DAC_EVSEL_4_gc = (0x04<<0), /* Event Channel 4 */
1444  DAC_EVSEL_5_gc = (0x05<<0), /* Event Channel 5 */
1445  DAC_EVSEL_6_gc = (0x06<<0), /* Event Channel 6 */
1446  DAC_EVSEL_7_gc = (0x07<<0), /* Event Channel 7 */
1447 } DAC_EVSEL_t;
1448 
1449 /* Conversion interval */
1450 typedef enum DAC_CONINTVAL_enum
1451 {
1452  DAC_CONINTVAL_1CLK_gc = (0x00<<4), /* 1 CLK / 2 CLK in S/H mode */
1453  DAC_CONINTVAL_2CLK_gc = (0x01<<4), /* 2 CLK / 3 CLK in S/H mode */
1454  DAC_CONINTVAL_4CLK_gc = (0x02<<4), /* 4 CLK / 6 CLK in S/H mode */
1455  DAC_CONINTVAL_8CLK_gc = (0x03<<4), /* 8 CLK / 12 CLK in S/H mode */
1456  DAC_CONINTVAL_16CLK_gc = (0x04<<4), /* 16 CLK / 24 CLK in S/H mode */
1457  DAC_CONINTVAL_32CLK_gc = (0x05<<4), /* 32 CLK / 48 CLK in S/H mode */
1458  DAC_CONINTVAL_64CLK_gc = (0x06<<4), /* 64 CLK / 96 CLK in S/H mode */
1459  DAC_CONINTVAL_128CLK_gc = (0x07<<4), /* 128 CLK / 192 CLK in S/H mode */
1460 } DAC_CONINTVAL_t;
1461 
1462 /* Refresh rate */
1463 typedef enum DAC_REFRESH_enum
1464 {
1465  DAC_REFRESH_16CLK_gc = (0x00<<0), /* 16 CLK */
1466  DAC_REFRESH_32CLK_gc = (0x01<<0), /* 32 CLK */
1467  DAC_REFRESH_64CLK_gc = (0x02<<0), /* 64 CLK */
1468  DAC_REFRESH_128CLK_gc = (0x03<<0), /* 128 CLK */
1469  DAC_REFRESH_256CLK_gc = (0x04<<0), /* 256 CLK */
1470  DAC_REFRESH_512CLK_gc = (0x05<<0), /* 512 CLK */
1471  DAC_REFRESH_1024CLK_gc = (0x06<<0), /* 1024 CLK */
1472  DAC_REFRESH_2048CLK_gc = (0x07<<0), /* 2048 CLK */
1473  DAC_REFRESH_4086CLK_gc = (0x08<<0), /* 4096 CLK */
1474  DAC_REFRESH_8192CLK_gc = (0x09<<0), /* 8192 CLK */
1475  DAC_REFRESH_16384CLK_gc = (0x0A<<0), /* 16384 CLK */
1476  DAC_REFRESH_32768CLK_gc = (0x0B<<0), /* 32768 CLK */
1477  DAC_REFRESH_65536CLK_gc = (0x0C<<0), /* 65536 CLK */
1478  DAC_REFRESH_OFF_gc = (0x0F<<0), /* Auto refresh OFF */
1479 } DAC_REFRESH_t;
1480 
1481 
1482 /*
1483 --------------------------------------------------------------------------
1484 RTC - Real-Time Clounter
1485 --------------------------------------------------------------------------
1486 */
1487 
1488 /* Real-Time Counter */
1489 typedef struct RTC_struct
1490 {
1491  register8_t CTRL; /* Control Register */
1492  register8_t STATUS; /* Status Register */
1493  register8_t INTCTRL; /* Interrupt Control Register */
1494  register8_t INTFLAGS; /* Interrupt Flags */
1495  register8_t TEMP; /* Temporary register */
1496  register8_t reserved_0x05;
1497  register8_t reserved_0x06;
1498  register8_t reserved_0x07;
1499  _WORDREGISTER(CNT); /* Count Register */
1500  _WORDREGISTER(PER); /* Period Register */
1501  _WORDREGISTER(COMP); /* Compare Register */
1502 } RTC_t;
1503 
1504 /* Prescaler Factor */
1505 typedef enum RTC_PRESCALER_enum
1506 {
1507  RTC_PRESCALER_OFF_gc = (0x00<<0), /* RTC Off */
1508  RTC_PRESCALER_DIV1_gc = (0x01<<0), /* RTC Clock */
1509  RTC_PRESCALER_DIV2_gc = (0x02<<0), /* RTC Clock / 2 */
1510  RTC_PRESCALER_DIV8_gc = (0x03<<0), /* RTC Clock / 8 */
1511  RTC_PRESCALER_DIV16_gc = (0x04<<0), /* RTC Clock / 16 */
1512  RTC_PRESCALER_DIV64_gc = (0x05<<0), /* RTC Clock / 64 */
1513  RTC_PRESCALER_DIV256_gc = (0x06<<0), /* RTC Clock / 256 */
1514  RTC_PRESCALER_DIV1024_gc = (0x07<<0), /* RTC Clock / 1024 */
1515 } RTC_PRESCALER_t;
1516 
1517 /* Compare Interrupt level */
1518 typedef enum RTC_COMPINTLVL_enum
1519 {
1520  RTC_COMPINTLVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
1521  RTC_COMPINTLVL_LO_gc = (0x01<<2), /* Low Level */
1522  RTC_COMPINTLVL_MED_gc = (0x02<<2), /* Medium Level */
1523  RTC_COMPINTLVL_HI_gc = (0x03<<2), /* High Level */
1524 } RTC_COMPINTLVL_t;
1525 
1526 /* Overflow Interrupt level */
1527 typedef enum RTC_OVFINTLVL_enum
1528 {
1529  RTC_OVFINTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
1530  RTC_OVFINTLVL_LO_gc = (0x01<<0), /* Low Level */
1531  RTC_OVFINTLVL_MED_gc = (0x02<<0), /* Medium Level */
1532  RTC_OVFINTLVL_HI_gc = (0x03<<0), /* High Level */
1533 } RTC_OVFINTLVL_t;
1534 
1535 
1536 /*
1537 --------------------------------------------------------------------------
1538 EBI - External Bus Interface
1539 --------------------------------------------------------------------------
1540 */
1541 
1542 /* EBI Chip Select Module */
1543 typedef struct EBI_CS_struct
1544 {
1545  register8_t CTRLA; /* Chip Select Control Register A */
1546  register8_t CTRLB; /* Chip Select Control Register B */
1547  _WORDREGISTER(BASEADDR); /* Chip Select Base Address */
1548 } EBI_CS_t;
1549 
1550 /*
1551 --------------------------------------------------------------------------
1552 EBI - External Bus Interface
1553 --------------------------------------------------------------------------
1554 */
1555 
1556 /* External Bus Interface */
1557 typedef struct EBI_struct
1558 {
1559  register8_t CTRL; /* Control */
1560  register8_t SDRAMCTRLA; /* SDRAM Control Register A */
1561  register8_t reserved_0x02;
1562  register8_t reserved_0x03;
1563  _WORDREGISTER(REFRESH); /* SDRAM Refresh Period */
1564  _WORDREGISTER(INITDLY); /* SDRAM Initialization Delay */
1565  register8_t SDRAMCTRLB; /* SDRAM Control Register B */
1566  register8_t SDRAMCTRLC; /* SDRAM Control Register C */
1567  register8_t reserved_0x0A;
1568  register8_t reserved_0x0B;
1569  register8_t reserved_0x0C;
1570  register8_t reserved_0x0D;
1571  register8_t reserved_0x0E;
1572  register8_t reserved_0x0F;
1573  EBI_CS_t CS0; /* Chip Select 0 */
1574  EBI_CS_t CS1; /* Chip Select 1 */
1575  EBI_CS_t CS2; /* Chip Select 2 */
1576  EBI_CS_t CS3; /* Chip Select 3 */
1577 } EBI_t;
1578 
1579 /* Chip Select adress space */
1580 typedef enum EBI_CS_ASPACE_enum
1581 {
1582  EBI_CS_ASPACE_256B_gc = (0x00<<2), /* 256 bytes */
1583  EBI_CS_ASPACE_512B_gc = (0x01<<2), /* 512 bytes */
1584  EBI_CS_ASPACE_1KB_gc = (0x02<<2), /* 1K bytes */
1585  EBI_CS_ASPACE_2KB_gc = (0x03<<2), /* 2K bytes */
1586  EBI_CS_ASPACE_4KB_gc = (0x04<<2), /* 4K bytes */
1587  EBI_CS_ASPACE_8KB_gc = (0x05<<2), /* 8K bytes */
1588  EBI_CS_ASPACE_16KB_gc = (0x06<<2), /* 16K bytes */
1589  EBI_CS_ASPACE_32KB_gc = (0x07<<2), /* 32K bytes */
1590  EBI_CS_ASPACE_64KB_gc = (0x08<<2), /* 64K bytes */
1591  EBI_CS_ASPACE_128KB_gc = (0x09<<2), /* 128K bytes */
1592  EBI_CS_ASPACE_256KB_gc = (0x0A<<2), /* 256K bytes */
1593  EBI_CS_ASPACE_512KB_gc = (0x0B<<2), /* 512K bytes */
1594  EBI_CS_ASPACE_1MB_gc = (0x0C<<2), /* 1M bytes */
1595  EBI_CS_ASPACE_2MB_gc = (0x0D<<2), /* 2M bytes */
1596  EBI_CS_ASPACE_4MB_gc = (0x0E<<2), /* 4M bytes */
1597  EBI_CS_ASPACE_8MB_gc = (0x0F<<2), /* 8M bytes */
1598  EBI_CS_ASPACE_16M_gc = (0x10<<2), /* 16M bytes */
1599 } EBI_CS_ASPACE_t;
1600 
1601 /* */
1602 typedef enum EBI_CS_SRWS_enum
1603 {
1604  EBI_CS_SRWS_0CLK_gc = (0x00<<0), /* 0 cycles */
1605  EBI_CS_SRWS_1CLK_gc = (0x01<<0), /* 1 cycle */
1606  EBI_CS_SRWS_2CLK_gc = (0x02<<0), /* 2 cycles */
1607  EBI_CS_SRWS_3CLK_gc = (0x03<<0), /* 3 cycles */
1608  EBI_CS_SRWS_4CLK_gc = (0x04<<0), /* 4 cycles */
1609  EBI_CS_SRWS_5CLK_gc = (0x05<<0), /* 5 cycle */
1610  EBI_CS_SRWS_6CLK_gc = (0x06<<0), /* 6 cycles */
1611  EBI_CS_SRWS_7CLK_gc = (0x07<<0), /* 7 cycles */
1612 } EBI_CS_SRWS_t;
1613 
1614 /* Chip Select address mode */
1615 typedef enum EBI_CS_MODE_enum
1616 {
1617  EBI_CS_MODE_DISABLED_gc = (0x00<<0), /* Chip Select Disabled */
1618  EBI_CS_MODE_SRAM_gc = (0x01<<0), /* Chip Select in SRAM mode */
1619  EBI_CS_MODE_LPC_gc = (0x02<<0), /* Chip Select in SRAM LPC mode */
1620  EBI_CS_MODE_SDRAM_gc = (0x03<<0), /* Chip Select in SDRAM mode */
1621 } EBI_CS_MODE_t;
1622 
1623 /* Chip Select SDRAM mode */
1624 typedef enum EBI_CS_SDMODE_enum
1625 {
1626  EBI_CS_SDMODE_NORMAL_gc = (0x00<<0), /* Normal mode */
1627  EBI_CS_SDMODE_LOAD_gc = (0x01<<0), /* Load Mode Register command mode */
1628 } EBI_CS_SDMODE_t;
1629 
1630 /* */
1631 typedef enum EBI_SDDATAW_enum
1632 {
1633  EBI_SDDATAW_4BIT_gc = (0x00<<6), /* 4-bit data bus */
1634  EBI_SDDATAW_8BIT_gc = (0x01<<6), /* 8-bit data bus */
1635 } EBI_SDDATAW_t;
1636 
1637 /* */
1638 typedef enum EBI_LPCMODE_enum
1639 {
1640  EBI_LPCMODE_ALE1_gc = (0x00<<4), /* Data muxed with addr byte 0 */
1641  EBI_LPCMODE_ALE12_gc = (0x02<<4), /* Data muxed with addr byte 0 and 1 */
1642 } EBI_LPCMODE_t;
1643 
1644 /* */
1645 typedef enum EBI_SRMODE_enum
1646 {
1647  EBI_SRMODE_ALE1_gc = (0x00<<2), /* Addr byte 0 muxed with 1 */
1648  EBI_SRMODE_ALE2_gc = (0x01<<2), /* Addr byte 0 muxed with 2 */
1649  EBI_SRMODE_ALE12_gc = (0x02<<2), /* Addr byte 0 muxed with 1 and 2 */
1650  EBI_SRMODE_NOALE_gc = (0x03<<2), /* No addr muxing */
1651 } EBI_SRMODE_t;
1652 
1653 /* */
1654 typedef enum EBI_IFMODE_enum
1655 {
1656  EBI_IFMODE_DISABLED_gc = (0x00<<0), /* EBI Disabled */
1657  EBI_IFMODE_3PORT_gc = (0x01<<0), /* 3-port mode */
1658  EBI_IFMODE_4PORT_gc = (0x02<<0), /* 4-port mode */
1659  EBI_IFMODE_2PORT_gc = (0x03<<0), /* 2-port mode */
1660 } EBI_IFMODE_t;
1661 
1662 /* */
1663 typedef enum EBI_SDCOL_enum
1664 {
1665  EBI_SDCOL_8BIT_gc = (0x00<<0), /* 8 column bits */
1666  EBI_SDCOL_9BIT_gc = (0x01<<0), /* 9 column bits */
1667  EBI_SDCOL_10BIT_gc = (0x02<<0), /* 10 column bits */
1668  EBI_SDCOL_11BIT_gc = (0x03<<0), /* 11 column bits */
1669 } EBI_SDCOL_t;
1670 
1671 /* */
1672 typedef enum EBI_MRDLY_enum
1673 {
1674  EBI_MRDLY_0CLK_gc = (0x00<<6), /* 0 cycles */
1675  EBI_MRDLY_1CLK_gc = (0x01<<6), /* 1 cycle */
1676  EBI_MRDLY_2CLK_gc = (0x02<<6), /* 2 cycles */
1677  EBI_MRDLY_3CLK_gc = (0x03<<6), /* 3 cycles */
1678 } EBI_MRDLY_t;
1679 
1680 /* */
1681 typedef enum EBI_ROWCYCDLY_enum
1682 {
1683  EBI_ROWCYCDLY_0CLK_gc = (0x00<<3), /* 0 cycles */
1684  EBI_ROWCYCDLY_1CLK_gc = (0x01<<3), /* 1 cycle */
1685  EBI_ROWCYCDLY_2CLK_gc = (0x02<<3), /* 2 cycles */
1686  EBI_ROWCYCDLY_3CLK_gc = (0x03<<3), /* 3 cycles */
1687  EBI_ROWCYCDLY_4CLK_gc = (0x04<<3), /* 4 cycles */
1688  EBI_ROWCYCDLY_5CLK_gc = (0x05<<3), /* 5 cycle */
1689  EBI_ROWCYCDLY_6CLK_gc = (0x06<<3), /* 6 cycles */
1690  EBI_ROWCYCDLY_7CLK_gc = (0x07<<3), /* 7 cycles */
1691 } EBI_ROWCYCDLY_t;
1692 
1693 /* */
1694 typedef enum EBI_RPDLY_enum
1695 {
1696  EBI_RPDLY_0CLK_gc = (0x00<<0), /* 0 cycles */
1697  EBI_RPDLY_1CLK_gc = (0x01<<0), /* 1 cycle */
1698  EBI_RPDLY_2CLK_gc = (0x02<<0), /* 2 cycles */
1699  EBI_RPDLY_3CLK_gc = (0x03<<0), /* 3 cycles */
1700  EBI_RPDLY_4CLK_gc = (0x04<<0), /* 4 cycles */
1701  EBI_RPDLY_5CLK_gc = (0x05<<0), /* 5 cycle */
1702  EBI_RPDLY_6CLK_gc = (0x06<<0), /* 6 cycles */
1703  EBI_RPDLY_7CLK_gc = (0x07<<0), /* 7 cycles */
1704 } EBI_RPDLY_t;
1705 
1706 /* */
1707 typedef enum EBI_WRDLY_enum
1708 {
1709  EBI_WRDLY_0CLK_gc = (0x00<<6), /* 0 cycles */
1710  EBI_WRDLY_1CLK_gc = (0x01<<6), /* 1 cycle */
1711  EBI_WRDLY_2CLK_gc = (0x02<<6), /* 2 cycles */
1712  EBI_WRDLY_3CLK_gc = (0x03<<6), /* 3 cycles */
1713 } EBI_WRDLY_t;
1714 
1715 /* */
1716 typedef enum EBI_ESRDLY_enum
1717 {
1718  EBI_ESRDLY_0CLK_gc = (0x00<<3), /* 0 cycles */
1719  EBI_ESRDLY_1CLK_gc = (0x01<<3), /* 1 cycle */
1720  EBI_ESRDLY_2CLK_gc = (0x02<<3), /* 2 cycles */
1721  EBI_ESRDLY_3CLK_gc = (0x03<<3), /* 3 cycles */
1722  EBI_ESRDLY_4CLK_gc = (0x04<<3), /* 4 cycles */
1723  EBI_ESRDLY_5CLK_gc = (0x05<<3), /* 5 cycle */
1724  EBI_ESRDLY_6CLK_gc = (0x06<<3), /* 6 cycles */
1725  EBI_ESRDLY_7CLK_gc = (0x07<<3), /* 7 cycles */
1726 } EBI_ESRDLY_t;
1727 
1728 /* */
1729 typedef enum EBI_ROWCOLDLY_enum
1730 {
1731  EBI_ROWCOLDLY_0CLK_gc = (0x00<<0), /* 0 cycles */
1732  EBI_ROWCOLDLY_1CLK_gc = (0x01<<0), /* 1 cycle */
1733  EBI_ROWCOLDLY_2CLK_gc = (0x02<<0), /* 2 cycles */
1734  EBI_ROWCOLDLY_3CLK_gc = (0x03<<0), /* 3 cycles */
1735  EBI_ROWCOLDLY_4CLK_gc = (0x04<<0), /* 4 cycles */
1736  EBI_ROWCOLDLY_5CLK_gc = (0x05<<0), /* 5 cycle */
1737  EBI_ROWCOLDLY_6CLK_gc = (0x06<<0), /* 6 cycles */
1738  EBI_ROWCOLDLY_7CLK_gc = (0x07<<0), /* 7 cycles */
1739 } EBI_ROWCOLDLY_t;
1740 
1741 
1742 /*
1743 --------------------------------------------------------------------------
1744 TWI - Two-Wire Interface
1745 --------------------------------------------------------------------------
1746 */
1747 
1748 /* */
1749 typedef struct TWI_MASTER_struct
1750 {
1751  register8_t CTRLA; /* Control Register A */
1752  register8_t CTRLB; /* Control Register B */
1753  register8_t CTRLC; /* Control Register C */
1754  register8_t STATUS; /* Status Register */
1755  register8_t BAUD; /* Baurd Rate Control Register */
1756  register8_t ADDR; /* Address Register */
1757  register8_t DATA; /* Data Register */
1758 } TWI_MASTER_t;
1759 
1760 /*
1761 --------------------------------------------------------------------------
1762 TWI - Two-Wire Interface
1763 --------------------------------------------------------------------------
1764 */
1765 
1766 /* */
1767 typedef struct TWI_SLAVE_struct
1768 {
1769  register8_t CTRLA; /* Control Register A */
1770  register8_t CTRLB; /* Control Register B */
1771  register8_t STATUS; /* Status Register */
1772  register8_t ADDR; /* Address Register */
1773  register8_t DATA; /* Data Register */
1774  register8_t ADDRMASK; /* Address Mask Register */
1775 } TWI_SLAVE_t;
1776 
1777 /*
1778 --------------------------------------------------------------------------
1779 TWI - Two-Wire Interface
1780 --------------------------------------------------------------------------
1781 */
1782 
1783 /* Two-Wire Interface */
1784 typedef struct TWI_struct
1785 {
1786  register8_t CTRL; /* TWI Common Control Register */
1787  TWI_MASTER_t MASTER; /* TWI master module */
1788  TWI_SLAVE_t SLAVE; /* TWI slave module */
1789 } TWI_t;
1790 
1791 /* Master Interrupt Level */
1792 typedef enum TWI_MASTER_INTLVL_enum
1793 {
1794  TWI_MASTER_INTLVL_OFF_gc = (0x00<<6), /* Interrupt Disabled */
1795  TWI_MASTER_INTLVL_LO_gc = (0x01<<6), /* Low Level */
1796  TWI_MASTER_INTLVL_MED_gc = (0x02<<6), /* Medium Level */
1797  TWI_MASTER_INTLVL_HI_gc = (0x03<<6), /* High Level */
1798 } TWI_MASTER_INTLVL_t;
1799 
1800 /* Inactive Timeout */
1801 typedef enum TWI_MASTER_TIMEOUT_enum
1802 {
1803  TWI_MASTER_TIMEOUT_DISABLED_gc = (0x00<<2), /* Bus Timeout Disabled */
1804  TWI_MASTER_TIMEOUT_50US_gc = (0x01<<2), /* 50 Microseconds */
1805  TWI_MASTER_TIMEOUT_100US_gc = (0x02<<2), /* 100 Microseconds */
1806  TWI_MASTER_TIMEOUT_200US_gc = (0x03<<2), /* 200 Microseconds */
1807 } TWI_MASTER_TIMEOUT_t;
1808 
1809 /* Master Command */
1810 typedef enum TWI_MASTER_CMD_enum
1811 {
1812  TWI_MASTER_CMD_NOACT_gc = (0x00<<0), /* No Action */
1813  TWI_MASTER_CMD_REPSTART_gc = (0x01<<0), /* Issue Repeated Start Condition */
1814  TWI_MASTER_CMD_RECVTRANS_gc = (0x02<<0), /* Receive or Transmit Data */
1815  TWI_MASTER_CMD_STOP_gc = (0x03<<0), /* Issue Stop Condition */
1816 } TWI_MASTER_CMD_t;
1817 
1818 /* Master Bus State */
1819 typedef enum TWI_MASTER_BUSSTATE_enum
1820 {
1821  TWI_MASTER_BUSSTATE_UNKNOWN_gc = (0x00<<0), /* Unknown Bus State */
1822  TWI_MASTER_BUSSTATE_IDLE_gc = (0x01<<0), /* Bus is Idle */
1823  TWI_MASTER_BUSSTATE_OWNER_gc = (0x02<<0), /* This Module Controls The Bus */
1824  TWI_MASTER_BUSSTATE_BUSY_gc = (0x03<<0), /* The Bus is Busy */
1825 } TWI_MASTER_BUSSTATE_t;
1826 
1827 /* Slave Interrupt Level */
1828 typedef enum TWI_SLAVE_INTLVL_enum
1829 {
1830  TWI_SLAVE_INTLVL_OFF_gc = (0x00<<6), /* Interrupt Disabled */
1831  TWI_SLAVE_INTLVL_LO_gc = (0x01<<6), /* Low Level */
1832  TWI_SLAVE_INTLVL_MED_gc = (0x02<<6), /* Medium Level */
1833  TWI_SLAVE_INTLVL_HI_gc = (0x03<<6), /* High Level */
1834 } TWI_SLAVE_INTLVL_t;
1835 
1836 /* Slave Command */
1837 typedef enum TWI_SLAVE_CMD_enum
1838 {
1839  TWI_SLAVE_CMD_NOACT_gc = (0x00<<0), /* No Action */
1840  TWI_SLAVE_CMD_COMPTRANS_gc = (0x02<<0), /* Used To Complete a Transaction */
1841  TWI_SLAVE_CMD_RESPONSE_gc = (0x03<<0), /* Used in Response to Address/Data Interrupt */
1842 } TWI_SLAVE_CMD_t;
1843 
1844 
1845 /*
1846 --------------------------------------------------------------------------
1847 PORT - Port Configuration
1848 --------------------------------------------------------------------------
1849 */
1850 
1851 /* I/O port Configuration */
1852 typedef struct PORTCFG_struct
1853 {
1854  register8_t MPCMASK; /* Multi-pin Configuration Mask */
1855  register8_t reserved_0x01;
1856  register8_t VPCTRLA; /* Virtual Port Control Register A */
1857  register8_t VPCTRLB; /* Virtual Port Control Register B */
1858  register8_t CLKEVOUT; /* Clock and Event Out Register */
1859 } PORTCFG_t;
1860 
1861 /*
1862 --------------------------------------------------------------------------
1863 PORT - Port Configuration
1864 --------------------------------------------------------------------------
1865 */
1866 
1867 /* Virtual Port */
1868 typedef struct VPORT_struct
1869 {
1870  register8_t DIR; /* I/O Port Data Direction */
1871  register8_t OUT; /* I/O Port Output */
1872  register8_t IN; /* I/O Port Input */
1873  register8_t INTFLAGS; /* Interrupt Flag Register */
1874 } VPORT_t;
1875 
1876 /*
1877 --------------------------------------------------------------------------
1878 PORT - Port Configuration
1879 --------------------------------------------------------------------------
1880 */
1881 
1882 /* I/O Ports */
1883 typedef struct PORT_struct
1884 {
1885  register8_t DIR; /* I/O Port Data Direction */
1886  register8_t DIRSET; /* I/O Port Data Direction Set */
1887  register8_t DIRCLR; /* I/O Port Data Direction Clear */
1888  register8_t DIRTGL; /* I/O Port Data Direction Toggle */
1889  register8_t OUT; /* I/O Port Output */
1890  register8_t OUTSET; /* I/O Port Output Set */
1891  register8_t OUTCLR; /* I/O Port Output Clear */
1892  register8_t OUTTGL; /* I/O Port Output Toggle */
1893  register8_t IN; /* I/O port Input */
1894  register8_t INTCTRL; /* Interrupt Control Register */
1895  register8_t INT0MASK; /* Port Interrupt 0 Mask */
1896  register8_t INT1MASK; /* Port Interrupt 1 Mask */
1897  register8_t INTFLAGS; /* Interrupt Flag Register */
1898  register8_t reserved_0x0D;
1899  register8_t reserved_0x0E;
1900  register8_t reserved_0x0F;
1901  register8_t PIN0CTRL; /* Pin 0 Control Register */
1902  register8_t PIN1CTRL; /* Pin 1 Control Register */
1903  register8_t PIN2CTRL; /* Pin 2 Control Register */
1904  register8_t PIN3CTRL; /* Pin 3 Control Register */
1905  register8_t PIN4CTRL; /* Pin 4 Control Register */
1906  register8_t PIN5CTRL; /* Pin 5 Control Register */
1907  register8_t PIN6CTRL; /* Pin 6 Control Register */
1908  register8_t PIN7CTRL; /* Pin 7 Control Register */
1909 } PORT_t;
1910 
1911 /* Virtual Port 0 Mapping */
1912 typedef enum PORTCFG_VP0MAP_enum
1913 {
1914  PORTCFG_VP0MAP_PORTA_gc = (0x00<<0), /* Mapped To PORTA */
1915  PORTCFG_VP0MAP_PORTB_gc = (0x01<<0), /* Mapped To PORTB */
1916  PORTCFG_VP0MAP_PORTC_gc = (0x02<<0), /* Mapped To PORTC */
1917  PORTCFG_VP0MAP_PORTD_gc = (0x03<<0), /* Mapped To PORTD */
1918  PORTCFG_VP0MAP_PORTE_gc = (0x04<<0), /* Mapped To PORTE */
1919  PORTCFG_VP0MAP_PORTF_gc = (0x05<<0), /* Mapped To PORTF */
1920  PORTCFG_VP0MAP_PORTG_gc = (0x06<<0), /* Mapped To PORTG */
1921  PORTCFG_VP0MAP_PORTH_gc = (0x07<<0), /* Mapped To PORTH */
1922  PORTCFG_VP0MAP_PORTJ_gc = (0x08<<0), /* Mapped To PORTJ */
1923  PORTCFG_VP0MAP_PORTK_gc = (0x09<<0), /* Mapped To PORTK */
1924  PORTCFG_VP0MAP_PORTL_gc = (0x0A<<0), /* Mapped To PORTL */
1925  PORTCFG_VP0MAP_PORTM_gc = (0x0B<<0), /* Mapped To PORTM */
1926  PORTCFG_VP0MAP_PORTN_gc = (0x0C<<0), /* Mapped To PORTN */
1927  PORTCFG_VP0MAP_PORTP_gc = (0x0D<<0), /* Mapped To PORTP */
1928  PORTCFG_VP0MAP_PORTQ_gc = (0x0E<<0), /* Mapped To PORTQ */
1929  PORTCFG_VP0MAP_PORTR_gc = (0x0F<<0), /* Mapped To PORTR */
1930 } PORTCFG_VP0MAP_t;
1931 
1932 /* Virtual Port 1 Mapping */
1933 typedef enum PORTCFG_VP1MAP_enum
1934 {
1935  PORTCFG_VP1MAP_PORTA_gc = (0x00<<4), /* Mapped To PORTA */
1936  PORTCFG_VP1MAP_PORTB_gc = (0x01<<4), /* Mapped To PORTB */
1937  PORTCFG_VP1MAP_PORTC_gc = (0x02<<4), /* Mapped To PORTC */
1938  PORTCFG_VP1MAP_PORTD_gc = (0x03<<4), /* Mapped To PORTD */
1939  PORTCFG_VP1MAP_PORTE_gc = (0x04<<4), /* Mapped To PORTE */
1940  PORTCFG_VP1MAP_PORTF_gc = (0x05<<4), /* Mapped To PORTF */
1941  PORTCFG_VP1MAP_PORTG_gc = (0x06<<4), /* Mapped To PORTG */
1942  PORTCFG_VP1MAP_PORTH_gc = (0x07<<4), /* Mapped To PORTH */
1943  PORTCFG_VP1MAP_PORTJ_gc = (0x08<<4), /* Mapped To PORTJ */
1944  PORTCFG_VP1MAP_PORTK_gc = (0x09<<4), /* Mapped To PORTK */
1945  PORTCFG_VP1MAP_PORTL_gc = (0x0A<<4), /* Mapped To PORTL */
1946  PORTCFG_VP1MAP_PORTM_gc = (0x0B<<4), /* Mapped To PORTM */
1947  PORTCFG_VP1MAP_PORTN_gc = (0x0C<<4), /* Mapped To PORTN */
1948  PORTCFG_VP1MAP_PORTP_gc = (0x0D<<4), /* Mapped To PORTP */
1949  PORTCFG_VP1MAP_PORTQ_gc = (0x0E<<4), /* Mapped To PORTQ */
1950  PORTCFG_VP1MAP_PORTR_gc = (0x0F<<4), /* Mapped To PORTR */
1951 } PORTCFG_VP1MAP_t;
1952 
1953 /* Virtual Port 2 Mapping */
1954 typedef enum PORTCFG_VP2MAP_enum
1955 {
1956  PORTCFG_VP2MAP_PORTA_gc = (0x00<<0), /* Mapped To PORTA */
1957  PORTCFG_VP2MAP_PORTB_gc = (0x01<<0), /* Mapped To PORTB */
1958  PORTCFG_VP2MAP_PORTC_gc = (0x02<<0), /* Mapped To PORTC */
1959  PORTCFG_VP2MAP_PORTD_gc = (0x03<<0), /* Mapped To PORTD */
1960  PORTCFG_VP2MAP_PORTE_gc = (0x04<<0), /* Mapped To PORTE */
1961  PORTCFG_VP2MAP_PORTF_gc = (0x05<<0), /* Mapped To PORTF */
1962  PORTCFG_VP2MAP_PORTG_gc = (0x06<<0), /* Mapped To PORTG */
1963  PORTCFG_VP2MAP_PORTH_gc = (0x07<<0), /* Mapped To PORTH */
1964  PORTCFG_VP2MAP_PORTJ_gc = (0x08<<0), /* Mapped To PORTJ */
1965  PORTCFG_VP2MAP_PORTK_gc = (0x09<<0), /* Mapped To PORTK */
1966  PORTCFG_VP2MAP_PORTL_gc = (0x0A<<0), /* Mapped To PORTL */
1967  PORTCFG_VP2MAP_PORTM_gc = (0x0B<<0), /* Mapped To PORTM */
1968  PORTCFG_VP2MAP_PORTN_gc = (0x0C<<0), /* Mapped To PORTN */
1969  PORTCFG_VP2MAP_PORTP_gc = (0x0D<<0), /* Mapped To PORTP */
1970  PORTCFG_VP2MAP_PORTQ_gc = (0x0E<<0), /* Mapped To PORTQ */
1971  PORTCFG_VP2MAP_PORTR_gc = (0x0F<<0), /* Mapped To PORTR */
1972 } PORTCFG_VP2MAP_t;
1973 
1974 /* Virtual Port 3 Mapping */
1975 typedef enum PORTCFG_VP3MAP_enum
1976 {
1977  PORTCFG_VP3MAP_PORTA_gc = (0x00<<4), /* Mapped To PORTA */
1978  PORTCFG_VP3MAP_PORTB_gc = (0x01<<4), /* Mapped To PORTB */
1979  PORTCFG_VP3MAP_PORTC_gc = (0x02<<4), /* Mapped To PORTC */
1980  PORTCFG_VP3MAP_PORTD_gc = (0x03<<4), /* Mapped To PORTD */
1981  PORTCFG_VP3MAP_PORTE_gc = (0x04<<4), /* Mapped To PORTE */
1982  PORTCFG_VP3MAP_PORTF_gc = (0x05<<4), /* Mapped To PORTF */
1983  PORTCFG_VP3MAP_PORTG_gc = (0x06<<4), /* Mapped To PORTG */
1984  PORTCFG_VP3MAP_PORTH_gc = (0x07<<4), /* Mapped To PORTH */
1985  PORTCFG_VP3MAP_PORTJ_gc = (0x08<<4), /* Mapped To PORTJ */
1986  PORTCFG_VP3MAP_PORTK_gc = (0x09<<4), /* Mapped To PORTK */
1987  PORTCFG_VP3MAP_PORTL_gc = (0x0A<<4), /* Mapped To PORTL */
1988  PORTCFG_VP3MAP_PORTM_gc = (0x0B<<4), /* Mapped To PORTM */
1989  PORTCFG_VP3MAP_PORTN_gc = (0x0C<<4), /* Mapped To PORTN */
1990  PORTCFG_VP3MAP_PORTP_gc = (0x0D<<4), /* Mapped To PORTP */
1991  PORTCFG_VP3MAP_PORTQ_gc = (0x0E<<4), /* Mapped To PORTQ */
1992  PORTCFG_VP3MAP_PORTR_gc = (0x0F<<4), /* Mapped To PORTR */
1993 } PORTCFG_VP3MAP_t;
1994 
1995 /* Clock Output Port */
1996 typedef enum PORTCFG_CLKOUT_enum
1997 {
1998  PORTCFG_CLKOUT_OFF_gc = (0x00<<0), /* Clock Output Disabled */
1999  PORTCFG_CLKOUT_PC7_gc = (0x01<<0), /* Clock Output on Port C pin 7 */
2000  PORTCFG_CLKOUT_PD7_gc = (0x02<<0), /* Clock Output on Port D pin 7 */
2001  PORTCFG_CLKOUT_PE7_gc = (0x03<<0), /* Clock Output on Port E pin 7 */
2002 } PORTCFG_CLKOUT_t;
2003 
2004 /* Event Output Port */
2005 typedef enum PORTCFG_EVOUT_enum
2006 {
2007  PORTCFG_EVOUT_OFF_gc = (0x00<<4), /* Event Output Disabled */
2008  PORTCFG_EVOUT_PC7_gc = (0x01<<4), /* Event Channel 7 Output on Port C pin 7 */
2009  PORTCFG_EVOUT_PD7_gc = (0x02<<4), /* Event Channel 7 Output on Port D pin 7 */
2010  PORTCFG_EVOUT_PE7_gc = (0x03<<4), /* Event Channel 7 Output on Port E pin 7 */
2011 } PORTCFG_EVOUT_t;
2012 
2013 /* Port Interrupt 0 Level */
2014 typedef enum PORT_INT0LVL_enum
2015 {
2016  PORT_INT0LVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
2017  PORT_INT0LVL_LO_gc = (0x01<<0), /* Low Level */
2018  PORT_INT0LVL_MED_gc = (0x02<<0), /* Medium Level */
2019  PORT_INT0LVL_HI_gc = (0x03<<0), /* High Level */
2020 } PORT_INT0LVL_t;
2021 
2022 /* Port Interrupt 1 Level */
2023 typedef enum PORT_INT1LVL_enum
2024 {
2025  PORT_INT1LVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
2026  PORT_INT1LVL_LO_gc = (0x01<<2), /* Low Level */
2027  PORT_INT1LVL_MED_gc = (0x02<<2), /* Medium Level */
2028  PORT_INT1LVL_HI_gc = (0x03<<2), /* High Level */
2029 } PORT_INT1LVL_t;
2030 
2031 /* Output/Pull Configuration */
2032 typedef enum PORT_OPC_enum
2033 {
2034  PORT_OPC_TOTEM_gc = (0x00<<3), /* Totempole */
2035  PORT_OPC_BUSKEEPER_gc = (0x01<<3), /* Totempole w/ Bus keeper on Input and Output */
2036  PORT_OPC_PULLDOWN_gc = (0x02<<3), /* Totempole w/ Pull-down on Input */
2037  PORT_OPC_PULLUP_gc = (0x03<<3), /* Totempole w/ Pull-up on Input */
2038  PORT_OPC_WIREDOR_gc = (0x04<<3), /* Wired OR */
2039  PORT_OPC_WIREDAND_gc = (0x05<<3), /* Wired AND */
2040  PORT_OPC_WIREDORPULL_gc = (0x06<<3), /* Wired OR w/ Pull-down */
2041  PORT_OPC_WIREDANDPULL_gc = (0x07<<3), /* Wired AND w/ Pull-up */
2042 } PORT_OPC_t;
2043 
2044 /* Input/Sense Configuration */
2045 typedef enum PORT_ISC_enum
2046 {
2047  PORT_ISC_BOTHEDGES_gc = (0x00<<0), /* Sense Both Edges */
2048  PORT_ISC_RISING_gc = (0x01<<0), /* Sense Rising Edge */
2049  PORT_ISC_FALLING_gc = (0x02<<0), /* Sense Falling Edge */
2050  PORT_ISC_LEVEL_gc = (0x03<<0), /* Sense Level (Transparent For Events) */
2051  PORT_ISC_INPUT_DISABLE_gc = (0x07<<0), /* Disable Digital Input Buffer */
2052 } PORT_ISC_t;
2053 
2054 
2055 /*
2056 --------------------------------------------------------------------------
2057 TC - 16-bit Timer/Counter With PWM
2058 --------------------------------------------------------------------------
2059 */
2060 
2061 /* 16-bit Timer/Counter 0 */
2062 typedef struct TC0_struct
2063 {
2064  register8_t CTRLA; /* Control Register A */
2065  register8_t CTRLB; /* Control Register B */
2066  register8_t CTRLC; /* Control register C */
2067  register8_t CTRLD; /* Control Register D */
2068  register8_t CTRLE; /* Control Register E */
2069  register8_t reserved_0x05;
2070  register8_t INTCTRLA; /* Interrupt Control Register A */
2071  register8_t INTCTRLB; /* Interrupt Control Register B */
2072  register8_t CTRLFCLR; /* Control Register F Clear */
2073  register8_t CTRLFSET; /* Control Register F Set */
2074  register8_t CTRLGCLR; /* Control Register G Clear */
2075  register8_t CTRLGSET; /* Control Register G Set */
2076  register8_t INTFLAGS; /* Interrupt Flag Register */
2077  register8_t reserved_0x0D;
2078  register8_t reserved_0x0E;
2079  register8_t TEMP; /* Temporary Register For 16-bit Access */
2080  register8_t reserved_0x10;
2081  register8_t reserved_0x11;
2082  register8_t reserved_0x12;
2083  register8_t reserved_0x13;
2084  register8_t reserved_0x14;
2085  register8_t reserved_0x15;
2086  register8_t reserved_0x16;
2087  register8_t reserved_0x17;
2088  register8_t reserved_0x18;
2089  register8_t reserved_0x19;
2090  register8_t reserved_0x1A;
2091  register8_t reserved_0x1B;
2092  register8_t reserved_0x1C;
2093  register8_t reserved_0x1D;
2094  register8_t reserved_0x1E;
2095  register8_t reserved_0x1F;
2096  _WORDREGISTER(CNT); /* Count */
2097  register8_t reserved_0x22;
2098  register8_t reserved_0x23;
2099  register8_t reserved_0x24;
2100  register8_t reserved_0x25;
2101  _WORDREGISTER(PER); /* Period */
2102  _WORDREGISTER(CCA); /* Compare or Capture A */
2103  _WORDREGISTER(CCB); /* Compare or Capture B */
2104  _WORDREGISTER(CCC); /* Compare or Capture C */
2105  _WORDREGISTER(CCD); /* Compare or Capture D */
2106  register8_t reserved_0x30;
2107  register8_t reserved_0x31;
2108  register8_t reserved_0x32;
2109  register8_t reserved_0x33;
2110  register8_t reserved_0x34;
2111  register8_t reserved_0x35;
2112  _WORDREGISTER(PERBUF); /* Period Buffer */
2113  _WORDREGISTER(CCABUF); /* Compare Or Capture A Buffer */
2114  _WORDREGISTER(CCBBUF); /* Compare Or Capture B Buffer */
2115  _WORDREGISTER(CCCBUF); /* Compare Or Capture C Buffer */
2116  _WORDREGISTER(CCDBUF); /* Compare Or Capture D Buffer */
2117 } TC0_t;
2118 
2119 /*
2120 --------------------------------------------------------------------------
2121 TC - 16-bit Timer/Counter With PWM
2122 --------------------------------------------------------------------------
2123 */
2124 
2125 /* 16-bit Timer/Counter 1 */
2126 typedef struct TC1_struct
2127 {
2128  register8_t CTRLA; /* Control Register A */
2129  register8_t CTRLB; /* Control Register B */
2130  register8_t CTRLC; /* Control register C */
2131  register8_t CTRLD; /* Control Register D */
2132  register8_t CTRLE; /* Control Register E */
2133  register8_t reserved_0x05;
2134  register8_t INTCTRLA; /* Interrupt Control Register A */
2135  register8_t INTCTRLB; /* Interrupt Control Register B */
2136  register8_t CTRLFCLR; /* Control Register F Clear */
2137  register8_t CTRLFSET; /* Control Register F Set */
2138  register8_t CTRLGCLR; /* Control Register G Clear */
2139  register8_t CTRLGSET; /* Control Register G Set */
2140  register8_t INTFLAGS; /* Interrupt Flag Register */
2141  register8_t reserved_0x0D;
2142  register8_t reserved_0x0E;
2143  register8_t TEMP; /* Temporary Register For 16-bit Access */
2144  register8_t reserved_0x10;
2145  register8_t reserved_0x11;
2146  register8_t reserved_0x12;
2147  register8_t reserved_0x13;
2148  register8_t reserved_0x14;
2149  register8_t reserved_0x15;
2150  register8_t reserved_0x16;
2151  register8_t reserved_0x17;
2152  register8_t reserved_0x18;
2153  register8_t reserved_0x19;
2154  register8_t reserved_0x1A;
2155  register8_t reserved_0x1B;
2156  register8_t reserved_0x1C;
2157  register8_t reserved_0x1D;
2158  register8_t reserved_0x1E;
2159  register8_t reserved_0x1F;
2160  _WORDREGISTER(CNT); /* Count */
2161  register8_t reserved_0x22;
2162  register8_t reserved_0x23;
2163  register8_t reserved_0x24;
2164  register8_t reserved_0x25;
2165  _WORDREGISTER(PER); /* Period */
2166  _WORDREGISTER(CCA); /* Compare or Capture A */
2167  _WORDREGISTER(CCB); /* Compare or Capture B */
2168  register8_t reserved_0x2C;
2169  register8_t reserved_0x2D;
2170  register8_t reserved_0x2E;
2171  register8_t reserved_0x2F;
2172  register8_t reserved_0x30;
2173  register8_t reserved_0x31;
2174  register8_t reserved_0x32;
2175  register8_t reserved_0x33;
2176  register8_t reserved_0x34;
2177  register8_t reserved_0x35;
2178  _WORDREGISTER(PERBUF); /* Period Buffer */
2179  _WORDREGISTER(CCABUF); /* Compare Or Capture A Buffer */
2180  _WORDREGISTER(CCBBUF); /* Compare Or Capture B Buffer */
2181 } TC1_t;
2182 
2183 /*
2184 --------------------------------------------------------------------------
2185 TC - 16-bit Timer/Counter With PWM
2186 --------------------------------------------------------------------------
2187 */
2188 
2189 /* Advanced Waveform Extension */
2190 typedef struct AWEX_struct
2191 {
2192  register8_t CTRL; /* Control Register */
2193  register8_t reserved_0x01;
2194  register8_t FDEVMASK; /* Fault Detection Event Mask */
2195  register8_t FDCTRL; /* Fault Detection Control Register */
2196  register8_t STATUS; /* Status Register */
2197  register8_t reserved_0x05;
2198  register8_t DTBOTH; /* Dead Time Both Sides */
2199  register8_t DTBOTHBUF; /* Dead Time Both Sides Buffer */
2200  register8_t DTLS; /* Dead Time Low Side */
2201  register8_t DTHS; /* Dead Time High Side */
2202  register8_t DTLSBUF; /* Dead Time Low Side Buffer */
2203  register8_t DTHSBUF; /* Dead Time High Side Buffer */
2204  register8_t OUTOVEN; /* Output Override Enable */
2205 } AWEX_t;
2206 
2207 /*
2208 --------------------------------------------------------------------------
2209 TC - 16-bit Timer/Counter With PWM
2210 --------------------------------------------------------------------------
2211 */
2212 
2213 /* High-Resolution Extension */
2214 typedef struct HIRES_struct
2215 {
2216  register8_t CTRL; /* Control Register */
2217 } HIRES_t;
2218 
2219 /* Clock Selection */
2220 typedef enum TC_CLKSEL_enum
2221 {
2222  TC_CLKSEL_OFF_gc = (0x00<<0), /* Timer Off */
2223  TC_CLKSEL_DIV1_gc = (0x01<<0), /* System Clock */
2224  TC_CLKSEL_DIV2_gc = (0x02<<0), /* System Clock / 2 */
2225  TC_CLKSEL_DIV4_gc = (0x03<<0), /* System Clock / 4 */
2226  TC_CLKSEL_DIV8_gc = (0x04<<0), /* System Clock / 8 */
2227  TC_CLKSEL_DIV64_gc = (0x05<<0), /* System Clock / 64 */
2228  TC_CLKSEL_DIV256_gc = (0x06<<0), /* System Clock / 256 */
2229  TC_CLKSEL_DIV1024_gc = (0x07<<0), /* System Clock / 1024 */
2230  TC_CLKSEL_EVCH0_gc = (0x08<<0), /* Event Channel 0 */
2231  TC_CLKSEL_EVCH1_gc = (0x09<<0), /* Event Channel 1 */
2232  TC_CLKSEL_EVCH2_gc = (0x0A<<0), /* Event Channel 2 */
2233  TC_CLKSEL_EVCH3_gc = (0x0B<<0), /* Event Channel 3 */
2234  TC_CLKSEL_EVCH4_gc = (0x0C<<0), /* Event Channel 4 */
2235  TC_CLKSEL_EVCH5_gc = (0x0D<<0), /* Event Channel 5 */
2236  TC_CLKSEL_EVCH6_gc = (0x0E<<0), /* Event Channel 6 */
2237  TC_CLKSEL_EVCH7_gc = (0x0F<<0), /* Event Channel 7 */
2238 } TC_CLKSEL_t;
2239 
2240 /* Waveform Generation Mode */
2241 typedef enum TC_WGMODE_enum
2242 {
2243  TC_WGMODE_NORMAL_gc = (0x00<<0), /* Normal Mode */
2244  TC_WGMODE_FRQ_gc = (0x01<<0), /* Frequency Generation Mode */
2245  TC_WGMODE_SS_gc = (0x03<<0), /* Single Slope */
2246  TC_WGMODE_DS_T_gc = (0x05<<0), /* Dual Slope, Update on TOP */
2247  TC_WGMODE_DS_TB_gc = (0x06<<0), /* Dual Slope, Update on TOP and BOTTOM */
2248  TC_WGMODE_DS_B_gc = (0x07<<0), /* Dual Slope, Update on BOTTOM */
2249 } TC_WGMODE_t;
2250 
2251 /* Event Action */
2252 typedef enum TC_EVACT_enum
2253 {
2254  TC_EVACT_OFF_gc = (0x00<<5), /* No Event Action */
2255  TC_EVACT_CAPT_gc = (0x01<<5), /* Input Capture */
2256  TC_EVACT_UPDOWN_gc = (0x02<<5), /* Externally Controlled Up/Down Count */
2257  TC_EVACT_QDEC_gc = (0x03<<5), /* Quadrature Decode */
2258  TC_EVACT_RESTART_gc = (0x04<<5), /* Restart */
2259  TC_EVACT_FRW_gc = (0x05<<5), /* Frequency Capture */
2260  TC_EVACT_PW_gc = (0x06<<5), /* Pulse-width Capture */
2261 } TC_EVACT_t;
2262 
2263 /* Event Selection */
2264 typedef enum TC_EVSEL_enum
2265 {
2266  TC_EVSEL_OFF_gc = (0x00<<0), /* No Event Source */
2267  TC_EVSEL_CH0_gc = (0x08<<0), /* Event Channel 0 */
2268  TC_EVSEL_CH1_gc = (0x09<<0), /* Event Channel 1 */
2269  TC_EVSEL_CH2_gc = (0x0A<<0), /* Event Channel 2 */
2270  TC_EVSEL_CH3_gc = (0x0B<<0), /* Event Channel 3 */
2271  TC_EVSEL_CH4_gc = (0x0C<<0), /* Event Channel 4 */
2272  TC_EVSEL_CH5_gc = (0x0D<<0), /* Event Channel 5 */
2273  TC_EVSEL_CH6_gc = (0x0E<<0), /* Event Channel 6 */
2274  TC_EVSEL_CH7_gc = (0x0F<<0), /* Event Channel 7 */
2275 } TC_EVSEL_t;
2276 
2277 /* Error Interrupt Level */
2278 typedef enum TC_ERRINTLVL_enum
2279 {
2280  TC_ERRINTLVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
2281  TC_ERRINTLVL_LO_gc = (0x01<<2), /* Low Level */
2282  TC_ERRINTLVL_MED_gc = (0x02<<2), /* Medium Level */
2283  TC_ERRINTLVL_HI_gc = (0x03<<2), /* High Level */
2284 } TC_ERRINTLVL_t;
2285 
2286 /* Overflow Interrupt Level */
2287 typedef enum TC_OVFINTLVL_enum
2288 {
2289  TC_OVFINTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
2290  TC_OVFINTLVL_LO_gc = (0x01<<0), /* Low Level */
2291  TC_OVFINTLVL_MED_gc = (0x02<<0), /* Medium Level */
2292  TC_OVFINTLVL_HI_gc = (0x03<<0), /* High Level */
2293 } TC_OVFINTLVL_t;
2294 
2295 /* Compare or Capture D Interrupt Level */
2296 typedef enum TC_CCDINTLVL_enum
2297 {
2298  TC_CCDINTLVL_OFF_gc = (0x00<<6), /* Interrupt Disabled */
2299  TC_CCDINTLVL_LO_gc = (0x01<<6), /* Low Level */
2300  TC_CCDINTLVL_MED_gc = (0x02<<6), /* Medium Level */
2301  TC_CCDINTLVL_HI_gc = (0x03<<6), /* High Level */
2302 } TC_CCDINTLVL_t;
2303 
2304 /* Compare or Capture C Interrupt Level */
2305 typedef enum TC_CCCINTLVL_enum
2306 {
2307  TC_CCCINTLVL_OFF_gc = (0x00<<4), /* Interrupt Disabled */
2308  TC_CCCINTLVL_LO_gc = (0x01<<4), /* Low Level */
2309  TC_CCCINTLVL_MED_gc = (0x02<<4), /* Medium Level */
2310  TC_CCCINTLVL_HI_gc = (0x03<<4), /* High Level */
2311 } TC_CCCINTLVL_t;
2312 
2313 /* Compare or Capture B Interrupt Level */
2314 typedef enum TC_CCBINTLVL_enum
2315 {
2316  TC_CCBINTLVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
2317  TC_CCBINTLVL_LO_gc = (0x01<<2), /* Low Level */
2318  TC_CCBINTLVL_MED_gc = (0x02<<2), /* Medium Level */
2319  TC_CCBINTLVL_HI_gc = (0x03<<2), /* High Level */
2320 } TC_CCBINTLVL_t;
2321 
2322 /* Compare or Capture A Interrupt Level */
2323 typedef enum TC_CCAINTLVL_enum
2324 {
2325  TC_CCAINTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
2326  TC_CCAINTLVL_LO_gc = (0x01<<0), /* Low Level */
2327  TC_CCAINTLVL_MED_gc = (0x02<<0), /* Medium Level */
2328  TC_CCAINTLVL_HI_gc = (0x03<<0), /* High Level */
2329 } TC_CCAINTLVL_t;
2330 
2331 /* Timer/Counter Command */
2332 typedef enum TC_CMD_enum
2333 {
2334  TC_CMD_NONE_gc = (0x00<<2), /* No Command */
2335  TC_CMD_UPDATE_gc = (0x01<<2), /* Force Update */
2336  TC_CMD_RESTART_gc = (0x02<<2), /* Force Restart */
2337  TC_CMD_RESET_gc = (0x03<<2), /* Force Hard Reset */
2338 } TC_CMD_t;
2339 
2340 /* Fault Detect Action */
2341 typedef enum AWEX_FDACT_enum
2342 {
2343  AWEX_FDACT_NONE_gc = (0x00<<0), /* No Fault Protection */
2344  AWEX_FDACT_CLEAROE_gc = (0x01<<0), /* Clear Output Enable Bits */
2345  AWEX_FDACT_CLEARDIR_gc = (0x03<<0), /* Clear I/O Port Direction Bits */
2346 } AWEX_FDACT_t;
2347 
2348 /* High Resolution Enable */
2349 typedef enum HIRES_HREN_enum
2350 {
2351  HIRES_HREN_NONE_gc = (0x00<<0), /* No Fault Protection */
2352  HIRES_HREN_TC0_gc = (0x01<<0), /* Enable High Resolution on Timer/Counter 0 */
2353  HIRES_HREN_TC1_gc = (0x02<<0), /* Enable High Resolution on Timer/Counter 1 */
2354  HIRES_HREN_BOTH_gc = (0x03<<0), /* Enable High Resolution both Timer/Counters */
2355 } HIRES_HREN_t;
2356 
2357 
2358 /*
2359 --------------------------------------------------------------------------
2360 USART - Universal Asynchronous Receiver-Transmitter
2361 --------------------------------------------------------------------------
2362 */
2363 
2364 /* Universal Synchronous/Asynchronous Receiver/Transmitter */
2365 typedef struct USART_struct
2366 {
2367  register8_t DATA; /* Data Register */
2368  register8_t STATUS; /* Status Register */
2369  register8_t reserved_0x02;
2370  register8_t CTRLA; /* Control Register A */
2371  register8_t CTRLB; /* Control Register B */
2372  register8_t CTRLC; /* Control Register C */
2373  register8_t BAUDCTRLA; /* Baud Rate Control Register A */
2374  register8_t BAUDCTRLB; /* Baud Rate Control Register B */
2375 } USART_t;
2376 
2377 /* Receive Complete Interrupt level */
2378 typedef enum USART_RXCINTLVL_enum
2379 {
2380  USART_RXCINTLVL_OFF_gc = (0x00<<4), /* Interrupt Disabled */
2381  USART_RXCINTLVL_LO_gc = (0x01<<4), /* Low Level */
2382  USART_RXCINTLVL_MED_gc = (0x02<<4), /* Medium Level */
2383  USART_RXCINTLVL_HI_gc = (0x03<<4), /* High Level */
2384 } USART_RXCINTLVL_t;
2385 
2386 /* Transmit Complete Interrupt level */
2387 typedef enum USART_TXCINTLVL_enum
2388 {
2389  USART_TXCINTLVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
2390  USART_TXCINTLVL_LO_gc = (0x01<<2), /* Low Level */
2391  USART_TXCINTLVL_MED_gc = (0x02<<2), /* Medium Level */
2392  USART_TXCINTLVL_HI_gc = (0x03<<2), /* High Level */
2393 } USART_TXCINTLVL_t;
2394 
2395 /* Data Register Empty Interrupt level */
2396 typedef enum USART_DREINTLVL_enum
2397 {
2398  USART_DREINTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
2399  USART_DREINTLVL_LO_gc = (0x01<<0), /* Low Level */
2400  USART_DREINTLVL_MED_gc = (0x02<<0), /* Medium Level */
2401  USART_DREINTLVL_HI_gc = (0x03<<0), /* High Level */
2402 } USART_DREINTLVL_t;
2403 
2404 /* Character Size */
2405 typedef enum USART_CHSIZE_enum
2406 {
2407  USART_CHSIZE_5BIT_gc = (0x00<<0), /* Character size: 5 bit */
2408  USART_CHSIZE_6BIT_gc = (0x01<<0), /* Character size: 6 bit */
2409  USART_CHSIZE_7BIT_gc = (0x02<<0), /* Character size: 7 bit */
2410  USART_CHSIZE_8BIT_gc = (0x03<<0), /* Character size: 8 bit */
2411  USART_CHSIZE_9BIT_gc = (0x07<<0), /* Character size: 9 bit */
2412 } USART_CHSIZE_t;
2413 
2414 /* Communication Mode */
2415 typedef enum USART_CMODE_enum
2416 {
2417  USART_CMODE_ASYNCHRONOUS_gc = (0x00<<6), /* Asynchronous Mode */
2418  USART_CMODE_SYNCHRONOUS_gc = (0x01<<6), /* Synchronous Mode */
2419  USART_CMODE_IRDA_gc = (0x02<<6), /* IrDA Mode */
2420  USART_CMODE_MSPI_gc = (0x03<<6), /* Master SPI Mode */
2421 } USART_CMODE_t;
2422 
2423 /* Parity Mode */
2424 typedef enum USART_PMODE_enum
2425 {
2426  USART_PMODE_DISABLED_gc = (0x00<<4), /* No Parity */
2427  USART_PMODE_EVEN_gc = (0x02<<4), /* Even Parity */
2428  USART_PMODE_ODD_gc = (0x03<<4), /* Odd Parity */
2429 } USART_PMODE_t;
2430 
2431 
2432 /*
2433 --------------------------------------------------------------------------
2434 SPI - Serial Peripheral Interface
2435 --------------------------------------------------------------------------
2436 */
2437 
2438 /* Serial Peripheral Interface */
2439 typedef struct SPI_struct
2440 {
2441  register8_t CTRL; /* Control Register */
2442  register8_t INTCTRL; /* Interrupt Control Register */
2443  register8_t STATUS; /* Status Register */
2444  register8_t DATA; /* Data Register */
2445 } SPI_t;
2446 
2447 /* SPI Mode */
2448 typedef enum SPI_MODE_enum
2449 {
2450  SPI_MODE_0_gc = (0x00<<2), /* SPI Mode 0 */
2451  SPI_MODE_1_gc = (0x01<<2), /* SPI Mode 1 */
2452  SPI_MODE_2_gc = (0x02<<2), /* SPI Mode 2 */
2453  SPI_MODE_3_gc = (0x03<<2), /* SPI Mode 3 */
2454 } SPI_MODE_t;
2455 
2456 /* Prescaler setting */
2457 typedef enum SPI_PRESCALER_enum
2458 {
2459  SPI_PRESCALER_DIV4_gc = (0x00<<0), /* System Clock / 4 */
2460  SPI_PRESCALER_DIV16_gc = (0x01<<0), /* System Clock / 16 */
2461  SPI_PRESCALER_DIV64_gc = (0x02<<0), /* System Clock / 64 */
2462  SPI_PRESCALER_DIV128_gc = (0x03<<0), /* System Clock / 128 */
2463 } SPI_PRESCALER_t;
2464 
2465 /* Interrupt level */
2466 typedef enum SPI_INTLVL_enum
2467 {
2468  SPI_INTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
2469  SPI_INTLVL_LO_gc = (0x01<<0), /* Low Level */
2470  SPI_INTLVL_MED_gc = (0x02<<0), /* Medium Level */
2471  SPI_INTLVL_HI_gc = (0x03<<0), /* High Level */
2472 } SPI_INTLVL_t;
2473 
2474 
2475 /*
2476 --------------------------------------------------------------------------
2477 IRCOM - IR Communication Module
2478 --------------------------------------------------------------------------
2479 */
2480 
2481 /* IR Communication Module */
2482 typedef struct IRCOM_struct
2483 {
2484  register8_t CTRL; /* Control Register */
2485  register8_t TXPLCTRL; /* IrDA Transmitter Pulse Length Control Register */
2486  register8_t RXPLCTRL; /* IrDA Receiver Pulse Length Control Register */
2487 } IRCOM_t;
2488 
2489 /* Event channel selection */
2490 typedef enum IRDA_EVSEL_enum
2491 {
2492  IRDA_EVSEL_OFF_gc = (0x00<<0), /* No Event Source */
2493  IRDA_EVSEL_0_gc = (0x08<<0), /* Event Channel 0 */
2494  IRDA_EVSEL_1_gc = (0x09<<0), /* Event Channel 1 */
2495  IRDA_EVSEL_2_gc = (0x0A<<0), /* Event Channel 2 */
2496  IRDA_EVSEL_3_gc = (0x0B<<0), /* Event Channel 3 */
2497  IRDA_EVSEL_4_gc = (0x0C<<0), /* Event Channel 4 */
2498  IRDA_EVSEL_5_gc = (0x0D<<0), /* Event Channel 5 */
2499  IRDA_EVSEL_6_gc = (0x0E<<0), /* Event Channel 6 */
2500  IRDA_EVSEL_7_gc = (0x0F<<0), /* Event Channel 7 */
2501 } IRDA_EVSEL_t;
2502 
2503 
2504 /*
2505 --------------------------------------------------------------------------
2506 AES - AES Module
2507 --------------------------------------------------------------------------
2508 */
2509 
2510 /* AES Module */
2511 typedef struct AES_struct
2512 {
2513  register8_t CTRL; /* AES Control Register */
2514  register8_t STATUS; /* AES Status Register */
2515  register8_t STATE; /* AES State Register */
2516  register8_t KEY; /* AES Key Register */
2517  register8_t INTCTRL; /* AES Interrupt Control Register */
2518 } AES_t;
2519 
2520 /* Interrupt level */
2521 typedef enum AES_INTLVL_enum
2522 {
2523  AES_INTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
2524  AES_INTLVL_LO_gc = (0x01<<0), /* Low Level */
2525  AES_INTLVL_MED_gc = (0x02<<0), /* Medium Level */
2526  AES_INTLVL_HI_gc = (0x03<<0), /* High Level */
2527 } AES_INTLVL_t;
2528 
2529 
2530 
2531 /*
2532 ==========================================================================
2533 IO Module Instances. Mapped to memory.
2534 ==========================================================================
2535 */
2536 
2537 #define GPIO (*(GPIO_t *) 0x0000) /* General Purpose IO Registers */
2538 #define VPORT0 (*(VPORT_t *) 0x0010) /* Virtual Port 0 */
2539 #define VPORT1 (*(VPORT_t *) 0x0014) /* Virtual Port 1 */
2540 #define VPORT2 (*(VPORT_t *) 0x0018) /* Virtual Port 2 */
2541 #define VPORT3 (*(VPORT_t *) 0x001C) /* Virtual Port 3 */
2542 #define OCD (*(OCD_t *) 0x002E) /* On-Chip Debug System */
2543 #define CPU (*(CPU_t *) 0x0030) /* CPU Registers */
2544 #define CLK (*(CLK_t *) 0x0040) /* Clock System */
2545 #define SLEEP (*(SLEEP_t *) 0x0048) /* Sleep Controller */
2546 #define OSC (*(OSC_t *) 0x0050) /* Oscillator Control */
2547 #define DFLLRC32M (*(DFLL_t *) 0x0060) /* DFLL for 32MHz RC Oscillator */
2548 #define DFLLRC2M (*(DFLL_t *) 0x0068) /* DFLL for 2MHz RC Oscillator */
2549 #define PR (*(PR_t *) 0x0070) /* Power Reduction */
2550 #define RST (*(RST_t *) 0x0078) /* Reset Controller */
2551 #define WDT (*(WDT_t *) 0x0080) /* Watch-Dog Timer */
2552 #define MCU (*(MCU_t *) 0x0090) /* MCU Control */
2553 #define PMIC (*(PMIC_t *) 0x00A0) /* Programmable Interrupt Controller */
2554 #define PORTCFG (*(PORTCFG_t *) 0x00B0) /* Port Configuration */
2555 #define AES (*(AES_t *) 0x00C0) /* AES Crypto Module */
2556 #define DMA (*(DMA_t *) 0x0100) /* DMA Controller */
2557 #define EVSYS (*(EVSYS_t *) 0x0180) /* Event System */
2558 #define NVM (*(NVM_t *) 0x01C0) /* Non Volatile Memory Controller */
2559 #define ADCA (*(ADC_t *) 0x0200) /* Analog to Digital Converter A */
2560 #define ADCB (*(ADC_t *) 0x0240) /* Analog to Digital Converter B */
2561 #define DACB (*(DAC_t *) 0x0320) /* Digital to Analog Converter B */
2562 #define ACA (*(AC_t *) 0x0380) /* Analog Comparator A */
2563 #define ACB (*(AC_t *) 0x0390) /* Analog Comparator B */
2564 #define RTC (*(RTC_t *) 0x0400) /* Real-Time Counter */
2565 #define TWIC (*(TWI_t *) 0x0480) /* Two-Wire Interface C */
2566 #define TWIE (*(TWI_t *) 0x04A0) /* Two-Wire Interface E */
2567 #define PORTA (*(PORT_t *) 0x0600) /* Port A */
2568 #define PORTB (*(PORT_t *) 0x0620) /* Port B */
2569 #define PORTC (*(PORT_t *) 0x0640) /* Port C */
2570 #define PORTD (*(PORT_t *) 0x0660) /* Port D */
2571 #define PORTE (*(PORT_t *) 0x0680) /* Port E */
2572 #define PORTF (*(PORT_t *) 0x06A0) /* Port F */
2573 #define PORTR (*(PORT_t *) 0x07E0) /* Port R */
2574 #define TCC0 (*(TC0_t *) 0x0800) /* Timer/Counter C0 */
2575 #define TCC1 (*(TC1_t *) 0x0840) /* Timer/Counter C1 */
2576 #define AWEXC (*(AWEX_t *) 0x0880) /* Advanced Waveform Extension C */
2577 #define HIRESC (*(HIRES_t *) 0x0890) /* High-Resolution Extension C */
2578 #define USARTC0 (*(USART_t *) 0x08A0) /* Universal Asynchronous Receiver-Transmitter C0 */
2579 #define USARTC1 (*(USART_t *) 0x08B0) /* Universal Asynchronous Receiver-Transmitter C1 */
2580 #define SPIC (*(SPI_t *) 0x08C0) /* Serial Peripheral Interface C */
2581 #define IRCOM (*(IRCOM_t *) 0x08F8) /* IR Communication Module */
2582 #define TCD0 (*(TC0_t *) 0x0900) /* Timer/Counter D0 */
2583 #define TCD1 (*(TC1_t *) 0x0940) /* Timer/Counter D1 */
2584 #define HIRESD (*(HIRES_t *) 0x0990) /* High-Resolution Extension D */
2585 #define USARTD0 (*(USART_t *) 0x09A0) /* Universal Asynchronous Receiver-Transmitter D0 */
2586 #define USARTD1 (*(USART_t *) 0x09B0) /* Universal Asynchronous Receiver-Transmitter D1 */
2587 #define SPID (*(SPI_t *) 0x09C0) /* Serial Peripheral Interface D */
2588 #define TCE0 (*(TC0_t *) 0x0A00) /* Timer/Counter E0 */
2589 #define TCE1 (*(TC1_t *) 0x0A40) /* Timer/Counter E1 */
2590 #define AWEXE (*(AWEX_t *) 0x0A80) /* Advanced Waveform Extension E */
2591 #define HIRESE (*(HIRES_t *) 0x0A90) /* High-Resolution Extension E */
2592 #define USARTE0 (*(USART_t *) 0x0AA0) /* Universal Asynchronous Receiver-Transmitter E0 */
2593 #define USARTE1 (*(USART_t *) 0x0AB0) /* Universal Asynchronous Receiver-Transmitter E1 */
2594 #define SPIE (*(SPI_t *) 0x0AC0) /* Serial Peripheral Interface E */
2595 #define TCF0 (*(TC0_t *) 0x0B00) /* Timer/Counter F0 */
2596 #define HIRESF (*(HIRES_t *) 0x0B90) /* High-Resolution Extension F */
2597 #define USARTF0 (*(USART_t *) 0x0BA0) /* Universal Asynchronous Receiver-Transmitter F0 */
2598 #define USARTF1 (*(USART_t *) 0x0BB0) /* Universal Asynchronous Receiver-Transmitter F1 */
2599 #define SPIF (*(SPI_t *) 0x0BC0) /* Serial Peripheral Interface F */
2600 
2601 
2602 #endif /* !defined (__ASSEMBLER__) */
2603 
2604 
2605 /* ========== Flattened fully qualified IO register names ========== */
2606 
2607 /* GPIO - General Purpose IO Registers */
2608 #define GPIO_GPIO0 _SFR_MEM8(0x0000)
2609 #define GPIO_GPIO1 _SFR_MEM8(0x0001)
2610 #define GPIO_GPIO2 _SFR_MEM8(0x0002)
2611 #define GPIO_GPIO3 _SFR_MEM8(0x0003)
2612 #define GPIO_GPIO4 _SFR_MEM8(0x0004)
2613 #define GPIO_GPIO5 _SFR_MEM8(0x0005)
2614 #define GPIO_GPIO6 _SFR_MEM8(0x0006)
2615 #define GPIO_GPIO7 _SFR_MEM8(0x0007)
2616 #define GPIO_GPIO8 _SFR_MEM8(0x0008)
2617 #define GPIO_GPIO9 _SFR_MEM8(0x0009)
2618 #define GPIO_GPIOA _SFR_MEM8(0x000A)
2619 #define GPIO_GPIOB _SFR_MEM8(0x000B)
2620 #define GPIO_GPIOC _SFR_MEM8(0x000C)
2621 #define GPIO_GPIOD _SFR_MEM8(0x000D)
2622 #define GPIO_GPIOE _SFR_MEM8(0x000E)
2623 #define GPIO_GPIOF _SFR_MEM8(0x000F)
2624 
2625 /* VPORT0 - Virtual Port 0 */
2626 #define VPORT0_DIR _SFR_MEM8(0x0010)
2627 #define VPORT0_OUT _SFR_MEM8(0x0011)
2628 #define VPORT0_IN _SFR_MEM8(0x0012)
2629 #define VPORT0_INTFLAGS _SFR_MEM8(0x0013)
2630 
2631 /* VPORT1 - Virtual Port 1 */
2632 #define VPORT1_DIR _SFR_MEM8(0x0014)
2633 #define VPORT1_OUT _SFR_MEM8(0x0015)
2634 #define VPORT1_IN _SFR_MEM8(0x0016)
2635 #define VPORT1_INTFLAGS _SFR_MEM8(0x0017)
2636 
2637 /* VPORT2 - Virtual Port 2 */
2638 #define VPORT2_DIR _SFR_MEM8(0x0018)
2639 #define VPORT2_OUT _SFR_MEM8(0x0019)
2640 #define VPORT2_IN _SFR_MEM8(0x001A)
2641 #define VPORT2_INTFLAGS _SFR_MEM8(0x001B)
2642 
2643 /* VPORT3 - Virtual Port 3 */
2644 #define VPORT3_DIR _SFR_MEM8(0x001C)
2645 #define VPORT3_OUT _SFR_MEM8(0x001D)
2646 #define VPORT3_IN _SFR_MEM8(0x001E)
2647 #define VPORT3_INTFLAGS _SFR_MEM8(0x001F)
2648 
2649 /* OCD - On-Chip Debug System */
2650 #define OCD_OCDR0 _SFR_MEM8(0x002E)
2651 #define OCD_OCDR1 _SFR_MEM8(0x002F)
2652 
2653 /* CPU - CPU Registers */
2654 #define CPU_CCP _SFR_MEM8(0x0034)
2655 #define CPU_RAMPD _SFR_MEM8(0x0038)
2656 #define CPU_RAMPX _SFR_MEM8(0x0039)
2657 #define CPU_RAMPY _SFR_MEM8(0x003A)
2658 #define CPU_RAMPZ _SFR_MEM8(0x003B)
2659 #define CPU_EIND _SFR_MEM8(0x003C)
2660 #define CPU_SPL _SFR_MEM8(0x003D)
2661 #define CPU_SPH _SFR_MEM8(0x003E)
2662 #define CPU_SREG _SFR_MEM8(0x003F)
2663 
2664 /* CLK - Clock System */
2665 #define CLK_CTRL _SFR_MEM8(0x0040)
2666 #define CLK_PSCTRL _SFR_MEM8(0x0041)
2667 #define CLK_LOCK _SFR_MEM8(0x0042)
2668 #define CLK_RTCCTRL _SFR_MEM8(0x0043)
2669 
2670 /* SLEEP - Sleep Controller */
2671 #define SLEEP_CTRL _SFR_MEM8(0x0048)
2672 
2673 /* OSC - Oscillator Control */
2674 #define OSC_CTRL _SFR_MEM8(0x0050)
2675 #define OSC_STATUS _SFR_MEM8(0x0051)
2676 #define OSC_XOSCCTRL _SFR_MEM8(0x0052)
2677 #define OSC_XOSCFAIL _SFR_MEM8(0x0053)
2678 #define OSC_RC32KCAL _SFR_MEM8(0x0054)
2679 #define OSC_PLLCTRL _SFR_MEM8(0x0055)
2680 #define OSC_DFLLCTRL _SFR_MEM8(0x0056)
2681 
2682 /* DFLLRC32M - DFLL for 32MHz RC Oscillator */
2683 #define DFLLRC32M_CTRL _SFR_MEM8(0x0060)
2684 #define DFLLRC32M_CALA _SFR_MEM8(0x0062)
2685 #define DFLLRC32M_CALB _SFR_MEM8(0x0063)
2686 #define DFLLRC32M_COMP0 _SFR_MEM8(0x0064)
2687 #define DFLLRC32M_COMP1 _SFR_MEM8(0x0065)
2688 #define DFLLRC32M_COMP2 _SFR_MEM8(0x0066)
2689 
2690 /* DFLLRC2M - DFLL for 2MHz RC Oscillator */
2691 #define DFLLRC2M_CTRL _SFR_MEM8(0x0068)
2692 #define DFLLRC2M_CALA _SFR_MEM8(0x006A)
2693 #define DFLLRC2M_CALB _SFR_MEM8(0x006B)
2694 #define DFLLRC2M_COMP0 _SFR_MEM8(0x006C)
2695 #define DFLLRC2M_COMP1 _SFR_MEM8(0x006D)
2696 #define DFLLRC2M_COMP2 _SFR_MEM8(0x006E)
2697 
2698 /* PR - Power Reduction */
2699 #define PR_PRGEN _SFR_MEM8(0x0070)
2700 #define PR_PRPA _SFR_MEM8(0x0071)
2701 #define PR_PRPB _SFR_MEM8(0x0072)
2702 #define PR_PRPC _SFR_MEM8(0x0073)
2703 #define PR_PRPD _SFR_MEM8(0x0074)
2704 #define PR_PRPE _SFR_MEM8(0x0075)
2705 #define PR_PRPF _SFR_MEM8(0x0076)
2706 
2707 /* RST - Reset Controller */
2708 #define RST_STATUS _SFR_MEM8(0x0078)
2709 #define RST_CTRL _SFR_MEM8(0x0079)
2710 
2711 /* WDT - Watch-Dog Timer */
2712 #define WDT_CTRL _SFR_MEM8(0x0080)
2713 #define WDT_WINCTRL _SFR_MEM8(0x0081)
2714 #define WDT_STATUS _SFR_MEM8(0x0082)
2715 
2716 /* MCU - MCU Control */
2717 #define MCU_DEVID0 _SFR_MEM8(0x0090)
2718 #define MCU_DEVID1 _SFR_MEM8(0x0091)
2719 #define MCU_DEVID2 _SFR_MEM8(0x0092)
2720 #define MCU_REVID _SFR_MEM8(0x0093)
2721 #define MCU_JTAGUID _SFR_MEM8(0x0094)
2722 #define MCU_MCUCR _SFR_MEM8(0x0096)
2723 #define MCU_EVSYSLOCK _SFR_MEM8(0x0098)
2724 #define MCU_AWEXLOCK _SFR_MEM8(0x0099)
2725 
2726 /* PMIC - Programmable Interrupt Controller */
2727 #define PMIC_STATUS _SFR_MEM8(0x00A0)
2728 #define PMIC_INTPRI _SFR_MEM8(0x00A1)
2729 #define PMIC_CTRL _SFR_MEM8(0x00A2)
2730 
2731 /* PORTCFG - Port Configuration */
2732 #define PORTCFG_MPCMASK _SFR_MEM8(0x00B0)
2733 #define PORTCFG_VPCTRLA _SFR_MEM8(0x00B2)
2734 #define PORTCFG_VPCTRLB _SFR_MEM8(0x00B3)
2735 #define PORTCFG_CLKEVOUT _SFR_MEM8(0x00B4)
2736 
2737 /* AES - AES Crypto Module */
2738 #define AES_CTRL _SFR_MEM8(0x00C0)
2739 #define AES_STATUS _SFR_MEM8(0x00C1)
2740 #define AES_STATE _SFR_MEM8(0x00C2)
2741 #define AES_KEY _SFR_MEM8(0x00C3)
2742 #define AES_INTCTRL _SFR_MEM8(0x00C4)
2743 
2744 /* DMA - DMA Controller */
2745 #define DMA_CTRL _SFR_MEM8(0x0100)
2746 #define DMA_INTFLAGS _SFR_MEM8(0x0103)
2747 #define DMA_STATUS _SFR_MEM8(0x0104)
2748 #define DMA_TEMP _SFR_MEM16(0x0106)
2749 #define DMA_CH0_CTRLA _SFR_MEM8(0x0110)
2750 #define DMA_CH0_CTRLB _SFR_MEM8(0x0111)
2751 #define DMA_CH0_ADDRCTRL _SFR_MEM8(0x0112)
2752 #define DMA_CH0_TRIGSRC _SFR_MEM8(0x0113)
2753 #define DMA_CH0_TRFCNT _SFR_MEM16(0x0114)
2754 #define DMA_CH0_REPCNT _SFR_MEM8(0x0116)
2755 #define DMA_CH0_SRCADDR0 _SFR_MEM8(0x0118)
2756 #define DMA_CH0_SRCADDR1 _SFR_MEM8(0x0119)
2757 #define DMA_CH0_SRCADDR2 _SFR_MEM8(0x011A)
2758 #define DMA_CH0_DESTADDR0 _SFR_MEM8(0x011C)
2759 #define DMA_CH0_DESTADDR1 _SFR_MEM8(0x011D)
2760 #define DMA_CH0_DESTADDR2 _SFR_MEM8(0x011E)
2761 #define DMA_CH1_CTRLA _SFR_MEM8(0x0120)
2762 #define DMA_CH1_CTRLB _SFR_MEM8(0x0121)
2763 #define DMA_CH1_ADDRCTRL _SFR_MEM8(0x0122)
2764 #define DMA_CH1_TRIGSRC _SFR_MEM8(0x0123)
2765 #define DMA_CH1_TRFCNT _SFR_MEM16(0x0124)
2766 #define DMA_CH1_REPCNT _SFR_MEM8(0x0126)
2767 #define DMA_CH1_SRCADDR0 _SFR_MEM8(0x0128)
2768 #define DMA_CH1_SRCADDR1 _SFR_MEM8(0x0129)
2769 #define DMA_CH1_SRCADDR2 _SFR_MEM8(0x012A)
2770 #define DMA_CH1_DESTADDR0 _SFR_MEM8(0x012C)
2771 #define DMA_CH1_DESTADDR1 _SFR_MEM8(0x012D)
2772 #define DMA_CH1_DESTADDR2 _SFR_MEM8(0x012E)
2773 #define DMA_CH2_CTRLA _SFR_MEM8(0x0130)
2774 #define DMA_CH2_CTRLB _SFR_MEM8(0x0131)
2775 #define DMA_CH2_ADDRCTRL _SFR_MEM8(0x0132)
2776 #define DMA_CH2_TRIGSRC _SFR_MEM8(0x0133)
2777 #define DMA_CH2_TRFCNT _SFR_MEM16(0x0134)
2778 #define DMA_CH2_REPCNT _SFR_MEM8(0x0136)
2779 #define DMA_CH2_SRCADDR0 _SFR_MEM8(0x0138)
2780 #define DMA_CH2_SRCADDR1 _SFR_MEM8(0x0139)
2781 #define DMA_CH2_SRCADDR2 _SFR_MEM8(0x013A)
2782 #define DMA_CH2_DESTADDR0 _SFR_MEM8(0x013C)
2783 #define DMA_CH2_DESTADDR1 _SFR_MEM8(0x013D)
2784 #define DMA_CH2_DESTADDR2 _SFR_MEM8(0x013E)
2785 #define DMA_CH3_CTRLA _SFR_MEM8(0x0140)
2786 #define DMA_CH3_CTRLB _SFR_MEM8(0x0141)
2787 #define DMA_CH3_ADDRCTRL _SFR_MEM8(0x0142)
2788 #define DMA_CH3_TRIGSRC _SFR_MEM8(0x0143)
2789 #define DMA_CH3_TRFCNT _SFR_MEM16(0x0144)
2790 #define DMA_CH3_REPCNT _SFR_MEM8(0x0146)
2791 #define DMA_CH3_SRCADDR0 _SFR_MEM8(0x0148)
2792 #define DMA_CH3_SRCADDR1 _SFR_MEM8(0x0149)
2793 #define DMA_CH3_SRCADDR2 _SFR_MEM8(0x014A)
2794 #define DMA_CH3_DESTADDR0 _SFR_MEM8(0x014C)
2795 #define DMA_CH3_DESTADDR1 _SFR_MEM8(0x014D)
2796 #define DMA_CH3_DESTADDR2 _SFR_MEM8(0x014E)
2797 
2798 /* EVSYS - Event System */
2799 #define EVSYS_CH0MUX _SFR_MEM8(0x0180)
2800 #define EVSYS_CH1MUX _SFR_MEM8(0x0181)
2801 #define EVSYS_CH2MUX _SFR_MEM8(0x0182)
2802 #define EVSYS_CH3MUX _SFR_MEM8(0x0183)
2803 #define EVSYS_CH4MUX _SFR_MEM8(0x0184)
2804 #define EVSYS_CH5MUX _SFR_MEM8(0x0185)
2805 #define EVSYS_CH6MUX _SFR_MEM8(0x0186)
2806 #define EVSYS_CH7MUX _SFR_MEM8(0x0187)
2807 #define EVSYS_CH0CTRL _SFR_MEM8(0x0188)
2808 #define EVSYS_CH1CTRL _SFR_MEM8(0x0189)
2809 #define EVSYS_CH2CTRL _SFR_MEM8(0x018A)
2810 #define EVSYS_CH3CTRL _SFR_MEM8(0x018B)
2811 #define EVSYS_CH4CTRL _SFR_MEM8(0x018C)
2812 #define EVSYS_CH5CTRL _SFR_MEM8(0x018D)
2813 #define EVSYS_CH6CTRL _SFR_MEM8(0x018E)
2814 #define EVSYS_CH7CTRL _SFR_MEM8(0x018F)
2815 #define EVSYS_STROBE _SFR_MEM8(0x0190)
2816 #define EVSYS_DATA _SFR_MEM8(0x0191)
2817 
2818 /* NVM - Non Volatile Memory Controller */
2819 #define NVM_ADDR0 _SFR_MEM8(0x01C0)
2820 #define NVM_ADDR1 _SFR_MEM8(0x01C1)
2821 #define NVM_ADDR2 _SFR_MEM8(0x01C2)
2822 #define NVM_DATA0 _SFR_MEM8(0x01C4)
2823 #define NVM_DATA1 _SFR_MEM8(0x01C5)
2824 #define NVM_DATA2 _SFR_MEM8(0x01C6)
2825 #define NVM_CMD _SFR_MEM8(0x01CA)
2826 #define NVM_CTRLA _SFR_MEM8(0x01CB)
2827 #define NVM_CTRLB _SFR_MEM8(0x01CC)
2828 #define NVM_INTCTRL _SFR_MEM8(0x01CD)
2829 #define NVM_STATUS _SFR_MEM8(0x01CF)
2830 #define NVM_LOCKBITS _SFR_MEM8(0x01D0)
2831 
2832 /* ADCA - Analog to Digital Converter A */
2833 #define ADCA_CTRLA _SFR_MEM8(0x0200)
2834 #define ADCA_CTRLB _SFR_MEM8(0x0201)
2835 #define ADCA_REFCTRL _SFR_MEM8(0x0202)
2836 #define ADCA_EVCTRL _SFR_MEM8(0x0203)
2837 #define ADCA_PRESCALER _SFR_MEM8(0x0204)
2838 #define ADCA_CALCTRL _SFR_MEM8(0x0205)
2839 #define ADCA_INTFLAGS _SFR_MEM8(0x0206)
2840 #define ADCA_CAL _SFR_MEM16(0x020C)
2841 #define ADCA_CH0RES _SFR_MEM16(0x0210)
2842 #define ADCA_CH1RES _SFR_MEM16(0x0212)
2843 #define ADCA_CH2RES _SFR_MEM16(0x0214)
2844 #define ADCA_CH3RES _SFR_MEM16(0x0216)
2845 #define ADCA_CMP _SFR_MEM16(0x0218)
2846 #define ADCA_CH0_CTRL _SFR_MEM8(0x0220)
2847 #define ADCA_CH0_MUXCTRL _SFR_MEM8(0x0221)
2848 #define ADCA_CH0_INTCTRL _SFR_MEM8(0x0222)
2849 #define ADCA_CH0_INTFLAGS _SFR_MEM8(0x0223)
2850 #define ADCA_CH0_RES _SFR_MEM16(0x0224)
2851 #define ADCA_CH1_CTRL _SFR_MEM8(0x0228)
2852 #define ADCA_CH1_MUXCTRL _SFR_MEM8(0x0229)
2853 #define ADCA_CH1_INTCTRL _SFR_MEM8(0x022A)
2854 #define ADCA_CH1_INTFLAGS _SFR_MEM8(0x022B)
2855 #define ADCA_CH1_RES _SFR_MEM16(0x022C)
2856 #define ADCA_CH2_CTRL _SFR_MEM8(0x0230)
2857 #define ADCA_CH2_MUXCTRL _SFR_MEM8(0x0231)
2858 #define ADCA_CH2_INTCTRL _SFR_MEM8(0x0232)
2859 #define ADCA_CH2_INTFLAGS _SFR_MEM8(0x0233)
2860 #define ADCA_CH2_RES _SFR_MEM16(0x0234)
2861 #define ADCA_CH3_CTRL _SFR_MEM8(0x0238)
2862 #define ADCA_CH3_MUXCTRL _SFR_MEM8(0x0239)
2863 #define ADCA_CH3_INTCTRL _SFR_MEM8(0x023A)
2864 #define ADCA_CH3_INTFLAGS _SFR_MEM8(0x023B)
2865 #define ADCA_CH3_RES _SFR_MEM16(0x023C)
2866 
2867 /* ADCB - Analog to Digital Converter B */
2868 #define ADCB_CTRLA _SFR_MEM8(0x0240)
2869 #define ADCB_CTRLB _SFR_MEM8(0x0241)
2870 #define ADCB_REFCTRL _SFR_MEM8(0x0242)
2871 #define ADCB_EVCTRL _SFR_MEM8(0x0243)
2872 #define ADCB_PRESCALER _SFR_MEM8(0x0244)
2873 #define ADCB_CALCTRL _SFR_MEM8(0x0245)
2874 #define ADCB_INTFLAGS _SFR_MEM8(0x0246)
2875 #define ADCB_CAL _SFR_MEM16(0x024C)
2876 #define ADCB_CH0RES _SFR_MEM16(0x0250)
2877 #define ADCB_CH1RES _SFR_MEM16(0x0252)
2878 #define ADCB_CH2RES _SFR_MEM16(0x0254)
2879 #define ADCB_CH3RES _SFR_MEM16(0x0256)
2880 #define ADCB_CMP _SFR_MEM16(0x0258)
2881 #define ADCB_CH0_CTRL _SFR_MEM8(0x0260)
2882 #define ADCB_CH0_MUXCTRL _SFR_MEM8(0x0261)
2883 #define ADCB_CH0_INTCTRL _SFR_MEM8(0x0262)
2884 #define ADCB_CH0_INTFLAGS _SFR_MEM8(0x0263)
2885 #define ADCB_CH0_RES _SFR_MEM16(0x0264)
2886 #define ADCB_CH1_CTRL _SFR_MEM8(0x0268)
2887 #define ADCB_CH1_MUXCTRL _SFR_MEM8(0x0269)
2888 #define ADCB_CH1_INTCTRL _SFR_MEM8(0x026A)
2889 #define ADCB_CH1_INTFLAGS _SFR_MEM8(0x026B)
2890 #define ADCB_CH1_RES _SFR_MEM16(0x026C)
2891 #define ADCB_CH2_CTRL _SFR_MEM8(0x0270)
2892 #define ADCB_CH2_MUXCTRL _SFR_MEM8(0x0271)
2893 #define ADCB_CH2_INTCTRL _SFR_MEM8(0x0272)
2894 #define ADCB_CH2_INTFLAGS _SFR_MEM8(0x0273)
2895 #define ADCB_CH2_RES _SFR_MEM16(0x0274)
2896 #define ADCB_CH3_CTRL _SFR_MEM8(0x0278)
2897 #define ADCB_CH3_MUXCTRL _SFR_MEM8(0x0279)
2898 #define ADCB_CH3_INTCTRL _SFR_MEM8(0x027A)
2899 #define ADCB_CH3_INTFLAGS _SFR_MEM8(0x027B)
2900 #define ADCB_CH3_RES _SFR_MEM16(0x027C)
2901 
2902 /* DACB - Digital to Analog Converter B */
2903 #define DACB_CTRLA _SFR_MEM8(0x0320)
2904 #define DACB_CTRLB _SFR_MEM8(0x0321)
2905 #define DACB_CTRLC _SFR_MEM8(0x0322)
2906 #define DACB_EVCTRL _SFR_MEM8(0x0323)
2907 #define DACB_TIMCTRL _SFR_MEM8(0x0324)
2908 #define DACB_STATUS _SFR_MEM8(0x0325)
2909 #define DACB_GAINCAL _SFR_MEM8(0x0328)
2910 #define DACB_OFFSETCAL _SFR_MEM8(0x0329)
2911 #define DACB_CH0DATA _SFR_MEM16(0x0338)
2912 #define DACB_CH1DATA _SFR_MEM16(0x033A)
2913 
2914 /* ACA - Analog Comparator A */
2915 #define ACA_AC0CTRL _SFR_MEM8(0x0380)
2916 #define ACA_AC1CTRL _SFR_MEM8(0x0381)
2917 #define ACA_AC0MUXCTRL _SFR_MEM8(0x0382)
2918 #define ACA_AC1MUXCTRL _SFR_MEM8(0x0383)
2919 #define ACA_CTRLA _SFR_MEM8(0x0384)
2920 #define ACA_CTRLB _SFR_MEM8(0x0385)
2921 #define ACA_WINCTRL _SFR_MEM8(0x0386)
2922 #define ACA_STATUS _SFR_MEM8(0x0387)
2923 
2924 /* ACB - Analog Comparator B */
2925 #define ACB_AC0CTRL _SFR_MEM8(0x0390)
2926 #define ACB_AC1CTRL _SFR_MEM8(0x0391)
2927 #define ACB_AC0MUXCTRL _SFR_MEM8(0x0392)
2928 #define ACB_AC1MUXCTRL _SFR_MEM8(0x0393)
2929 #define ACB_CTRLA _SFR_MEM8(0x0394)
2930 #define ACB_CTRLB _SFR_MEM8(0x0395)
2931 #define ACB_WINCTRL _SFR_MEM8(0x0396)
2932 #define ACB_STATUS _SFR_MEM8(0x0397)
2933 
2934 /* RTC - Real-Time Counter */
2935 #define RTC_CTRL _SFR_MEM8(0x0400)
2936 #define RTC_STATUS _SFR_MEM8(0x0401)
2937 #define RTC_INTCTRL _SFR_MEM8(0x0402)
2938 #define RTC_INTFLAGS _SFR_MEM8(0x0403)
2939 #define RTC_TEMP _SFR_MEM8(0x0404)
2940 #define RTC_CNT _SFR_MEM16(0x0408)
2941 #define RTC_PER _SFR_MEM16(0x040A)
2942 #define RTC_COMP _SFR_MEM16(0x040C)
2943 
2944 /* TWIC - Two-Wire Interface C */
2945 #define TWIC_CTRL _SFR_MEM8(0x0480)
2946 #define TWIC_MASTER_CTRLA _SFR_MEM8(0x0481)
2947 #define TWIC_MASTER_CTRLB _SFR_MEM8(0x0482)
2948 #define TWIC_MASTER_CTRLC _SFR_MEM8(0x0483)
2949 #define TWIC_MASTER_STATUS _SFR_MEM8(0x0484)
2950 #define TWIC_MASTER_BAUD _SFR_MEM8(0x0485)
2951 #define TWIC_MASTER_ADDR _SFR_MEM8(0x0486)
2952 #define TWIC_MASTER_DATA _SFR_MEM8(0x0487)
2953 #define TWIC_SLAVE_CTRLA _SFR_MEM8(0x0488)
2954 #define TWIC_SLAVE_CTRLB _SFR_MEM8(0x0489)
2955 #define TWIC_SLAVE_STATUS _SFR_MEM8(0x048A)
2956 #define TWIC_SLAVE_ADDR _SFR_MEM8(0x048B)
2957 #define TWIC_SLAVE_DATA _SFR_MEM8(0x048C)
2958 #define TWIC_SLAVE_ADDRMASK _SFR_MEM8(0x048D)
2959 
2960 /* TWIE - Two-Wire Interface E */
2961 #define TWIE_CTRL _SFR_MEM8(0x04A0)
2962 #define TWIE_MASTER_CTRLA _SFR_MEM8(0x04A1)
2963 #define TWIE_MASTER_CTRLB _SFR_MEM8(0x04A2)
2964 #define TWIE_MASTER_CTRLC _SFR_MEM8(0x04A3)
2965 #define TWIE_MASTER_STATUS _SFR_MEM8(0x04A4)
2966 #define TWIE_MASTER_BAUD _SFR_MEM8(0x04A5)
2967 #define TWIE_MASTER_ADDR _SFR_MEM8(0x04A6)
2968 #define TWIE_MASTER_DATA _SFR_MEM8(0x04A7)
2969 #define TWIE_SLAVE_CTRLA _SFR_MEM8(0x04A8)
2970 #define TWIE_SLAVE_CTRLB _SFR_MEM8(0x04A9)
2971 #define TWIE_SLAVE_STATUS _SFR_MEM8(0x04AA)
2972 #define TWIE_SLAVE_ADDR _SFR_MEM8(0x04AB)
2973 #define TWIE_SLAVE_DATA _SFR_MEM8(0x04AC)
2974 #define TWIE_SLAVE_ADDRMASK _SFR_MEM8(0x04AD)
2975 
2976 /* PORTA - Port A */
2977 #define PORTA_DIR _SFR_MEM8(0x0600)
2978 #define PORTA_DIRSET _SFR_MEM8(0x0601)
2979 #define PORTA_DIRCLR _SFR_MEM8(0x0602)
2980 #define PORTA_DIRTGL _SFR_MEM8(0x0603)
2981 #define PORTA_OUT _SFR_MEM8(0x0604)
2982 #define PORTA_OUTSET _SFR_MEM8(0x0605)
2983 #define PORTA_OUTCLR _SFR_MEM8(0x0606)
2984 #define PORTA_OUTTGL _SFR_MEM8(0x0607)
2985 #define PORTA_IN _SFR_MEM8(0x0608)
2986 #define PORTA_INTCTRL _SFR_MEM8(0x0609)
2987 #define PORTA_INT0MASK _SFR_MEM8(0x060A)
2988 #define PORTA_INT1MASK _SFR_MEM8(0x060B)
2989 #define PORTA_INTFLAGS _SFR_MEM8(0x060C)
2990 #define PORTA_PIN0CTRL _SFR_MEM8(0x0610)
2991 #define PORTA_PIN1CTRL _SFR_MEM8(0x0611)
2992 #define PORTA_PIN2CTRL _SFR_MEM8(0x0612)
2993 #define PORTA_PIN3CTRL _SFR_MEM8(0x0613)
2994 #define PORTA_PIN4CTRL _SFR_MEM8(0x0614)
2995 #define PORTA_PIN5CTRL _SFR_MEM8(0x0615)
2996 #define PORTA_PIN6CTRL _SFR_MEM8(0x0616)
2997 #define PORTA_PIN7CTRL _SFR_MEM8(0x0617)
2998 
2999 /* PORTB - Port B */
3000 #define PORTB_DIR _SFR_MEM8(0x0620)
3001 #define PORTB_DIRSET _SFR_MEM8(0x0621)
3002 #define PORTB_DIRCLR _SFR_MEM8(0x0622)
3003 #define PORTB_DIRTGL _SFR_MEM8(0x0623)
3004 #define PORTB_OUT _SFR_MEM8(0x0624)
3005 #define PORTB_OUTSET _SFR_MEM8(0x0625)
3006 #define PORTB_OUTCLR _SFR_MEM8(0x0626)
3007 #define PORTB_OUTTGL _SFR_MEM8(0x0627)
3008 #define PORTB_IN _SFR_MEM8(0x0628)
3009 #define PORTB_INTCTRL _SFR_MEM8(0x0629)
3010 #define PORTB_INT0MASK _SFR_MEM8(0x062A)
3011 #define PORTB_INT1MASK _SFR_MEM8(0x062B)
3012 #define PORTB_INTFLAGS _SFR_MEM8(0x062C)
3013 #define PORTB_PIN0CTRL _SFR_MEM8(0x0630)
3014 #define PORTB_PIN1CTRL _SFR_MEM8(0x0631)
3015 #define PORTB_PIN2CTRL _SFR_MEM8(0x0632)
3016 #define PORTB_PIN3CTRL _SFR_MEM8(0x0633)
3017 #define PORTB_PIN4CTRL _SFR_MEM8(0x0634)
3018 #define PORTB_PIN5CTRL _SFR_MEM8(0x0635)
3019 #define PORTB_PIN6CTRL _SFR_MEM8(0x0636)
3020 #define PORTB_PIN7CTRL _SFR_MEM8(0x0637)
3021 
3022 /* PORTC - Port C */
3023 #define PORTC_DIR _SFR_MEM8(0x0640)
3024 #define PORTC_DIRSET _SFR_MEM8(0x0641)
3025 #define PORTC_DIRCLR _SFR_MEM8(0x0642)
3026 #define PORTC_DIRTGL _SFR_MEM8(0x0643)
3027 #define PORTC_OUT _SFR_MEM8(0x0644)
3028 #define PORTC_OUTSET _SFR_MEM8(0x0645)
3029 #define PORTC_OUTCLR _SFR_MEM8(0x0646)
3030 #define PORTC_OUTTGL _SFR_MEM8(0x0647)
3031 #define PORTC_IN _SFR_MEM8(0x0648)
3032 #define PORTC_INTCTRL _SFR_MEM8(0x0649)
3033 #define PORTC_INT0MASK _SFR_MEM8(0x064A)
3034 #define PORTC_INT1MASK _SFR_MEM8(0x064B)
3035 #define PORTC_INTFLAGS _SFR_MEM8(0x064C)
3036 #define PORTC_PIN0CTRL _SFR_MEM8(0x0650)
3037 #define PORTC_PIN1CTRL _SFR_MEM8(0x0651)
3038 #define PORTC_PIN2CTRL _SFR_MEM8(0x0652)
3039 #define PORTC_PIN3CTRL _SFR_MEM8(0x0653)
3040 #define PORTC_PIN4CTRL _SFR_MEM8(0x0654)
3041 #define PORTC_PIN5CTRL _SFR_MEM8(0x0655)
3042 #define PORTC_PIN6CTRL _SFR_MEM8(0x0656)
3043 #define PORTC_PIN7CTRL _SFR_MEM8(0x0657)
3044 
3045 /* PORTD - Port D */
3046 #define PORTD_DIR _SFR_MEM8(0x0660)
3047 #define PORTD_DIRSET _SFR_MEM8(0x0661)
3048 #define PORTD_DIRCLR _SFR_MEM8(0x0662)
3049 #define PORTD_DIRTGL _SFR_MEM8(0x0663)
3050 #define PORTD_OUT _SFR_MEM8(0x0664)
3051 #define PORTD_OUTSET _SFR_MEM8(0x0665)
3052 #define PORTD_OUTCLR _SFR_MEM8(0x0666)
3053 #define PORTD_OUTTGL _SFR_MEM8(0x0667)
3054 #define PORTD_IN _SFR_MEM8(0x0668)
3055 #define PORTD_INTCTRL _SFR_MEM8(0x0669)
3056 #define PORTD_INT0MASK _SFR_MEM8(0x066A)
3057 #define PORTD_INT1MASK _SFR_MEM8(0x066B)
3058 #define PORTD_INTFLAGS _SFR_MEM8(0x066C)
3059 #define PORTD_PIN0CTRL _SFR_MEM8(0x0670)
3060 #define PORTD_PIN1CTRL _SFR_MEM8(0x0671)
3061 #define PORTD_PIN2CTRL _SFR_MEM8(0x0672)
3062 #define PORTD_PIN3CTRL _SFR_MEM8(0x0673)
3063 #define PORTD_PIN4CTRL _SFR_MEM8(0x0674)
3064 #define PORTD_PIN5CTRL _SFR_MEM8(0x0675)
3065 #define PORTD_PIN6CTRL _SFR_MEM8(0x0676)
3066 #define PORTD_PIN7CTRL _SFR_MEM8(0x0677)
3067 
3068 /* PORTE - Port E */
3069 #define PORTE_DIR _SFR_MEM8(0x0680)
3070 #define PORTE_DIRSET _SFR_MEM8(0x0681)
3071 #define PORTE_DIRCLR _SFR_MEM8(0x0682)
3072 #define PORTE_DIRTGL _SFR_MEM8(0x0683)
3073 #define PORTE_OUT _SFR_MEM8(0x0684)
3074 #define PORTE_OUTSET _SFR_MEM8(0x0685)
3075 #define PORTE_OUTCLR _SFR_MEM8(0x0686)
3076 #define PORTE_OUTTGL _SFR_MEM8(0x0687)
3077 #define PORTE_IN _SFR_MEM8(0x0688)
3078 #define PORTE_INTCTRL _SFR_MEM8(0x0689)
3079 #define PORTE_INT0MASK _SFR_MEM8(0x068A)
3080 #define PORTE_INT1MASK _SFR_MEM8(0x068B)
3081 #define PORTE_INTFLAGS _SFR_MEM8(0x068C)
3082 #define PORTE_PIN0CTRL _SFR_MEM8(0x0690)
3083 #define PORTE_PIN1CTRL _SFR_MEM8(0x0691)
3084 #define PORTE_PIN2CTRL _SFR_MEM8(0x0692)
3085 #define PORTE_PIN3CTRL _SFR_MEM8(0x0693)
3086 #define PORTE_PIN4CTRL _SFR_MEM8(0x0694)
3087 #define PORTE_PIN5CTRL _SFR_MEM8(0x0695)
3088 #define PORTE_PIN6CTRL _SFR_MEM8(0x0696)
3089 #define PORTE_PIN7CTRL _SFR_MEM8(0x0697)
3090 
3091 /* PORTF - Port F */
3092 #define PORTF_DIR _SFR_MEM8(0x06A0)
3093 #define PORTF_DIRSET _SFR_MEM8(0x06A1)
3094 #define PORTF_DIRCLR _SFR_MEM8(0x06A2)
3095 #define PORTF_DIRTGL _SFR_MEM8(0x06A3)
3096 #define PORTF_OUT _SFR_MEM8(0x06A4)
3097 #define PORTF_OUTSET _SFR_MEM8(0x06A5)
3098 #define PORTF_OUTCLR _SFR_MEM8(0x06A6)
3099 #define PORTF_OUTTGL _SFR_MEM8(0x06A7)
3100 #define PORTF_IN _SFR_MEM8(0x06A8)
3101 #define PORTF_INTCTRL _SFR_MEM8(0x06A9)
3102 #define PORTF_INT0MASK _SFR_MEM8(0x06AA)
3103 #define PORTF_INT1MASK _SFR_MEM8(0x06AB)
3104 #define PORTF_INTFLAGS _SFR_MEM8(0x06AC)
3105 #define PORTF_PIN0CTRL _SFR_MEM8(0x06B0)
3106 #define PORTF_PIN1CTRL _SFR_MEM8(0x06B1)
3107 #define PORTF_PIN2CTRL _SFR_MEM8(0x06B2)
3108 #define PORTF_PIN3CTRL _SFR_MEM8(0x06B3)
3109 #define PORTF_PIN4CTRL _SFR_MEM8(0x06B4)
3110 #define PORTF_PIN5CTRL _SFR_MEM8(0x06B5)
3111 #define PORTF_PIN6CTRL _SFR_MEM8(0x06B6)
3112 #define PORTF_PIN7CTRL _SFR_MEM8(0x06B7)
3113 
3114 /* PORTR - Port R */
3115 #define PORTR_DIR _SFR_MEM8(0x07E0)
3116 #define PORTR_DIRSET _SFR_MEM8(0x07E1)
3117 #define PORTR_DIRCLR _SFR_MEM8(0x07E2)
3118 #define PORTR_DIRTGL _SFR_MEM8(0x07E3)
3119 #define PORTR_OUT _SFR_MEM8(0x07E4)
3120 #define PORTR_OUTSET _SFR_MEM8(0x07E5)
3121 #define PORTR_OUTCLR _SFR_MEM8(0x07E6)
3122 #define PORTR_OUTTGL _SFR_MEM8(0x07E7)
3123 #define PORTR_IN _SFR_MEM8(0x07E8)
3124 #define PORTR_INTCTRL _SFR_MEM8(0x07E9)
3125 #define PORTR_INT0MASK _SFR_MEM8(0x07EA)
3126 #define PORTR_INT1MASK _SFR_MEM8(0x07EB)
3127 #define PORTR_INTFLAGS _SFR_MEM8(0x07EC)
3128 #define PORTR_PIN0CTRL _SFR_MEM8(0x07F0)
3129 #define PORTR_PIN1CTRL _SFR_MEM8(0x07F1)
3130 #define PORTR_PIN2CTRL _SFR_MEM8(0x07F2)
3131 #define PORTR_PIN3CTRL _SFR_MEM8(0x07F3)
3132 #define PORTR_PIN4CTRL _SFR_MEM8(0x07F4)
3133 #define PORTR_PIN5CTRL _SFR_MEM8(0x07F5)
3134 #define PORTR_PIN6CTRL _SFR_MEM8(0x07F6)
3135 #define PORTR_PIN7CTRL _SFR_MEM8(0x07F7)
3136 
3137 /* TCC0 - Timer/Counter C0 */
3138 #define TCC0_CTRLA _SFR_MEM8(0x0800)
3139 #define TCC0_CTRLB _SFR_MEM8(0x0801)
3140 #define TCC0_CTRLC _SFR_MEM8(0x0802)
3141 #define TCC0_CTRLD _SFR_MEM8(0x0803)
3142 #define TCC0_CTRLE _SFR_MEM8(0x0804)
3143 #define TCC0_INTCTRLA _SFR_MEM8(0x0806)
3144 #define TCC0_INTCTRLB _SFR_MEM8(0x0807)
3145 #define TCC0_CTRLFCLR _SFR_MEM8(0x0808)
3146 #define TCC0_CTRLFSET _SFR_MEM8(0x0809)
3147 #define TCC0_CTRLGCLR _SFR_MEM8(0x080A)
3148 #define TCC0_CTRLGSET _SFR_MEM8(0x080B)
3149 #define TCC0_INTFLAGS _SFR_MEM8(0x080C)
3150 #define TCC0_TEMP _SFR_MEM8(0x080F)
3151 #define TCC0_CNT _SFR_MEM16(0x0820)
3152 #define TCC0_PER _SFR_MEM16(0x0826)
3153 #define TCC0_CCA _SFR_MEM16(0x0828)
3154 #define TCC0_CCB _SFR_MEM16(0x082A)
3155 #define TCC0_CCC _SFR_MEM16(0x082C)
3156 #define TCC0_CCD _SFR_MEM16(0x082E)
3157 #define TCC0_PERBUF _SFR_MEM16(0x0836)
3158 #define TCC0_CCABUF _SFR_MEM16(0x0838)
3159 #define TCC0_CCBBUF _SFR_MEM16(0x083A)
3160 #define TCC0_CCCBUF _SFR_MEM16(0x083C)
3161 #define TCC0_CCDBUF _SFR_MEM16(0x083E)
3162 
3163 /* TCC1 - Timer/Counter C1 */
3164 #define TCC1_CTRLA _SFR_MEM8(0x0840)
3165 #define TCC1_CTRLB _SFR_MEM8(0x0841)
3166 #define TCC1_CTRLC _SFR_MEM8(0x0842)
3167 #define TCC1_CTRLD _SFR_MEM8(0x0843)
3168 #define TCC1_CTRLE _SFR_MEM8(0x0844)
3169 #define TCC1_INTCTRLA _SFR_MEM8(0x0846)
3170 #define TCC1_INTCTRLB _SFR_MEM8(0x0847)
3171 #define TCC1_CTRLFCLR _SFR_MEM8(0x0848)
3172 #define TCC1_CTRLFSET _SFR_MEM8(0x0849)
3173 #define TCC1_CTRLGCLR _SFR_MEM8(0x084A)
3174 #define TCC1_CTRLGSET _SFR_MEM8(0x084B)
3175 #define TCC1_INTFLAGS _SFR_MEM8(0x084C)
3176 #define TCC1_TEMP _SFR_MEM8(0x084F)
3177 #define TCC1_CNT _SFR_MEM16(0x0860)
3178 #define TCC1_PER _SFR_MEM16(0x0866)
3179 #define TCC1_CCA _SFR_MEM16(0x0868)
3180 #define TCC1_CCB _SFR_MEM16(0x086A)
3181 #define TCC1_PERBUF _SFR_MEM16(0x0876)
3182 #define TCC1_CCABUF _SFR_MEM16(0x0878)
3183 #define TCC1_CCBBUF _SFR_MEM16(0x087A)
3184 
3185 /* AWEXC - Advanced Waveform Extension C */
3186 #define AWEXC_CTRL _SFR_MEM8(0x0880)
3187 #define AWEXC_FDEVMASK _SFR_MEM8(0x0882)
3188 #define AWEXC_FDCTRL _SFR_MEM8(0x0883)
3189 #define AWEXC_STATUS _SFR_MEM8(0x0884)
3190 #define AWEXC_DTBOTH _SFR_MEM8(0x0886)
3191 #define AWEXC_DTBOTHBUF _SFR_MEM8(0x0887)
3192 #define AWEXC_DTLS _SFR_MEM8(0x0888)
3193 #define AWEXC_DTHS _SFR_MEM8(0x0889)
3194 #define AWEXC_DTLSBUF _SFR_MEM8(0x088A)
3195 #define AWEXC_DTHSBUF _SFR_MEM8(0x088B)
3196 #define AWEXC_OUTOVEN _SFR_MEM8(0x088C)
3197 
3198 /* HIRESC - High-Resolution Extension C */
3199 #define HIRESC_CTRL _SFR_MEM8(0x0890)
3200 
3201 /* USARTC0 - Universal Asynchronous Receiver-Transmitter C0 */
3202 #define USARTC0_DATA _SFR_MEM8(0x08A0)
3203 #define USARTC0_STATUS _SFR_MEM8(0x08A1)
3204 #define USARTC0_CTRLA _SFR_MEM8(0x08A3)
3205 #define USARTC0_CTRLB _SFR_MEM8(0x08A4)
3206 #define USARTC0_CTRLC _SFR_MEM8(0x08A5)
3207 #define USARTC0_BAUDCTRLA _SFR_MEM8(0x08A6)
3208 #define USARTC0_BAUDCTRLB _SFR_MEM8(0x08A7)
3209 
3210 /* USARTC1 - Universal Asynchronous Receiver-Transmitter C1 */
3211 #define USARTC1_DATA _SFR_MEM8(0x08B0)
3212 #define USARTC1_STATUS _SFR_MEM8(0x08B1)
3213 #define USARTC1_CTRLA _SFR_MEM8(0x08B3)
3214 #define USARTC1_CTRLB _SFR_MEM8(0x08B4)
3215 #define USARTC1_CTRLC _SFR_MEM8(0x08B5)
3216 #define USARTC1_BAUDCTRLA _SFR_MEM8(0x08B6)
3217 #define USARTC1_BAUDCTRLB _SFR_MEM8(0x08B7)
3218 
3219 /* SPIC - Serial Peripheral Interface C */
3220 #define SPIC_CTRL _SFR_MEM8(0x08C0)
3221 #define SPIC_INTCTRL _SFR_MEM8(0x08C1)
3222 #define SPIC_STATUS _SFR_MEM8(0x08C2)
3223 #define SPIC_DATA _SFR_MEM8(0x08C3)
3224 
3225 /* IRCOM - IR Communication Module */
3226 #define IRCOM_CTRL _SFR_MEM8(0x08F8)
3227 #define IRCOM_TXPLCTRL _SFR_MEM8(0x08F9)
3228 #define IRCOM_RXPLCTRL _SFR_MEM8(0x08FA)
3229 
3230 /* TCD0 - Timer/Counter D0 */
3231 #define TCD0_CTRLA _SFR_MEM8(0x0900)
3232 #define TCD0_CTRLB _SFR_MEM8(0x0901)
3233 #define TCD0_CTRLC _SFR_MEM8(0x0902)
3234 #define TCD0_CTRLD _SFR_MEM8(0x0903)
3235 #define TCD0_CTRLE _SFR_MEM8(0x0904)
3236 #define TCD0_INTCTRLA _SFR_MEM8(0x0906)
3237 #define TCD0_INTCTRLB _SFR_MEM8(0x0907)
3238 #define TCD0_CTRLFCLR _SFR_MEM8(0x0908)
3239 #define TCD0_CTRLFSET _SFR_MEM8(0x0909)
3240 #define TCD0_CTRLGCLR _SFR_MEM8(0x090A)
3241 #define TCD0_CTRLGSET _SFR_MEM8(0x090B)
3242 #define TCD0_INTFLAGS _SFR_MEM8(0x090C)
3243 #define TCD0_TEMP _SFR_MEM8(0x090F)
3244 #define TCD0_CNT _SFR_MEM16(0x0920)
3245 #define TCD0_PER _SFR_MEM16(0x0926)
3246 #define TCD0_CCA _SFR_MEM16(0x0928)
3247 #define TCD0_CCB _SFR_MEM16(0x092A)
3248 #define TCD0_CCC _SFR_MEM16(0x092C)
3249 #define TCD0_CCD _SFR_MEM16(0x092E)
3250 #define TCD0_PERBUF _SFR_MEM16(0x0936)
3251 #define TCD0_CCABUF _SFR_MEM16(0x0938)
3252 #define TCD0_CCBBUF _SFR_MEM16(0x093A)
3253 #define TCD0_CCCBUF _SFR_MEM16(0x093C)
3254 #define TCD0_CCDBUF _SFR_MEM16(0x093E)
3255 
3256 /* TCD1 - Timer/Counter D1 */
3257 #define TCD1_CTRLA _SFR_MEM8(0x0940)
3258 #define TCD1_CTRLB _SFR_MEM8(0x0941)
3259 #define TCD1_CTRLC _SFR_MEM8(0x0942)
3260 #define TCD1_CTRLD _SFR_MEM8(0x0943)
3261 #define TCD1_CTRLE _SFR_MEM8(0x0944)
3262 #define TCD1_INTCTRLA _SFR_MEM8(0x0946)
3263 #define TCD1_INTCTRLB _SFR_MEM8(0x0947)
3264 #define TCD1_CTRLFCLR _SFR_MEM8(0x0948)
3265 #define TCD1_CTRLFSET _SFR_MEM8(0x0949)
3266 #define TCD1_CTRLGCLR _SFR_MEM8(0x094A)
3267 #define TCD1_CTRLGSET _SFR_MEM8(0x094B)
3268 #define TCD1_INTFLAGS _SFR_MEM8(0x094C)
3269 #define TCD1_TEMP _SFR_MEM8(0x094F)
3270 #define TCD1_CNT _SFR_MEM16(0x0960)
3271 #define TCD1_PER _SFR_MEM16(0x0966)
3272 #define TCD1_CCA _SFR_MEM16(0x0968)
3273 #define TCD1_CCB _SFR_MEM16(0x096A)
3274 #define TCD1_PERBUF _SFR_MEM16(0x0976)
3275 #define TCD1_CCABUF _SFR_MEM16(0x0978)
3276 #define TCD1_CCBBUF _SFR_MEM16(0x097A)
3277 
3278 /* HIRESD - High-Resolution Extension D */
3279 #define HIRESD_CTRL _SFR_MEM8(0x0990)
3280 
3281 /* USARTD0 - Universal Asynchronous Receiver-Transmitter D0 */
3282 #define USARTD0_DATA _SFR_MEM8(0x09A0)
3283 #define USARTD0_STATUS _SFR_MEM8(0x09A1)
3284 #define USARTD0_CTRLA _SFR_MEM8(0x09A3)
3285 #define USARTD0_CTRLB _SFR_MEM8(0x09A4)
3286 #define USARTD0_CTRLC _SFR_MEM8(0x09A5)
3287 #define USARTD0_BAUDCTRLA _SFR_MEM8(0x09A6)
3288 #define USARTD0_BAUDCTRLB _SFR_MEM8(0x09A7)
3289 
3290 /* USARTD1 - Universal Asynchronous Receiver-Transmitter D1 */
3291 #define USARTD1_DATA _SFR_MEM8(0x09B0)
3292 #define USARTD1_STATUS _SFR_MEM8(0x09B1)
3293 #define USARTD1_CTRLA _SFR_MEM8(0x09B3)
3294 #define USARTD1_CTRLB _SFR_MEM8(0x09B4)
3295 #define USARTD1_CTRLC _SFR_MEM8(0x09B5)
3296 #define USARTD1_BAUDCTRLA _SFR_MEM8(0x09B6)
3297 #define USARTD1_BAUDCTRLB _SFR_MEM8(0x09B7)
3298 
3299 /* SPID - Serial Peripheral Interface D */
3300 #define SPID_CTRL _SFR_MEM8(0x09C0)
3301 #define SPID_INTCTRL _SFR_MEM8(0x09C1)
3302 #define SPID_STATUS _SFR_MEM8(0x09C2)
3303 #define SPID_DATA _SFR_MEM8(0x09C3)
3304 
3305 /* TCE0 - Timer/Counter E0 */
3306 #define TCE0_CTRLA _SFR_MEM8(0x0A00)
3307 #define TCE0_CTRLB _SFR_MEM8(0x0A01)
3308 #define TCE0_CTRLC _SFR_MEM8(0x0A02)
3309 #define TCE0_CTRLD _SFR_MEM8(0x0A03)
3310 #define TCE0_CTRLE _SFR_MEM8(0x0A04)
3311 #define TCE0_INTCTRLA _SFR_MEM8(0x0A06)
3312 #define TCE0_INTCTRLB _SFR_MEM8(0x0A07)
3313 #define TCE0_CTRLFCLR _SFR_MEM8(0x0A08)
3314 #define TCE0_CTRLFSET _SFR_MEM8(0x0A09)
3315 #define TCE0_CTRLGCLR _SFR_MEM8(0x0A0A)
3316 #define TCE0_CTRLGSET _SFR_MEM8(0x0A0B)
3317 #define TCE0_INTFLAGS _SFR_MEM8(0x0A0C)
3318 #define TCE0_TEMP _SFR_MEM8(0x0A0F)
3319 #define TCE0_CNT _SFR_MEM16(0x0A20)
3320 #define TCE0_PER _SFR_MEM16(0x0A26)
3321 #define TCE0_CCA _SFR_MEM16(0x0A28)
3322 #define TCE0_CCB _SFR_MEM16(0x0A2A)
3323 #define TCE0_CCC _SFR_MEM16(0x0A2C)
3324 #define TCE0_CCD _SFR_MEM16(0x0A2E)
3325 #define TCE0_PERBUF _SFR_MEM16(0x0A36)
3326 #define TCE0_CCABUF _SFR_MEM16(0x0A38)
3327 #define TCE0_CCBBUF _SFR_MEM16(0x0A3A)
3328 #define TCE0_CCCBUF _SFR_MEM16(0x0A3C)
3329 #define TCE0_CCDBUF _SFR_MEM16(0x0A3E)
3330 
3331 /* TCE1 - Timer/Counter E1 */
3332 #define TCE1_CTRLA _SFR_MEM8(0x0A40)
3333 #define TCE1_CTRLB _SFR_MEM8(0x0A41)
3334 #define TCE1_CTRLC _SFR_MEM8(0x0A42)
3335 #define TCE1_CTRLD _SFR_MEM8(0x0A43)
3336 #define TCE1_CTRLE _SFR_MEM8(0x0A44)
3337 #define TCE1_INTCTRLA _SFR_MEM8(0x0A46)
3338 #define TCE1_INTCTRLB _SFR_MEM8(0x0A47)
3339 #define TCE1_CTRLFCLR _SFR_MEM8(0x0A48)
3340 #define TCE1_CTRLFSET _SFR_MEM8(0x0A49)
3341 #define TCE1_CTRLGCLR _SFR_MEM8(0x0A4A)
3342 #define TCE1_CTRLGSET _SFR_MEM8(0x0A4B)
3343 #define TCE1_INTFLAGS _SFR_MEM8(0x0A4C)
3344 #define TCE1_TEMP _SFR_MEM8(0x0A4F)
3345 #define TCE1_CNT _SFR_MEM16(0x0A60)
3346 #define TCE1_PER _SFR_MEM16(0x0A66)
3347 #define TCE1_CCA _SFR_MEM16(0x0A68)
3348 #define TCE1_CCB _SFR_MEM16(0x0A6A)
3349 #define TCE1_PERBUF _SFR_MEM16(0x0A76)
3350 #define TCE1_CCABUF _SFR_MEM16(0x0A78)
3351 #define TCE1_CCBBUF _SFR_MEM16(0x0A7A)
3352 
3353 /* AWEXE - Advanced Waveform Extension E */
3354 #define AWEXE_CTRL _SFR_MEM8(0x0A80)
3355 #define AWEXE_FDEVMASK _SFR_MEM8(0x0A82)
3356 #define AWEXE_FDCTRL _SFR_MEM8(0x0A83)
3357 #define AWEXE_STATUS _SFR_MEM8(0x0A84)
3358 #define AWEXE_DTBOTH _SFR_MEM8(0x0A86)
3359 #define AWEXE_DTBOTHBUF _SFR_MEM8(0x0A87)
3360 #define AWEXE_DTLS _SFR_MEM8(0x0A88)
3361 #define AWEXE_DTHS _SFR_MEM8(0x0A89)
3362 #define AWEXE_DTLSBUF _SFR_MEM8(0x0A8A)
3363 #define AWEXE_DTHSBUF _SFR_MEM8(0x0A8B)
3364 #define AWEXE_OUTOVEN _SFR_MEM8(0x0A8C)
3365 
3366 /* HIRESE - High-Resolution Extension E */
3367 #define HIRESE_CTRL _SFR_MEM8(0x0A90)
3368 
3369 /* USARTE0 - Universal Asynchronous Receiver-Transmitter E0 */
3370 #define USARTE0_DATA _SFR_MEM8(0x0AA0)
3371 #define USARTE0_STATUS _SFR_MEM8(0x0AA1)
3372 #define USARTE0_CTRLA _SFR_MEM8(0x0AA3)
3373 #define USARTE0_CTRLB _SFR_MEM8(0x0AA4)
3374 #define USARTE0_CTRLC _SFR_MEM8(0x0AA5)
3375 #define USARTE0_BAUDCTRLA _SFR_MEM8(0x0AA6)
3376 #define USARTE0_BAUDCTRLB _SFR_MEM8(0x0AA7)
3377 
3378 /* USARTE1 - Universal Asynchronous Receiver-Transmitter E1 */
3379 #define USARTE1_DATA _SFR_MEM8(0x0AB0)
3380 #define USARTE1_STATUS _SFR_MEM8(0x0AB1)
3381 #define USARTE1_CTRLA _SFR_MEM8(0x0AB3)
3382 #define USARTE1_CTRLB _SFR_MEM8(0x0AB4)
3383 #define USARTE1_CTRLC _SFR_MEM8(0x0AB5)
3384 #define USARTE1_BAUDCTRLA _SFR_MEM8(0x0AB6)
3385 #define USARTE1_BAUDCTRLB _SFR_MEM8(0x0AB7)
3386 
3387 /* SPIE - Serial Peripheral Interface E */
3388 #define SPIE_CTRL _SFR_MEM8(0x0AC0)
3389 #define SPIE_INTCTRL _SFR_MEM8(0x0AC1)
3390 #define SPIE_STATUS _SFR_MEM8(0x0AC2)
3391 #define SPIE_DATA _SFR_MEM8(0x0AC3)
3392 
3393 /* TCF0 - Timer/Counter F0 */
3394 #define TCF0_CTRLA _SFR_MEM8(0x0B00)
3395 #define TCF0_CTRLB _SFR_MEM8(0x0B01)
3396 #define TCF0_CTRLC _SFR_MEM8(0x0B02)
3397 #define TCF0_CTRLD _SFR_MEM8(0x0B03)
3398 #define TCF0_CTRLE _SFR_MEM8(0x0B04)
3399 #define TCF0_INTCTRLA _SFR_MEM8(0x0B06)
3400 #define TCF0_INTCTRLB _SFR_MEM8(0x0B07)
3401 #define TCF0_CTRLFCLR _SFR_MEM8(0x0B08)
3402 #define TCF0_CTRLFSET _SFR_MEM8(0x0B09)
3403 #define TCF0_CTRLGCLR _SFR_MEM8(0x0B0A)
3404 #define TCF0_CTRLGSET _SFR_MEM8(0x0B0B)
3405 #define TCF0_INTFLAGS _SFR_MEM8(0x0B0C)
3406 #define TCF0_TEMP _SFR_MEM8(0x0B0F)
3407 #define TCF0_CNT _SFR_MEM16(0x0B20)
3408 #define TCF0_PER _SFR_MEM16(0x0B26)
3409 #define TCF0_CCA _SFR_MEM16(0x0B28)
3410 #define TCF0_CCB _SFR_MEM16(0x0B2A)
3411 #define TCF0_CCC _SFR_MEM16(0x0B2C)
3412 #define TCF0_CCD _SFR_MEM16(0x0B2E)
3413 #define TCF0_PERBUF _SFR_MEM16(0x0B36)
3414 #define TCF0_CCABUF _SFR_MEM16(0x0B38)
3415 #define TCF0_CCBBUF _SFR_MEM16(0x0B3A)
3416 #define TCF0_CCCBUF _SFR_MEM16(0x0B3C)
3417 #define TCF0_CCDBUF _SFR_MEM16(0x0B3E)
3418 
3419 /* HIRESF - High-Resolution Extension F */
3420 #define HIRESF_CTRL _SFR_MEM8(0x0B90)
3421 
3422 /* USARTF0 - Universal Asynchronous Receiver-Transmitter F0 */
3423 #define USARTF0_DATA _SFR_MEM8(0x0BA0)
3424 #define USARTF0_STATUS _SFR_MEM8(0x0BA1)
3425 #define USARTF0_CTRLA _SFR_MEM8(0x0BA3)
3426 #define USARTF0_CTRLB _SFR_MEM8(0x0BA4)
3427 #define USARTF0_CTRLC _SFR_MEM8(0x0BA5)
3428 #define USARTF0_BAUDCTRLA _SFR_MEM8(0x0BA6)
3429 #define USARTF0_BAUDCTRLB _SFR_MEM8(0x0BA7)
3430 
3431 /* USARTF1 - Universal Asynchronous Receiver-Transmitter F1 */
3432 #define USARTF1_DATA _SFR_MEM8(0x0BB0)
3433 #define USARTF1_STATUS _SFR_MEM8(0x0BB1)
3434 #define USARTF1_CTRLA _SFR_MEM8(0x0BB3)
3435 #define USARTF1_CTRLB _SFR_MEM8(0x0BB4)
3436 #define USARTF1_CTRLC _SFR_MEM8(0x0BB5)
3437 #define USARTF1_BAUDCTRLA _SFR_MEM8(0x0BB6)
3438 #define USARTF1_BAUDCTRLB _SFR_MEM8(0x0BB7)
3439 
3440 /* SPIF - Serial Peripheral Interface F */
3441 #define SPIF_CTRL _SFR_MEM8(0x0BC0)
3442 #define SPIF_INTCTRL _SFR_MEM8(0x0BC1)
3443 #define SPIF_STATUS _SFR_MEM8(0x0BC2)
3444 #define SPIF_DATA _SFR_MEM8(0x0BC3)
3445 
3446 
3447 
3448 /*================== Bitfield Definitions ================== */
3449 
3450 /* XOCD - On-Chip Debug System */
3451 /* OCD.OCDR1 bit masks and bit positions */
3452 #define OCD_OCDRD_bm 0x01 /* OCDR Dirty bit mask. */
3453 #define OCD_OCDRD_bp 0 /* OCDR Dirty bit position. */
3454 
3455 
3456 /* CPU - CPU */
3457 /* CPU.CCP bit masks and bit positions */
3458 #define CPU_CCP_gm 0xFF /* CCP signature group mask. */
3459 #define CPU_CCP_gp 0 /* CCP signature group position. */
3460 #define CPU_CCP0_bm (1<<0) /* CCP signature bit 0 mask. */
3461 #define CPU_CCP0_bp 0 /* CCP signature bit 0 position. */
3462 #define CPU_CCP1_bm (1<<1) /* CCP signature bit 1 mask. */
3463 #define CPU_CCP1_bp 1 /* CCP signature bit 1 position. */
3464 #define CPU_CCP2_bm (1<<2) /* CCP signature bit 2 mask. */
3465 #define CPU_CCP2_bp 2 /* CCP signature bit 2 position. */
3466 #define CPU_CCP3_bm (1<<3) /* CCP signature bit 3 mask. */
3467 #define CPU_CCP3_bp 3 /* CCP signature bit 3 position. */
3468 #define CPU_CCP4_bm (1<<4) /* CCP signature bit 4 mask. */
3469 #define CPU_CCP4_bp 4 /* CCP signature bit 4 position. */
3470 #define CPU_CCP5_bm (1<<5) /* CCP signature bit 5 mask. */
3471 #define CPU_CCP5_bp 5 /* CCP signature bit 5 position. */
3472 #define CPU_CCP6_bm (1<<6) /* CCP signature bit 6 mask. */
3473 #define CPU_CCP6_bp 6 /* CCP signature bit 6 position. */
3474 #define CPU_CCP7_bm (1<<7) /* CCP signature bit 7 mask. */
3475 #define CPU_CCP7_bp 7 /* CCP signature bit 7 position. */
3476 
3477 
3478 /* CPU.SREG bit masks and bit positions */
3479 #define CPU_I_bm 0x80 /* Global Interrupt Enable Flag bit mask. */
3480 #define CPU_I_bp 7 /* Global Interrupt Enable Flag bit position. */
3481 
3482 #define CPU_T_bm 0x40 /* Transfer Bit bit mask. */
3483 #define CPU_T_bp 6 /* Transfer Bit bit position. */
3484 
3485 #define CPU_H_bm 0x20 /* Half Carry Flag bit mask. */
3486 #define CPU_H_bp 5 /* Half Carry Flag bit position. */
3487 
3488 #define CPU_S_bm 0x10 /* N Exclusive Or V Flag bit mask. */
3489 #define CPU_S_bp 4 /* N Exclusive Or V Flag bit position. */
3490 
3491 #define CPU_V_bm 0x08 /* Two's Complement Overflow Flag bit mask. */
3492 #define CPU_V_bp 3 /* Two's Complement Overflow Flag bit position. */
3493 
3494 #define CPU_N_bm 0x04 /* Negative Flag bit mask. */
3495 #define CPU_N_bp 2 /* Negative Flag bit position. */
3496 
3497 #define CPU_Z_bm 0x02 /* Zero Flag bit mask. */
3498 #define CPU_Z_bp 1 /* Zero Flag bit position. */
3499 
3500 #define CPU_C_bm 0x01 /* Carry Flag bit mask. */
3501 #define CPU_C_bp 0 /* Carry Flag bit position. */
3502 
3503 
3504 /* CLK - Clock System */
3505 /* CLK.CTRL bit masks and bit positions */
3506 #define CLK_SCLKSEL_gm 0x07 /* System Clock Selection group mask. */
3507 #define CLK_SCLKSEL_gp 0 /* System Clock Selection group position. */
3508 #define CLK_SCLKSEL0_bm (1<<0) /* System Clock Selection bit 0 mask. */
3509 #define CLK_SCLKSEL0_bp 0 /* System Clock Selection bit 0 position. */
3510 #define CLK_SCLKSEL1_bm (1<<1) /* System Clock Selection bit 1 mask. */
3511 #define CLK_SCLKSEL1_bp 1 /* System Clock Selection bit 1 position. */
3512 #define CLK_SCLKSEL2_bm (1<<2) /* System Clock Selection bit 2 mask. */
3513 #define CLK_SCLKSEL2_bp 2 /* System Clock Selection bit 2 position. */
3514 
3515 
3516 /* CLK.PSCTRL bit masks and bit positions */
3517 #define CLK_PSADIV_gm 0x7C /* Prescaler A Division Factor group mask. */
3518 #define CLK_PSADIV_gp 2 /* Prescaler A Division Factor group position. */
3519 #define CLK_PSADIV0_bm (1<<2) /* Prescaler A Division Factor bit 0 mask. */
3520 #define CLK_PSADIV0_bp 2 /* Prescaler A Division Factor bit 0 position. */
3521 #define CLK_PSADIV1_bm (1<<3) /* Prescaler A Division Factor bit 1 mask. */
3522 #define CLK_PSADIV1_bp 3 /* Prescaler A Division Factor bit 1 position. */
3523 #define CLK_PSADIV2_bm (1<<4) /* Prescaler A Division Factor bit 2 mask. */
3524 #define CLK_PSADIV2_bp 4 /* Prescaler A Division Factor bit 2 position. */
3525 #define CLK_PSADIV3_bm (1<<5) /* Prescaler A Division Factor bit 3 mask. */
3526 #define CLK_PSADIV3_bp 5 /* Prescaler A Division Factor bit 3 position. */
3527 #define CLK_PSADIV4_bm (1<<6) /* Prescaler A Division Factor bit 4 mask. */
3528 #define CLK_PSADIV4_bp 6 /* Prescaler A Division Factor bit 4 position. */
3529 
3530 #define CLK_PSBCDIV_gm 0x03 /* Prescaler B and C Division factor group mask. */
3531 #define CLK_PSBCDIV_gp 0 /* Prescaler B and C Division factor group position. */
3532 #define CLK_PSBCDIV0_bm (1<<0) /* Prescaler B and C Division factor bit 0 mask. */
3533 #define CLK_PSBCDIV0_bp 0 /* Prescaler B and C Division factor bit 0 position. */
3534 #define CLK_PSBCDIV1_bm (1<<1) /* Prescaler B and C Division factor bit 1 mask. */
3535 #define CLK_PSBCDIV1_bp 1 /* Prescaler B and C Division factor bit 1 position. */
3536 
3537 
3538 /* CLK.LOCK bit masks and bit positions */
3539 #define CLK_LOCK_bm 0x01 /* Clock System Lock bit mask. */
3540 #define CLK_LOCK_bp 0 /* Clock System Lock bit position. */
3541 
3542 
3543 /* CLK.RTCCTRL bit masks and bit positions */
3544 #define CLK_RTCSRC_gm 0x0E /* Clock Source group mask. */
3545 #define CLK_RTCSRC_gp 1 /* Clock Source group position. */
3546 #define CLK_RTCSRC0_bm (1<<1) /* Clock Source bit 0 mask. */
3547 #define CLK_RTCSRC0_bp 1 /* Clock Source bit 0 position. */
3548 #define CLK_RTCSRC1_bm (1<<2) /* Clock Source bit 1 mask. */
3549 #define CLK_RTCSRC1_bp 2 /* Clock Source bit 1 position. */
3550 #define CLK_RTCSRC2_bm (1<<3) /* Clock Source bit 2 mask. */
3551 #define CLK_RTCSRC2_bp 3 /* Clock Source bit 2 position. */
3552 
3553 #define CLK_RTCEN_bm 0x01 /* RTC Clock Source Enable bit mask. */
3554 #define CLK_RTCEN_bp 0 /* RTC Clock Source Enable bit position. */
3555 
3556 
3557 /* PR.PRGEN bit masks and bit positions */
3558 #define PR_AES_bm 0x10 /* AES bit mask. */
3559 #define PR_AES_bp 4 /* AES bit position. */
3560 
3561 #define PR_EBI_bm 0x08 /* External Bus Interface bit mask. */
3562 #define PR_EBI_bp 3 /* External Bus Interface bit position. */
3563 
3564 #define PR_RTC_bm 0x04 /* Real-time Counter bit mask. */
3565 #define PR_RTC_bp 2 /* Real-time Counter bit position. */
3566 
3567 #define PR_EVSYS_bm 0x02 /* Event System bit mask. */
3568 #define PR_EVSYS_bp 1 /* Event System bit position. */
3569 
3570 #define PR_DMA_bm 0x01 /* DMA-Controller bit mask. */
3571 #define PR_DMA_bp 0 /* DMA-Controller bit position. */
3572 
3573 
3574 /* PR.PRPA bit masks and bit positions */
3575 #define PR_DAC_bm 0x04 /* Port A DAC bit mask. */
3576 #define PR_DAC_bp 2 /* Port A DAC bit position. */
3577 
3578 #define PR_ADC_bm 0x02 /* Port A ADC bit mask. */
3579 #define PR_ADC_bp 1 /* Port A ADC bit position. */
3580 
3581 #define PR_AC_bm 0x01 /* Port A Analog Comparator bit mask. */
3582 #define PR_AC_bp 0 /* Port A Analog Comparator bit position. */
3583 
3584 
3585 /* PR.PRPB bit masks and bit positions */
3586 /* PR_DAC_bm Predefined. */
3587 /* PR_DAC_bp Predefined. */
3588 
3589 /* PR_ADC_bm Predefined. */
3590 /* PR_ADC_bp Predefined. */
3591 
3592 /* PR_AC_bm Predefined. */
3593 /* PR_AC_bp Predefined. */
3594 
3595 
3596 /* PR.PRPC bit masks and bit positions */
3597 #define PR_TWI_bm 0x40 /* Port C Two-wire Interface bit mask. */
3598 #define PR_TWI_bp 6 /* Port C Two-wire Interface bit position. */
3599 
3600 #define PR_USART1_bm 0x20 /* Port C USART1 bit mask. */
3601 #define PR_USART1_bp 5 /* Port C USART1 bit position. */
3602 
3603 #define PR_USART0_bm 0x10 /* Port C USART0 bit mask. */
3604 #define PR_USART0_bp 4 /* Port C USART0 bit position. */
3605 
3606 #define PR_SPI_bm 0x08 /* Port C SPI bit mask. */
3607 #define PR_SPI_bp 3 /* Port C SPI bit position. */
3608 
3609 #define PR_HIRES_bm 0x04 /* Port C AWEX bit mask. */
3610 #define PR_HIRES_bp 2 /* Port C AWEX bit position. */
3611 
3612 #define PR_TC1_bm 0x02 /* Port C Timer/Counter1 bit mask. */
3613 #define PR_TC1_bp 1 /* Port C Timer/Counter1 bit position. */
3614 
3615 #define PR_TC0_bm 0x01 /* Port C Timer/Counter0 bit mask. */
3616 #define PR_TC0_bp 0 /* Port C Timer/Counter0 bit position. */
3617 
3618 
3619 /* PR.PRPD bit masks and bit positions */
3620 /* PR_TWI_bm Predefined. */
3621 /* PR_TWI_bp Predefined. */
3622 
3623 /* PR_USART1_bm Predefined. */
3624 /* PR_USART1_bp Predefined. */
3625 
3626 /* PR_USART0_bm Predefined. */
3627 /* PR_USART0_bp Predefined. */
3628 
3629 /* PR_SPI_bm Predefined. */
3630 /* PR_SPI_bp Predefined. */
3631 
3632 /* PR_HIRES_bm Predefined. */
3633 /* PR_HIRES_bp Predefined. */
3634 
3635 /* PR_TC1_bm Predefined. */
3636 /* PR_TC1_bp Predefined. */
3637 
3638 /* PR_TC0_bm Predefined. */
3639 /* PR_TC0_bp Predefined. */
3640 
3641 
3642 /* PR.PRPE bit masks and bit positions */
3643 /* PR_TWI_bm Predefined. */
3644 /* PR_TWI_bp Predefined. */
3645 
3646 /* PR_USART1_bm Predefined. */
3647 /* PR_USART1_bp Predefined. */
3648 
3649 /* PR_USART0_bm Predefined. */
3650 /* PR_USART0_bp Predefined. */
3651 
3652 /* PR_SPI_bm Predefined. */
3653 /* PR_SPI_bp Predefined. */
3654 
3655 /* PR_HIRES_bm Predefined. */
3656 /* PR_HIRES_bp Predefined. */
3657 
3658 /* PR_TC1_bm Predefined. */
3659 /* PR_TC1_bp Predefined. */
3660 
3661 /* PR_TC0_bm Predefined. */
3662 /* PR_TC0_bp Predefined. */
3663 
3664 
3665 /* PR.PRPF bit masks and bit positions */
3666 /* PR_TWI_bm Predefined. */
3667 /* PR_TWI_bp Predefined. */
3668 
3669 /* PR_USART1_bm Predefined. */
3670 /* PR_USART1_bp Predefined. */
3671 
3672 /* PR_USART0_bm Predefined. */
3673 /* PR_USART0_bp Predefined. */
3674 
3675 /* PR_SPI_bm Predefined. */
3676 /* PR_SPI_bp Predefined. */
3677 
3678 /* PR_HIRES_bm Predefined. */
3679 /* PR_HIRES_bp Predefined. */
3680 
3681 /* PR_TC1_bm Predefined. */
3682 /* PR_TC1_bp Predefined. */
3683 
3684 /* PR_TC0_bm Predefined. */
3685 /* PR_TC0_bp Predefined. */
3686 
3687 
3688 /* SLEEP - Sleep Controller */
3689 /* SLEEP.CTRL bit masks and bit positions */
3690 #define SLEEP_SMODE_gm 0x0E /* Sleep Mode group mask. */
3691 #define SLEEP_SMODE_gp 1 /* Sleep Mode group position. */
3692 #define SLEEP_SMODE0_bm (1<<1) /* Sleep Mode bit 0 mask. */
3693 #define SLEEP_SMODE0_bp 1 /* Sleep Mode bit 0 position. */
3694 #define SLEEP_SMODE1_bm (1<<2) /* Sleep Mode bit 1 mask. */
3695 #define SLEEP_SMODE1_bp 2 /* Sleep Mode bit 1 position. */
3696 #define SLEEP_SMODE2_bm (1<<3) /* Sleep Mode bit 2 mask. */
3697 #define SLEEP_SMODE2_bp 3 /* Sleep Mode bit 2 position. */
3698 
3699 #define SLEEP_SEN_bm 0x01 /* Sleep Enable bit mask. */
3700 #define SLEEP_SEN_bp 0 /* Sleep Enable bit position. */
3701 
3702 
3703 /* OSC - Oscillator */
3704 /* OSC.CTRL bit masks and bit positions */
3705 #define OSC_PLLEN_bm 0x10 /* PLL Enable bit mask. */
3706 #define OSC_PLLEN_bp 4 /* PLL Enable bit position. */
3707 
3708 #define OSC_XOSCEN_bm 0x08 /* External Oscillator Enable bit mask. */
3709 #define OSC_XOSCEN_bp 3 /* External Oscillator Enable bit position. */
3710 
3711 #define OSC_RC32KEN_bm 0x04 /* Internal 32kHz RC Oscillator Enable bit mask. */
3712 #define OSC_RC32KEN_bp 2 /* Internal 32kHz RC Oscillator Enable bit position. */
3713 
3714 #define OSC_RC32MEN_bm 0x02 /* Internal 32MHz RC Oscillator Enable bit mask. */
3715 #define OSC_RC32MEN_bp 1 /* Internal 32MHz RC Oscillator Enable bit position. */
3716 
3717 #define OSC_RC2MEN_bm 0x01 /* Internal 2MHz RC Oscillator Enable bit mask. */
3718 #define OSC_RC2MEN_bp 0 /* Internal 2MHz RC Oscillator Enable bit position. */
3719 
3720 
3721 /* OSC.STATUS bit masks and bit positions */
3722 #define OSC_PLLRDY_bm 0x10 /* PLL Ready bit mask. */
3723 #define OSC_PLLRDY_bp 4 /* PLL Ready bit position. */
3724 
3725 #define OSC_XOSCRDY_bm 0x08 /* External Oscillator Ready bit mask. */
3726 #define OSC_XOSCRDY_bp 3 /* External Oscillator Ready bit position. */
3727 
3728 #define OSC_RC32KRDY_bm 0x04 /* Internal 32kHz RC Oscillator Ready bit mask. */
3729 #define OSC_RC32KRDY_bp 2 /* Internal 32kHz RC Oscillator Ready bit position. */
3730 
3731 #define OSC_RC32MRDY_bm 0x02 /* Internal 32MHz RC Oscillator Ready bit mask. */
3732 #define OSC_RC32MRDY_bp 1 /* Internal 32MHz RC Oscillator Ready bit position. */
3733 
3734 #define OSC_RC2MRDY_bm 0x01 /* Internal 2MHz RC Oscillator Ready bit mask. */
3735 #define OSC_RC2MRDY_bp 0 /* Internal 2MHz RC Oscillator Ready bit position. */
3736 
3737 
3738 /* OSC.XOSCCTRL bit masks and bit positions */
3739 #define OSC_FRQRANGE_gm 0xC0 /* Frequency Range group mask. */
3740 #define OSC_FRQRANGE_gp 6 /* Frequency Range group position. */
3741 #define OSC_FRQRANGE0_bm (1<<6) /* Frequency Range bit 0 mask. */
3742 #define OSC_FRQRANGE0_bp 6 /* Frequency Range bit 0 position. */
3743 #define OSC_FRQRANGE1_bm (1<<7) /* Frequency Range bit 1 mask. */
3744 #define OSC_FRQRANGE1_bp 7 /* Frequency Range bit 1 position. */
3745 
3746 #define OSC_X32KLPM_bm 0x20 /* 32kHz XTAL OSC Low-power Mode bit mask. */
3747 #define OSC_X32KLPM_bp 5 /* 32kHz XTAL OSC Low-power Mode bit position. */
3748 
3749 #define OSC_XOSCSEL_gm 0x0F /* External Oscillator Selection and Startup Time group mask. */
3750 #define OSC_XOSCSEL_gp 0 /* External Oscillator Selection and Startup Time group position. */
3751 #define OSC_XOSCSEL0_bm (1<<0) /* External Oscillator Selection and Startup Time bit 0 mask. */
3752 #define OSC_XOSCSEL0_bp 0 /* External Oscillator Selection and Startup Time bit 0 position. */
3753 #define OSC_XOSCSEL1_bm (1<<1) /* External Oscillator Selection and Startup Time bit 1 mask. */
3754 #define OSC_XOSCSEL1_bp 1 /* External Oscillator Selection and Startup Time bit 1 position. */
3755 #define OSC_XOSCSEL2_bm (1<<2) /* External Oscillator Selection and Startup Time bit 2 mask. */
3756 #define OSC_XOSCSEL2_bp 2 /* External Oscillator Selection and Startup Time bit 2 position. */
3757 #define OSC_XOSCSEL3_bm (1<<3) /* External Oscillator Selection and Startup Time bit 3 mask. */
3758 #define OSC_XOSCSEL3_bp 3 /* External Oscillator Selection and Startup Time bit 3 position. */
3759 
3760 
3761 /* OSC.XOSCFAIL bit masks and bit positions */
3762 #define OSC_XOSCFDIF_bm 0x02 /* Failure Detection Interrupt Flag bit mask. */
3763 #define OSC_XOSCFDIF_bp 1 /* Failure Detection Interrupt Flag bit position. */
3764 
3765 #define OSC_XOSCFDEN_bm 0x01 /* Failure Detection Enable bit mask. */
3766 #define OSC_XOSCFDEN_bp 0 /* Failure Detection Enable bit position. */
3767 
3768 
3769 /* OSC.PLLCTRL bit masks and bit positions */
3770 #define OSC_PLLSRC_gm 0xC0 /* Clock Source group mask. */
3771 #define OSC_PLLSRC_gp 6 /* Clock Source group position. */
3772 #define OSC_PLLSRC0_bm (1<<6) /* Clock Source bit 0 mask. */
3773 #define OSC_PLLSRC0_bp 6 /* Clock Source bit 0 position. */
3774 #define OSC_PLLSRC1_bm (1<<7) /* Clock Source bit 1 mask. */
3775 #define OSC_PLLSRC1_bp 7 /* Clock Source bit 1 position. */
3776 
3777 #define OSC_PLLFAC_gm 0x1F /* Multiplication Factor group mask. */
3778 #define OSC_PLLFAC_gp 0 /* Multiplication Factor group position. */
3779 #define OSC_PLLFAC0_bm (1<<0) /* Multiplication Factor bit 0 mask. */
3780 #define OSC_PLLFAC0_bp 0 /* Multiplication Factor bit 0 position. */
3781 #define OSC_PLLFAC1_bm (1<<1) /* Multiplication Factor bit 1 mask. */
3782 #define OSC_PLLFAC1_bp 1 /* Multiplication Factor bit 1 position. */
3783 #define OSC_PLLFAC2_bm (1<<2) /* Multiplication Factor bit 2 mask. */
3784 #define OSC_PLLFAC2_bp 2 /* Multiplication Factor bit 2 position. */
3785 #define OSC_PLLFAC3_bm (1<<3) /* Multiplication Factor bit 3 mask. */
3786 #define OSC_PLLFAC3_bp 3 /* Multiplication Factor bit 3 position. */
3787 #define OSC_PLLFAC4_bm (1<<4) /* Multiplication Factor bit 4 mask. */
3788 #define OSC_PLLFAC4_bp 4 /* Multiplication Factor bit 4 position. */
3789 
3790 
3791 /* OSC.DFLLCTRL bit masks and bit positions */
3792 #define OSC_RC32MCREF_bm 0x02 /* 32MHz Calibration Reference bit mask. */
3793 #define OSC_RC32MCREF_bp 1 /* 32MHz Calibration Reference bit position. */
3794 
3795 #define OSC_RC2MCREF_bm 0x01 /* 2MHz Calibration Reference bit mask. */
3796 #define OSC_RC2MCREF_bp 0 /* 2MHz Calibration Reference bit position. */
3797 
3798 
3799 /* DFLL - DFLL */
3800 /* DFLL.CTRL bit masks and bit positions */
3801 #define DFLL_ENABLE_bm 0x01 /* DFLL Enable bit mask. */
3802 #define DFLL_ENABLE_bp 0 /* DFLL Enable bit position. */
3803 
3804 
3805 /* DFLL.CALA bit masks and bit positions */
3806 #define DFLL_CALL_gm 0x7F /* DFLL Calibration bits [6:0] group mask. */
3807 #define DFLL_CALL_gp 0 /* DFLL Calibration bits [6:0] group position. */
3808 #define DFLL_CALL0_bm (1<<0) /* DFLL Calibration bits [6:0] bit 0 mask. */
3809 #define DFLL_CALL0_bp 0 /* DFLL Calibration bits [6:0] bit 0 position. */
3810 #define DFLL_CALL1_bm (1<<1) /* DFLL Calibration bits [6:0] bit 1 mask. */
3811 #define DFLL_CALL1_bp 1 /* DFLL Calibration bits [6:0] bit 1 position. */
3812 #define DFLL_CALL2_bm (1<<2) /* DFLL Calibration bits [6:0] bit 2 mask. */
3813 #define DFLL_CALL2_bp 2 /* DFLL Calibration bits [6:0] bit 2 position. */
3814 #define DFLL_CALL3_bm (1<<3) /* DFLL Calibration bits [6:0] bit 3 mask. */
3815 #define DFLL_CALL3_bp 3 /* DFLL Calibration bits [6:0] bit 3 position. */
3816 #define DFLL_CALL4_bm (1<<4) /* DFLL Calibration bits [6:0] bit 4 mask. */
3817 #define DFLL_CALL4_bp 4 /* DFLL Calibration bits [6:0] bit 4 position. */
3818 #define DFLL_CALL5_bm (1<<5) /* DFLL Calibration bits [6:0] bit 5 mask. */
3819 #define DFLL_CALL5_bp 5 /* DFLL Calibration bits [6:0] bit 5 position. */
3820 #define DFLL_CALL6_bm (1<<6) /* DFLL Calibration bits [6:0] bit 6 mask. */
3821 #define DFLL_CALL6_bp 6 /* DFLL Calibration bits [6:0] bit 6 position. */
3822 
3823 
3824 /* DFLL.CALB bit masks and bit positions */
3825 #define DFLL_CALH_gm 0x3F /* DFLL Calibration bits [12:7] group mask. */
3826 #define DFLL_CALH_gp 0 /* DFLL Calibration bits [12:7] group position. */
3827 #define DFLL_CALH0_bm (1<<0) /* DFLL Calibration bits [12:7] bit 0 mask. */
3828 #define DFLL_CALH0_bp 0 /* DFLL Calibration bits [12:7] bit 0 position. */
3829 #define DFLL_CALH1_bm (1<<1) /* DFLL Calibration bits [12:7] bit 1 mask. */
3830 #define DFLL_CALH1_bp 1 /* DFLL Calibration bits [12:7] bit 1 position. */
3831 #define DFLL_CALH2_bm (1<<2) /* DFLL Calibration bits [12:7] bit 2 mask. */
3832 #define DFLL_CALH2_bp 2 /* DFLL Calibration bits [12:7] bit 2 position. */
3833 #define DFLL_CALH3_bm (1<<3) /* DFLL Calibration bits [12:7] bit 3 mask. */
3834 #define DFLL_CALH3_bp 3 /* DFLL Calibration bits [12:7] bit 3 position. */
3835 #define DFLL_CALH4_bm (1<<4) /* DFLL Calibration bits [12:7] bit 4 mask. */
3836 #define DFLL_CALH4_bp 4 /* DFLL Calibration bits [12:7] bit 4 position. */
3837 #define DFLL_CALH5_bm (1<<5) /* DFLL Calibration bits [12:7] bit 5 mask. */
3838 #define DFLL_CALH5_bp 5 /* DFLL Calibration bits [12:7] bit 5 position. */
3839 
3840 
3841 /* RST - Reset */
3842 /* RST.STATUS bit masks and bit positions */
3843 #define RST_SDRF_bm 0x40 /* Spike Detection Reset Flag bit mask. */
3844 #define RST_SDRF_bp 6 /* Spike Detection Reset Flag bit position. */
3845 
3846 #define RST_SRF_bm 0x20 /* Software Reset Flag bit mask. */
3847 #define RST_SRF_bp 5 /* Software Reset Flag bit position. */
3848 
3849 #define RST_PDIRF_bm 0x10 /* Programming and Debug Interface Interface Reset Flag bit mask. */
3850 #define RST_PDIRF_bp 4 /* Programming and Debug Interface Interface Reset Flag bit position. */
3851 
3852 #define RST_WDRF_bm 0x08 /* Watchdog Reset Flag bit mask. */
3853 #define RST_WDRF_bp 3 /* Watchdog Reset Flag bit position. */
3854 
3855 #define RST_BORF_bm 0x04 /* Brown-out Reset Flag bit mask. */
3856 #define RST_BORF_bp 2 /* Brown-out Reset Flag bit position. */
3857 
3858 #define RST_EXTRF_bm 0x02 /* External Reset Flag bit mask. */
3859 #define RST_EXTRF_bp 1 /* External Reset Flag bit position. */
3860 
3861 #define RST_PORF_bm 0x01 /* Power-on Reset Flag bit mask. */
3862 #define RST_PORF_bp 0 /* Power-on Reset Flag bit position. */
3863 
3864 
3865 /* RST.CTRL bit masks and bit positions */
3866 #define RST_SWRST_bm 0x01 /* Software Reset bit mask. */
3867 #define RST_SWRST_bp 0 /* Software Reset bit position. */
3868 
3869 
3870 /* WDT - Watch-Dog Timer */
3871 /* WDT.CTRL bit masks and bit positions */
3872 #define WDT_PER_gm 0x3C /* Period group mask. */
3873 #define WDT_PER_gp 2 /* Period group position. */
3874 #define WDT_PER0_bm (1<<2) /* Period bit 0 mask. */
3875 #define WDT_PER0_bp 2 /* Period bit 0 position. */
3876 #define WDT_PER1_bm (1<<3) /* Period bit 1 mask. */
3877 #define WDT_PER1_bp 3 /* Period bit 1 position. */
3878 #define WDT_PER2_bm (1<<4) /* Period bit 2 mask. */
3879 #define WDT_PER2_bp 4 /* Period bit 2 position. */
3880 #define WDT_PER3_bm (1<<5) /* Period bit 3 mask. */
3881 #define WDT_PER3_bp 5 /* Period bit 3 position. */
3882 
3883 #define WDT_ENABLE_bm 0x02 /* Enable bit mask. */
3884 #define WDT_ENABLE_bp 1 /* Enable bit position. */
3885 
3886 #define WDT_CEN_bm 0x01 /* Change Enable bit mask. */
3887 #define WDT_CEN_bp 0 /* Change Enable bit position. */
3888 
3889 
3890 /* WDT.WINCTRL bit masks and bit positions */
3891 #define WDT_WPER_gm 0x3C /* Windowed Mode Period group mask. */
3892 #define WDT_WPER_gp 2 /* Windowed Mode Period group position. */
3893 #define WDT_WPER0_bm (1<<2) /* Windowed Mode Period bit 0 mask. */
3894 #define WDT_WPER0_bp 2 /* Windowed Mode Period bit 0 position. */
3895 #define WDT_WPER1_bm (1<<3) /* Windowed Mode Period bit 1 mask. */
3896 #define WDT_WPER1_bp 3 /* Windowed Mode Period bit 1 position. */
3897 #define WDT_WPER2_bm (1<<4) /* Windowed Mode Period bit 2 mask. */
3898 #define WDT_WPER2_bp 4 /* Windowed Mode Period bit 2 position. */
3899 #define WDT_WPER3_bm (1<<5) /* Windowed Mode Period bit 3 mask. */
3900 #define WDT_WPER3_bp 5 /* Windowed Mode Period bit 3 position. */
3901 
3902 #define WDT_WEN_bm 0x02 /* Windowed Mode Enable bit mask. */
3903 #define WDT_WEN_bp 1 /* Windowed Mode Enable bit position. */
3904 
3905 #define WDT_WCEN_bm 0x01 /* Windowed Mode Change Enable bit mask. */
3906 #define WDT_WCEN_bp 0 /* Windowed Mode Change Enable bit position. */
3907 
3908 
3909 /* WDT.STATUS bit masks and bit positions */
3910 #define WDT_SYNCBUSY_bm 0x01 /* Syncronization busy bit mask. */
3911 #define WDT_SYNCBUSY_bp 0 /* Syncronization busy bit position. */
3912 
3913 
3914 /* MCU - MCU Control */
3915 /* MCU.MCUCR bit masks and bit positions */
3916 #define MCU_JTAGD_bm 0x01 /* JTAG Disable bit mask. */
3917 #define MCU_JTAGD_bp 0 /* JTAG Disable bit position. */
3918 
3919 
3920 /* MCU.EVSYSLOCK bit masks and bit positions */
3921 #define MCU_EVSYS1LOCK_bm 0x10 /* Event Channel 4-7 Lock bit mask. */
3922 #define MCU_EVSYS1LOCK_bp 4 /* Event Channel 4-7 Lock bit position. */
3923 
3924 #define MCU_EVSYS0LOCK_bm 0x01 /* Event Channel 0-3 Lock bit mask. */
3925 #define MCU_EVSYS0LOCK_bp 0 /* Event Channel 0-3 Lock bit position. */
3926 
3927 
3928 /* MCU.AWEXLOCK bit masks and bit positions */
3929 #define MCU_AWEXELOCK_bm 0x04 /* AWeX on T/C E0 Lock bit mask. */
3930 #define MCU_AWEXELOCK_bp 2 /* AWeX on T/C E0 Lock bit position. */
3931 
3932 #define MCU_AWEXCLOCK_bm 0x01 /* AWeX on T/C C0 Lock bit mask. */
3933 #define MCU_AWEXCLOCK_bp 0 /* AWeX on T/C C0 Lock bit position. */
3934 
3935 
3936 /* PMIC - Programmable Multi-level Interrupt Controller */
3937 /* PMIC.STATUS bit masks and bit positions */
3938 #define PMIC_NMIEX_bm 0x80 /* Non-maskable Interrupt Executing bit mask. */
3939 #define PMIC_NMIEX_bp 7 /* Non-maskable Interrupt Executing bit position. */
3940 
3941 #define PMIC_HILVLEX_bm 0x04 /* High Level Interrupt Executing bit mask. */
3942 #define PMIC_HILVLEX_bp 2 /* High Level Interrupt Executing bit position. */
3943 
3944 #define PMIC_MEDLVLEX_bm 0x02 /* Medium Level Interrupt Executing bit mask. */
3945 #define PMIC_MEDLVLEX_bp 1 /* Medium Level Interrupt Executing bit position. */
3946 
3947 #define PMIC_LOLVLEX_bm 0x01 /* Low Level Interrupt Executing bit mask. */
3948 #define PMIC_LOLVLEX_bp 0 /* Low Level Interrupt Executing bit position. */
3949 
3950 
3951 /* PMIC.CTRL bit masks and bit positions */
3952 #define PMIC_RREN_bm 0x80 /* Round-Robin Priority Enable bit mask. */
3953 #define PMIC_RREN_bp 7 /* Round-Robin Priority Enable bit position. */
3954 
3955 #define PMIC_IVSEL_bm 0x40 /* Interrupt Vector Select bit mask. */
3956 #define PMIC_IVSEL_bp 6 /* Interrupt Vector Select bit position. */
3957 
3958 #define PMIC_HILVLEN_bm 0x04 /* High Level Enable bit mask. */
3959 #define PMIC_HILVLEN_bp 2 /* High Level Enable bit position. */
3960 
3961 #define PMIC_MEDLVLEN_bm 0x02 /* Medium Level Enable bit mask. */
3962 #define PMIC_MEDLVLEN_bp 1 /* Medium Level Enable bit position. */
3963 
3964 #define PMIC_LOLVLEN_bm 0x01 /* Low Level Enable bit mask. */
3965 #define PMIC_LOLVLEN_bp 0 /* Low Level Enable bit position. */
3966 
3967 
3968 /* DMA - DMA Controller */
3969 /* DMA_CH.CTRLA bit masks and bit positions */
3970 #define DMA_CH_ENABLE_bm 0x80 /* Channel Enable bit mask. */
3971 #define DMA_CH_ENABLE_bp 7 /* Channel Enable bit position. */
3972 
3973 #define DMA_CH_RESET_bm 0x40 /* Channel Software Reset bit mask. */
3974 #define DMA_CH_RESET_bp 6 /* Channel Software Reset bit position. */
3975 
3976 #define DMA_CH_REPEAT_bm 0x20 /* Channel Repeat Mode bit mask. */
3977 #define DMA_CH_REPEAT_bp 5 /* Channel Repeat Mode bit position. */
3978 
3979 #define DMA_CH_TRFREQ_bm 0x10 /* Channel Transfer Request bit mask. */
3980 #define DMA_CH_TRFREQ_bp 4 /* Channel Transfer Request bit position. */
3981 
3982 #define DMA_CH_SINGLE_bm 0x04 /* Channel Single Shot Data Transfer bit mask. */
3983 #define DMA_CH_SINGLE_bp 2 /* Channel Single Shot Data Transfer bit position. */
3984 
3985 #define DMA_CH_BURSTLEN_gm 0x03 /* Channel Transfer Mode group mask. */
3986 #define DMA_CH_BURSTLEN_gp 0 /* Channel Transfer Mode group position. */
3987 #define DMA_CH_BURSTLEN0_bm (1<<0) /* Channel Transfer Mode bit 0 mask. */
3988 #define DMA_CH_BURSTLEN0_bp 0 /* Channel Transfer Mode bit 0 position. */
3989 #define DMA_CH_BURSTLEN1_bm (1<<1) /* Channel Transfer Mode bit 1 mask. */
3990 #define DMA_CH_BURSTLEN1_bp 1 /* Channel Transfer Mode bit 1 position. */
3991 
3992 
3993 /* DMA_CH.CTRLB bit masks and bit positions */
3994 #define DMA_CH_CHBUSY_bm 0x80 /* Block Transfer Busy bit mask. */
3995 #define DMA_CH_CHBUSY_bp 7 /* Block Transfer Busy bit position. */
3996 
3997 #define DMA_CH_CHPEND_bm 0x40 /* Block Transfer Pending bit mask. */
3998 #define DMA_CH_CHPEND_bp 6 /* Block Transfer Pending bit position. */
3999 
4000 #define DMA_CH_ERRIF_bm 0x20 /* Block Transfer Error Interrupt Flag bit mask. */
4001 #define DMA_CH_ERRIF_bp 5 /* Block Transfer Error Interrupt Flag bit position. */
4002 
4003 #define DMA_CH_TRNIF_bm 0x10 /* Transaction Complete Interrup Flag bit mask. */
4004 #define DMA_CH_TRNIF_bp 4 /* Transaction Complete Interrup Flag bit position. */
4005 
4006 #define DMA_CH_ERRINTLVL_gm 0x0C /* Transfer Error Interrupt Level group mask. */
4007 #define DMA_CH_ERRINTLVL_gp 2 /* Transfer Error Interrupt Level group position. */
4008 #define DMA_CH_ERRINTLVL0_bm (1<<2) /* Transfer Error Interrupt Level bit 0 mask. */
4009 #define DMA_CH_ERRINTLVL0_bp 2 /* Transfer Error Interrupt Level bit 0 position. */
4010 #define DMA_CH_ERRINTLVL1_bm (1<<3) /* Transfer Error Interrupt Level bit 1 mask. */
4011 #define DMA_CH_ERRINTLVL1_bp 3 /* Transfer Error Interrupt Level bit 1 position. */
4012 
4013 #define DMA_CH_TRNINTLVL_gm 0x03 /* Transaction Complete Interrupt Level group mask. */
4014 #define DMA_CH_TRNINTLVL_gp 0 /* Transaction Complete Interrupt Level group position. */
4015 #define DMA_CH_TRNINTLVL0_bm (1<<0) /* Transaction Complete Interrupt Level bit 0 mask. */
4016 #define DMA_CH_TRNINTLVL0_bp 0 /* Transaction Complete Interrupt Level bit 0 position. */
4017 #define DMA_CH_TRNINTLVL1_bm (1<<1) /* Transaction Complete Interrupt Level bit 1 mask. */
4018 #define DMA_CH_TRNINTLVL1_bp 1 /* Transaction Complete Interrupt Level bit 1 position. */
4019 
4020 
4021 /* DMA_CH.ADDRCTRL bit masks and bit positions */
4022 #define DMA_CH_SRCRELOAD_gm 0xC0 /* Channel Source Address Reload group mask. */
4023 #define DMA_CH_SRCRELOAD_gp 6 /* Channel Source Address Reload group position. */
4024 #define DMA_CH_SRCRELOAD0_bm (1<<6) /* Channel Source Address Reload bit 0 mask. */
4025 #define DMA_CH_SRCRELOAD0_bp 6 /* Channel Source Address Reload bit 0 position. */
4026 #define DMA_CH_SRCRELOAD1_bm (1<<7) /* Channel Source Address Reload bit 1 mask. */
4027 #define DMA_CH_SRCRELOAD1_bp 7 /* Channel Source Address Reload bit 1 position. */
4028 
4029 #define DMA_CH_SRCDIR_gm 0x30 /* Channel Source Address Mode group mask. */
4030 #define DMA_CH_SRCDIR_gp 4 /* Channel Source Address Mode group position. */
4031 #define DMA_CH_SRCDIR0_bm (1<<4) /* Channel Source Address Mode bit 0 mask. */
4032 #define DMA_CH_SRCDIR0_bp 4 /* Channel Source Address Mode bit 0 position. */
4033 #define DMA_CH_SRCDIR1_bm (1<<5) /* Channel Source Address Mode bit 1 mask. */
4034 #define DMA_CH_SRCDIR1_bp 5 /* Channel Source Address Mode bit 1 position. */
4035 
4036 #define DMA_CH_DESTRELOAD_gm 0x0C /* Channel Destination Address Reload group mask. */
4037 #define DMA_CH_DESTRELOAD_gp 2 /* Channel Destination Address Reload group position. */
4038 #define DMA_CH_DESTRELOAD0_bm (1<<2) /* Channel Destination Address Reload bit 0 mask. */
4039 #define DMA_CH_DESTRELOAD0_bp 2 /* Channel Destination Address Reload bit 0 position. */
4040 #define DMA_CH_DESTRELOAD1_bm (1<<3) /* Channel Destination Address Reload bit 1 mask. */
4041 #define DMA_CH_DESTRELOAD1_bp 3 /* Channel Destination Address Reload bit 1 position. */
4042 
4043 #define DMA_CH_DESTDIR_gm 0x03 /* Channel Destination Address Mode group mask. */
4044 #define DMA_CH_DESTDIR_gp 0 /* Channel Destination Address Mode group position. */
4045 #define DMA_CH_DESTDIR0_bm (1<<0) /* Channel Destination Address Mode bit 0 mask. */
4046 #define DMA_CH_DESTDIR0_bp 0 /* Channel Destination Address Mode bit 0 position. */
4047 #define DMA_CH_DESTDIR1_bm (1<<1) /* Channel Destination Address Mode bit 1 mask. */
4048 #define DMA_CH_DESTDIR1_bp 1 /* Channel Destination Address Mode bit 1 position. */
4049 
4050 
4051 /* DMA_CH.TRIGSRC bit masks and bit positions */
4052 #define DMA_CH_TRIGSRC_gm 0xFF /* Channel Trigger Source group mask. */
4053 #define DMA_CH_TRIGSRC_gp 0 /* Channel Trigger Source group position. */
4054 #define DMA_CH_TRIGSRC0_bm (1<<0) /* Channel Trigger Source bit 0 mask. */
4055 #define DMA_CH_TRIGSRC0_bp 0 /* Channel Trigger Source bit 0 position. */
4056 #define DMA_CH_TRIGSRC1_bm (1<<1) /* Channel Trigger Source bit 1 mask. */
4057 #define DMA_CH_TRIGSRC1_bp 1 /* Channel Trigger Source bit 1 position. */
4058 #define DMA_CH_TRIGSRC2_bm (1<<2) /* Channel Trigger Source bit 2 mask. */
4059 #define DMA_CH_TRIGSRC2_bp 2 /* Channel Trigger Source bit 2 position. */
4060 #define DMA_CH_TRIGSRC3_bm (1<<3) /* Channel Trigger Source bit 3 mask. */
4061 #define DMA_CH_TRIGSRC3_bp 3 /* Channel Trigger Source bit 3 position. */
4062 #define DMA_CH_TRIGSRC4_bm (1<<4) /* Channel Trigger Source bit 4 mask. */
4063 #define DMA_CH_TRIGSRC4_bp 4 /* Channel Trigger Source bit 4 position. */
4064 #define DMA_CH_TRIGSRC5_bm (1<<5) /* Channel Trigger Source bit 5 mask. */
4065 #define DMA_CH_TRIGSRC5_bp 5 /* Channel Trigger Source bit 5 position. */
4066 #define DMA_CH_TRIGSRC6_bm (1<<6) /* Channel Trigger Source bit 6 mask. */
4067 #define DMA_CH_TRIGSRC6_bp 6 /* Channel Trigger Source bit 6 position. */
4068 #define DMA_CH_TRIGSRC7_bm (1<<7) /* Channel Trigger Source bit 7 mask. */
4069 #define DMA_CH_TRIGSRC7_bp 7 /* Channel Trigger Source bit 7 position. */
4070 
4071 
4072 /* DMA.CTRL bit masks and bit positions */
4073 #define DMA_ENABLE_bm 0x80 /* Enable bit mask. */
4074 #define DMA_ENABLE_bp 7 /* Enable bit position. */
4075 
4076 #define DMA_RESET_bm 0x40 /* Software Reset bit mask. */
4077 #define DMA_RESET_bp 6 /* Software Reset bit position. */
4078 
4079 #define DMA_DBUFMODE_gm 0x0C /* Double Buffering Mode group mask. */
4080 #define DMA_DBUFMODE_gp 2 /* Double Buffering Mode group position. */
4081 #define DMA_DBUFMODE0_bm (1<<2) /* Double Buffering Mode bit 0 mask. */
4082 #define DMA_DBUFMODE0_bp 2 /* Double Buffering Mode bit 0 position. */
4083 #define DMA_DBUFMODE1_bm (1<<3) /* Double Buffering Mode bit 1 mask. */
4084 #define DMA_DBUFMODE1_bp 3 /* Double Buffering Mode bit 1 position. */
4085 
4086 #define DMA_PRIMODE_gm 0x03 /* Channel Priority Mode group mask. */
4087 #define DMA_PRIMODE_gp 0 /* Channel Priority Mode group position. */
4088 #define DMA_PRIMODE0_bm (1<<0) /* Channel Priority Mode bit 0 mask. */
4089 #define DMA_PRIMODE0_bp 0 /* Channel Priority Mode bit 0 position. */
4090 #define DMA_PRIMODE1_bm (1<<1) /* Channel Priority Mode bit 1 mask. */
4091 #define DMA_PRIMODE1_bp 1 /* Channel Priority Mode bit 1 position. */
4092 
4093 
4094 /* DMA.INTFLAGS bit masks and bit positions */
4095 #define DMA_CH3ERRIF_bm 0x80 /* Channel 3 Block Transfer Error Interrupt Flag bit mask. */
4096 #define DMA_CH3ERRIF_bp 7 /* Channel 3 Block Transfer Error Interrupt Flag bit position. */
4097 
4098 #define DMA_CH2ERRIF_bm 0x40 /* Channel 2 Block Transfer Error Interrupt Flag bit mask. */
4099 #define DMA_CH2ERRIF_bp 6 /* Channel 2 Block Transfer Error Interrupt Flag bit position. */
4100 
4101 #define DMA_CH1ERRIF_bm 0x20 /* Channel 1 Block Transfer Error Interrupt Flag bit mask. */
4102 #define DMA_CH1ERRIF_bp 5 /* Channel 1 Block Transfer Error Interrupt Flag bit position. */
4103 
4104 #define DMA_CH0ERRIF_bm 0x10 /* Channel 0 Block Transfer Error Interrupt Flag bit mask. */
4105 #define DMA_CH0ERRIF_bp 4 /* Channel 0 Block Transfer Error Interrupt Flag bit position. */
4106 
4107 #define DMA_CH3TRNIF_bm 0x08 /* Channel 3 Transaction Complete Interrupt Flag bit mask. */
4108 #define DMA_CH3TRNIF_bp 3 /* Channel 3 Transaction Complete Interrupt Flag bit position. */
4109 
4110 #define DMA_CH2TRNIF_bm 0x04 /* Channel 2 Transaction Complete Interrupt Flag bit mask. */
4111 #define DMA_CH2TRNIF_bp 2 /* Channel 2 Transaction Complete Interrupt Flag bit position. */
4112 
4113 #define DMA_CH1TRNIF_bm 0x02 /* Channel 1 Transaction Complete Interrupt Flag bit mask. */
4114 #define DMA_CH1TRNIF_bp 1 /* Channel 1 Transaction Complete Interrupt Flag bit position. */
4115 
4116 #define DMA_CH0TRNIF_bm 0x01 /* Channel 0 Transaction Complete Interrupt Flag bit mask. */
4117 #define DMA_CH0TRNIF_bp 0 /* Channel 0 Transaction Complete Interrupt Flag bit position. */
4118 
4119 
4120 /* DMA.STATUS bit masks and bit positions */
4121 #define DMA_CH3BUSY_bm 0x80 /* Channel 3 Block Transfer Busy bit mask. */
4122 #define DMA_CH3BUSY_bp 7 /* Channel 3 Block Transfer Busy bit position. */
4123 
4124 #define DMA_CH2BUSY_bm 0x40 /* Channel 2 Block Transfer Busy bit mask. */
4125 #define DMA_CH2BUSY_bp 6 /* Channel 2 Block Transfer Busy bit position. */
4126 
4127 #define DMA_CH1BUSY_bm 0x20 /* Channel 1 Block Transfer Busy bit mask. */
4128 #define DMA_CH1BUSY_bp 5 /* Channel 1 Block Transfer Busy bit position. */
4129 
4130 #define DMA_CH0BUSY_bm 0x10 /* Channel 0 Block Transfer Busy bit mask. */
4131 #define DMA_CH0BUSY_bp 4 /* Channel 0 Block Transfer Busy bit position. */
4132 
4133 #define DMA_CH3PEND_bm 0x08 /* Channel 3 Block Transfer Pending bit mask. */
4134 #define DMA_CH3PEND_bp 3 /* Channel 3 Block Transfer Pending bit position. */
4135 
4136 #define DMA_CH2PEND_bm 0x04 /* Channel 2 Block Transfer Pending bit mask. */
4137 #define DMA_CH2PEND_bp 2 /* Channel 2 Block Transfer Pending bit position. */
4138 
4139 #define DMA_CH1PEND_bm 0x02 /* Channel 1 Block Transfer Pending bit mask. */
4140 #define DMA_CH1PEND_bp 1 /* Channel 1 Block Transfer Pending bit position. */
4141 
4142 #define DMA_CH0PEND_bm 0x01 /* Channel 0 Block Transfer Pending bit mask. */
4143 #define DMA_CH0PEND_bp 0 /* Channel 0 Block Transfer Pending bit position. */
4144 
4145 
4146 /* EVSYS - Event System */
4147 /* EVSYS.CH0MUX bit masks and bit positions */
4148 #define EVSYS_CHMUX_gm 0xFF /* Event Channel 0 Multiplexer group mask. */
4149 #define EVSYS_CHMUX_gp 0 /* Event Channel 0 Multiplexer group position. */
4150 #define EVSYS_CHMUX0_bm (1<<0) /* Event Channel 0 Multiplexer bit 0 mask. */
4151 #define EVSYS_CHMUX0_bp 0 /* Event Channel 0 Multiplexer bit 0 position. */
4152 #define EVSYS_CHMUX1_bm (1<<1) /* Event Channel 0 Multiplexer bit 1 mask. */
4153 #define EVSYS_CHMUX1_bp 1 /* Event Channel 0 Multiplexer bit 1 position. */
4154 #define EVSYS_CHMUX2_bm (1<<2) /* Event Channel 0 Multiplexer bit 2 mask. */
4155 #define EVSYS_CHMUX2_bp 2 /* Event Channel 0 Multiplexer bit 2 position. */
4156 #define EVSYS_CHMUX3_bm (1<<3) /* Event Channel 0 Multiplexer bit 3 mask. */
4157 #define EVSYS_CHMUX3_bp 3 /* Event Channel 0 Multiplexer bit 3 position. */
4158 #define EVSYS_CHMUX4_bm (1<<4) /* Event Channel 0 Multiplexer bit 4 mask. */
4159 #define EVSYS_CHMUX4_bp 4 /* Event Channel 0 Multiplexer bit 4 position. */
4160 #define EVSYS_CHMUX5_bm (1<<5) /* Event Channel 0 Multiplexer bit 5 mask. */
4161 #define EVSYS_CHMUX5_bp 5 /* Event Channel 0 Multiplexer bit 5 position. */
4162 #define EVSYS_CHMUX6_bm (1<<6) /* Event Channel 0 Multiplexer bit 6 mask. */
4163 #define EVSYS_CHMUX6_bp 6 /* Event Channel 0 Multiplexer bit 6 position. */
4164 #define EVSYS_CHMUX7_bm (1<<7) /* Event Channel 0 Multiplexer bit 7 mask. */
4165 #define EVSYS_CHMUX7_bp 7 /* Event Channel 0 Multiplexer bit 7 position. */
4166 
4167 
4168 /* EVSYS.CH1MUX bit masks and bit positions */
4169 /* EVSYS_CHMUX_gm Predefined. */
4170 /* EVSYS_CHMUX_gp Predefined. */
4171 /* EVSYS_CHMUX0_bm Predefined. */
4172 /* EVSYS_CHMUX0_bp Predefined. */
4173 /* EVSYS_CHMUX1_bm Predefined. */
4174 /* EVSYS_CHMUX1_bp Predefined. */
4175 /* EVSYS_CHMUX2_bm Predefined. */
4176 /* EVSYS_CHMUX2_bp Predefined. */
4177 /* EVSYS_CHMUX3_bm Predefined. */
4178 /* EVSYS_CHMUX3_bp Predefined. */
4179 /* EVSYS_CHMUX4_bm Predefined. */
4180 /* EVSYS_CHMUX4_bp Predefined. */
4181 /* EVSYS_CHMUX5_bm Predefined. */
4182 /* EVSYS_CHMUX5_bp Predefined. */
4183 /* EVSYS_CHMUX6_bm Predefined. */
4184 /* EVSYS_CHMUX6_bp Predefined. */
4185 /* EVSYS_CHMUX7_bm Predefined. */
4186 /* EVSYS_CHMUX7_bp Predefined. */
4187 
4188 
4189 /* EVSYS.CH2MUX bit masks and bit positions */
4190 /* EVSYS_CHMUX_gm Predefined. */
4191 /* EVSYS_CHMUX_gp Predefined. */
4192 /* EVSYS_CHMUX0_bm Predefined. */
4193 /* EVSYS_CHMUX0_bp Predefined. */
4194 /* EVSYS_CHMUX1_bm Predefined. */
4195 /* EVSYS_CHMUX1_bp Predefined. */
4196 /* EVSYS_CHMUX2_bm Predefined. */
4197 /* EVSYS_CHMUX2_bp Predefined. */
4198 /* EVSYS_CHMUX3_bm Predefined. */
4199 /* EVSYS_CHMUX3_bp Predefined. */
4200 /* EVSYS_CHMUX4_bm Predefined. */
4201 /* EVSYS_CHMUX4_bp Predefined. */
4202 /* EVSYS_CHMUX5_bm Predefined. */
4203 /* EVSYS_CHMUX5_bp Predefined. */
4204 /* EVSYS_CHMUX6_bm Predefined. */
4205 /* EVSYS_CHMUX6_bp Predefined. */
4206 /* EVSYS_CHMUX7_bm Predefined. */
4207 /* EVSYS_CHMUX7_bp Predefined. */
4208 
4209 
4210 /* EVSYS.CH3MUX bit masks and bit positions */
4211 /* EVSYS_CHMUX_gm Predefined. */
4212 /* EVSYS_CHMUX_gp Predefined. */
4213 /* EVSYS_CHMUX0_bm Predefined. */
4214 /* EVSYS_CHMUX0_bp Predefined. */
4215 /* EVSYS_CHMUX1_bm Predefined. */
4216 /* EVSYS_CHMUX1_bp Predefined. */
4217 /* EVSYS_CHMUX2_bm Predefined. */
4218 /* EVSYS_CHMUX2_bp Predefined. */
4219 /* EVSYS_CHMUX3_bm Predefined. */
4220 /* EVSYS_CHMUX3_bp Predefined. */
4221 /* EVSYS_CHMUX4_bm Predefined. */
4222 /* EVSYS_CHMUX4_bp Predefined. */
4223 /* EVSYS_CHMUX5_bm Predefined. */
4224 /* EVSYS_CHMUX5_bp Predefined. */
4225 /* EVSYS_CHMUX6_bm Predefined. */
4226 /* EVSYS_CHMUX6_bp Predefined. */
4227 /* EVSYS_CHMUX7_bm Predefined. */
4228 /* EVSYS_CHMUX7_bp Predefined. */
4229 
4230 
4231 /* EVSYS.CH4MUX bit masks and bit positions */
4232 /* EVSYS_CHMUX_gm Predefined. */
4233 /* EVSYS_CHMUX_gp Predefined. */
4234 /* EVSYS_CHMUX0_bm Predefined. */
4235 /* EVSYS_CHMUX0_bp Predefined. */
4236 /* EVSYS_CHMUX1_bm Predefined. */
4237 /* EVSYS_CHMUX1_bp Predefined. */
4238 /* EVSYS_CHMUX2_bm Predefined. */
4239 /* EVSYS_CHMUX2_bp Predefined. */
4240 /* EVSYS_CHMUX3_bm Predefined. */
4241 /* EVSYS_CHMUX3_bp Predefined. */
4242 /* EVSYS_CHMUX4_bm Predefined. */
4243 /* EVSYS_CHMUX4_bp Predefined. */
4244 /* EVSYS_CHMUX5_bm Predefined. */
4245 /* EVSYS_CHMUX5_bp Predefined. */
4246 /* EVSYS_CHMUX6_bm Predefined. */
4247 /* EVSYS_CHMUX6_bp Predefined. */
4248 /* EVSYS_CHMUX7_bm Predefined. */
4249 /* EVSYS_CHMUX7_bp Predefined. */
4250 
4251 
4252 /* EVSYS.CH5MUX bit masks and bit positions */
4253 /* EVSYS_CHMUX_gm Predefined. */
4254 /* EVSYS_CHMUX_gp Predefined. */
4255 /* EVSYS_CHMUX0_bm Predefined. */
4256 /* EVSYS_CHMUX0_bp Predefined. */
4257 /* EVSYS_CHMUX1_bm Predefined. */
4258 /* EVSYS_CHMUX1_bp Predefined. */
4259 /* EVSYS_CHMUX2_bm Predefined. */
4260 /* EVSYS_CHMUX2_bp Predefined. */
4261 /* EVSYS_CHMUX3_bm Predefined. */
4262 /* EVSYS_CHMUX3_bp Predefined. */
4263 /* EVSYS_CHMUX4_bm Predefined. */
4264 /* EVSYS_CHMUX4_bp Predefined. */
4265 /* EVSYS_CHMUX5_bm Predefined. */
4266 /* EVSYS_CHMUX5_bp Predefined. */
4267 /* EVSYS_CHMUX6_bm Predefined. */
4268 /* EVSYS_CHMUX6_bp Predefined. */
4269 /* EVSYS_CHMUX7_bm Predefined. */
4270 /* EVSYS_CHMUX7_bp Predefined. */
4271 
4272 
4273 /* EVSYS.CH6MUX bit masks and bit positions */
4274 /* EVSYS_CHMUX_gm Predefined. */
4275 /* EVSYS_CHMUX_gp Predefined. */
4276 /* EVSYS_CHMUX0_bm Predefined. */
4277 /* EVSYS_CHMUX0_bp Predefined. */
4278 /* EVSYS_CHMUX1_bm Predefined. */
4279 /* EVSYS_CHMUX1_bp Predefined. */
4280 /* EVSYS_CHMUX2_bm Predefined. */
4281 /* EVSYS_CHMUX2_bp Predefined. */
4282 /* EVSYS_CHMUX3_bm Predefined. */
4283 /* EVSYS_CHMUX3_bp Predefined. */
4284 /* EVSYS_CHMUX4_bm Predefined. */
4285 /* EVSYS_CHMUX4_bp Predefined. */
4286 /* EVSYS_CHMUX5_bm Predefined. */
4287 /* EVSYS_CHMUX5_bp Predefined. */
4288 /* EVSYS_CHMUX6_bm Predefined. */
4289 /* EVSYS_CHMUX6_bp Predefined. */
4290 /* EVSYS_CHMUX7_bm Predefined. */
4291 /* EVSYS_CHMUX7_bp Predefined. */
4292 
4293 
4294 /* EVSYS.CH7MUX bit masks and bit positions */
4295 /* EVSYS_CHMUX_gm Predefined. */
4296 /* EVSYS_CHMUX_gp Predefined. */
4297 /* EVSYS_CHMUX0_bm Predefined. */
4298 /* EVSYS_CHMUX0_bp Predefined. */
4299 /* EVSYS_CHMUX1_bm Predefined. */
4300 /* EVSYS_CHMUX1_bp Predefined. */
4301 /* EVSYS_CHMUX2_bm Predefined. */
4302 /* EVSYS_CHMUX2_bp Predefined. */
4303 /* EVSYS_CHMUX3_bm Predefined. */
4304 /* EVSYS_CHMUX3_bp Predefined. */
4305 /* EVSYS_CHMUX4_bm Predefined. */
4306 /* EVSYS_CHMUX4_bp Predefined. */
4307 /* EVSYS_CHMUX5_bm Predefined. */
4308 /* EVSYS_CHMUX5_bp Predefined. */
4309 /* EVSYS_CHMUX6_bm Predefined. */
4310 /* EVSYS_CHMUX6_bp Predefined. */
4311 /* EVSYS_CHMUX7_bm Predefined. */
4312 /* EVSYS_CHMUX7_bp Predefined. */
4313 
4314 
4315 /* EVSYS.CH0CTRL bit masks and bit positions */
4316 #define EVSYS_QDIRM_gm 0x60 /* Quadrature Decoder Index Recognition Mode group mask. */
4317 #define EVSYS_QDIRM_gp 5 /* Quadrature Decoder Index Recognition Mode group position. */
4318 #define EVSYS_QDIRM0_bm (1<<5) /* Quadrature Decoder Index Recognition Mode bit 0 mask. */
4319 #define EVSYS_QDIRM0_bp 5 /* Quadrature Decoder Index Recognition Mode bit 0 position. */
4320 #define EVSYS_QDIRM1_bm (1<<6) /* Quadrature Decoder Index Recognition Mode bit 1 mask. */
4321 #define EVSYS_QDIRM1_bp 6 /* Quadrature Decoder Index Recognition Mode bit 1 position. */
4322 
4323 #define EVSYS_QDIEN_bm 0x10 /* Quadrature Decoder Index Enable bit mask. */
4324 #define EVSYS_QDIEN_bp 4 /* Quadrature Decoder Index Enable bit position. */
4325 
4326 #define EVSYS_QDEN_bm 0x08 /* Quadrature Decoder Enable bit mask. */
4327 #define EVSYS_QDEN_bp 3 /* Quadrature Decoder Enable bit position. */
4328 
4329 #define EVSYS_DIGFILT_gm 0x07 /* Digital Filter group mask. */
4330 #define EVSYS_DIGFILT_gp 0 /* Digital Filter group position. */
4331 #define EVSYS_DIGFILT0_bm (1<<0) /* Digital Filter bit 0 mask. */
4332 #define EVSYS_DIGFILT0_bp 0 /* Digital Filter bit 0 position. */
4333 #define EVSYS_DIGFILT1_bm (1<<1) /* Digital Filter bit 1 mask. */
4334 #define EVSYS_DIGFILT1_bp 1 /* Digital Filter bit 1 position. */
4335 #define EVSYS_DIGFILT2_bm (1<<2) /* Digital Filter bit 2 mask. */
4336 #define EVSYS_DIGFILT2_bp 2 /* Digital Filter bit 2 position. */
4337 
4338 
4339 /* EVSYS.CH1CTRL bit masks and bit positions */
4340 /* EVSYS_DIGFILT_gm Predefined. */
4341 /* EVSYS_DIGFILT_gp Predefined. */
4342 /* EVSYS_DIGFILT0_bm Predefined. */
4343 /* EVSYS_DIGFILT0_bp Predefined. */
4344 /* EVSYS_DIGFILT1_bm Predefined. */
4345 /* EVSYS_DIGFILT1_bp Predefined. */
4346 /* EVSYS_DIGFILT2_bm Predefined. */
4347 /* EVSYS_DIGFILT2_bp Predefined. */
4348 
4349 
4350 /* EVSYS.CH2CTRL bit masks and bit positions */
4351 /* EVSYS_QDIRM_gm Predefined. */
4352 /* EVSYS_QDIRM_gp Predefined. */
4353 /* EVSYS_QDIRM0_bm Predefined. */
4354 /* EVSYS_QDIRM0_bp Predefined. */
4355 /* EVSYS_QDIRM1_bm Predefined. */
4356 /* EVSYS_QDIRM1_bp Predefined. */
4357 
4358 /* EVSYS_QDIEN_bm Predefined. */
4359 /* EVSYS_QDIEN_bp Predefined. */
4360 
4361 /* EVSYS_QDEN_bm Predefined. */
4362 /* EVSYS_QDEN_bp Predefined. */
4363 
4364 /* EVSYS_DIGFILT_gm Predefined. */
4365 /* EVSYS_DIGFILT_gp Predefined. */
4366 /* EVSYS_DIGFILT0_bm Predefined. */
4367 /* EVSYS_DIGFILT0_bp Predefined. */
4368 /* EVSYS_DIGFILT1_bm Predefined. */
4369 /* EVSYS_DIGFILT1_bp Predefined. */
4370 /* EVSYS_DIGFILT2_bm Predefined. */
4371 /* EVSYS_DIGFILT2_bp Predefined. */
4372 
4373 
4374 /* EVSYS.CH3CTRL bit masks and bit positions */
4375 /* EVSYS_DIGFILT_gm Predefined. */
4376 /* EVSYS_DIGFILT_gp Predefined. */
4377 /* EVSYS_DIGFILT0_bm Predefined. */
4378 /* EVSYS_DIGFILT0_bp Predefined. */
4379 /* EVSYS_DIGFILT1_bm Predefined. */
4380 /* EVSYS_DIGFILT1_bp Predefined. */
4381 /* EVSYS_DIGFILT2_bm Predefined. */
4382 /* EVSYS_DIGFILT2_bp Predefined. */
4383 
4384 
4385 /* EVSYS.CH4CTRL bit masks and bit positions */
4386 /* EVSYS_QDIRM_gm Predefined. */
4387 /* EVSYS_QDIRM_gp Predefined. */
4388 /* EVSYS_QDIRM0_bm Predefined. */
4389 /* EVSYS_QDIRM0_bp Predefined. */
4390 /* EVSYS_QDIRM1_bm Predefined. */
4391 /* EVSYS_QDIRM1_bp Predefined. */
4392 
4393 /* EVSYS_QDIEN_bm Predefined. */
4394 /* EVSYS_QDIEN_bp Predefined. */
4395 
4396 /* EVSYS_QDEN_bm Predefined. */
4397 /* EVSYS_QDEN_bp Predefined. */
4398 
4399 /* EVSYS_DIGFILT_gm Predefined. */
4400 /* EVSYS_DIGFILT_gp Predefined. */
4401 /* EVSYS_DIGFILT0_bm Predefined. */
4402 /* EVSYS_DIGFILT0_bp Predefined. */
4403 /* EVSYS_DIGFILT1_bm Predefined. */
4404 /* EVSYS_DIGFILT1_bp Predefined. */
4405 /* EVSYS_DIGFILT2_bm Predefined. */
4406 /* EVSYS_DIGFILT2_bp Predefined. */
4407 
4408 
4409 /* EVSYS.CH5CTRL bit masks and bit positions */
4410 /* EVSYS_DIGFILT_gm Predefined. */
4411 /* EVSYS_DIGFILT_gp Predefined. */
4412 /* EVSYS_DIGFILT0_bm Predefined. */
4413 /* EVSYS_DIGFILT0_bp Predefined. */
4414 /* EVSYS_DIGFILT1_bm Predefined. */
4415 /* EVSYS_DIGFILT1_bp Predefined. */
4416 /* EVSYS_DIGFILT2_bm Predefined. */
4417 /* EVSYS_DIGFILT2_bp Predefined. */
4418 
4419 
4420 /* EVSYS.CH6CTRL bit masks and bit positions */
4421 /* EVSYS_DIGFILT_gm Predefined. */
4422 /* EVSYS_DIGFILT_gp Predefined. */
4423 /* EVSYS_DIGFILT0_bm Predefined. */
4424 /* EVSYS_DIGFILT0_bp Predefined. */
4425 /* EVSYS_DIGFILT1_bm Predefined. */
4426 /* EVSYS_DIGFILT1_bp Predefined. */
4427 /* EVSYS_DIGFILT2_bm Predefined. */
4428 /* EVSYS_DIGFILT2_bp Predefined. */
4429 
4430 
4431 /* EVSYS.CH7CTRL bit masks and bit positions */
4432 /* EVSYS_DIGFILT_gm Predefined. */
4433 /* EVSYS_DIGFILT_gp Predefined. */
4434 /* EVSYS_DIGFILT0_bm Predefined. */
4435 /* EVSYS_DIGFILT0_bp Predefined. */
4436 /* EVSYS_DIGFILT1_bm Predefined. */
4437 /* EVSYS_DIGFILT1_bp Predefined. */
4438 /* EVSYS_DIGFILT2_bm Predefined. */
4439 /* EVSYS_DIGFILT2_bp Predefined. */
4440 
4441 
4442 /* NVM - Non Volatile Memory Controller */
4443 /* NVM.CMD bit masks and bit positions */
4444 #define NVM_CMD_gm 0xFF /* Command group mask. */
4445 #define NVM_CMD_gp 0 /* Command group position. */
4446 #define NVM_CMD0_bm (1<<0) /* Command bit 0 mask. */
4447 #define NVM_CMD0_bp 0 /* Command bit 0 position. */
4448 #define NVM_CMD1_bm (1<<1) /* Command bit 1 mask. */
4449 #define NVM_CMD1_bp 1 /* Command bit 1 position. */
4450 #define NVM_CMD2_bm (1<<2) /* Command bit 2 mask. */
4451 #define NVM_CMD2_bp 2 /* Command bit 2 position. */
4452 #define NVM_CMD3_bm (1<<3) /* Command bit 3 mask. */
4453 #define NVM_CMD3_bp 3 /* Command bit 3 position. */
4454 #define NVM_CMD4_bm (1<<4) /* Command bit 4 mask. */
4455 #define NVM_CMD4_bp 4 /* Command bit 4 position. */
4456 #define NVM_CMD5_bm (1<<5) /* Command bit 5 mask. */
4457 #define NVM_CMD5_bp 5 /* Command bit 5 position. */
4458 #define NVM_CMD6_bm (1<<6) /* Command bit 6 mask. */
4459 #define NVM_CMD6_bp 6 /* Command bit 6 position. */
4460 #define NVM_CMD7_bm (1<<7) /* Command bit 7 mask. */
4461 #define NVM_CMD7_bp 7 /* Command bit 7 position. */
4462 
4463 
4464 /* NVM.CTRLA bit masks and bit positions */
4465 #define NVM_CMDEX_bm 0x01 /* Command Execute bit mask. */
4466 #define NVM_CMDEX_bp 0 /* Command Execute bit position. */
4467 
4468 
4469 /* NVM.CTRLB bit masks and bit positions */
4470 #define NVM_EEMAPEN_bm 0x08 /* EEPROM Mapping Enable bit mask. */
4471 #define NVM_EEMAPEN_bp 3 /* EEPROM Mapping Enable bit position. */
4472 
4473 #define NVM_FPRM_bm 0x04 /* Flash Power Reduction Enable bit mask. */
4474 #define NVM_FPRM_bp 2 /* Flash Power Reduction Enable bit position. */
4475 
4476 #define NVM_EPRM_bm 0x02 /* EEPROM Power Reduction Enable bit mask. */
4477 #define NVM_EPRM_bp 1 /* EEPROM Power Reduction Enable bit position. */
4478 
4479 #define NVM_SPMLOCK_bm 0x01 /* SPM Lock bit mask. */
4480 #define NVM_SPMLOCK_bp 0 /* SPM Lock bit position. */
4481 
4482 
4483 /* NVM.INTCTRL bit masks and bit positions */
4484 #define NVM_SPMLVL_gm 0x0C /* SPM Interrupt Level group mask. */
4485 #define NVM_SPMLVL_gp 2 /* SPM Interrupt Level group position. */
4486 #define NVM_SPMLVL0_bm (1<<2) /* SPM Interrupt Level bit 0 mask. */
4487 #define NVM_SPMLVL0_bp 2 /* SPM Interrupt Level bit 0 position. */
4488 #define NVM_SPMLVL1_bm (1<<3) /* SPM Interrupt Level bit 1 mask. */
4489 #define NVM_SPMLVL1_bp 3 /* SPM Interrupt Level bit 1 position. */
4490 
4491 #define NVM_EELVL_gm 0x03 /* EEPROM Interrupt Level group mask. */
4492 #define NVM_EELVL_gp 0 /* EEPROM Interrupt Level group position. */
4493 #define NVM_EELVL0_bm (1<<0) /* EEPROM Interrupt Level bit 0 mask. */
4494 #define NVM_EELVL0_bp 0 /* EEPROM Interrupt Level bit 0 position. */
4495 #define NVM_EELVL1_bm (1<<1) /* EEPROM Interrupt Level bit 1 mask. */
4496 #define NVM_EELVL1_bp 1 /* EEPROM Interrupt Level bit 1 position. */
4497 
4498 
4499 /* NVM.STATUS bit masks and bit positions */
4500 #define NVM_NVMBUSY_bm 0x80 /* Non-volatile Memory Busy bit mask. */
4501 #define NVM_NVMBUSY_bp 7 /* Non-volatile Memory Busy bit position. */
4502 
4503 #define NVM_FBUSY_bm 0x40 /* Flash Memory Busy bit mask. */
4504 #define NVM_FBUSY_bp 6 /* Flash Memory Busy bit position. */
4505 
4506 #define NVM_EELOAD_bm 0x02 /* EEPROM Page Buffer Active Loading bit mask. */
4507 #define NVM_EELOAD_bp 1 /* EEPROM Page Buffer Active Loading bit position. */
4508 
4509 #define NVM_FLOAD_bm 0x01 /* Flash Page Buffer Active Loading bit mask. */
4510 #define NVM_FLOAD_bp 0 /* Flash Page Buffer Active Loading bit position. */
4511 
4512 
4513 /* NVM.LOCKBITS bit masks and bit positions */
4514 #define NVM_BLBB_gm 0xC0 /* Boot Lock Bits - Boot Section group mask. */
4515 #define NVM_BLBB_gp 6 /* Boot Lock Bits - Boot Section group position. */
4516 #define NVM_BLBB0_bm (1<<6) /* Boot Lock Bits - Boot Section bit 0 mask. */
4517 #define NVM_BLBB0_bp 6 /* Boot Lock Bits - Boot Section bit 0 position. */
4518 #define NVM_BLBB1_bm (1<<7) /* Boot Lock Bits - Boot Section bit 1 mask. */
4519 #define NVM_BLBB1_bp 7 /* Boot Lock Bits - Boot Section bit 1 position. */
4520 
4521 #define NVM_BLBA_gm 0x30 /* Boot Lock Bits - Application Section group mask. */
4522 #define NVM_BLBA_gp 4 /* Boot Lock Bits - Application Section group position. */
4523 #define NVM_BLBA0_bm (1<<4) /* Boot Lock Bits - Application Section bit 0 mask. */
4524 #define NVM_BLBA0_bp 4 /* Boot Lock Bits - Application Section bit 0 position. */
4525 #define NVM_BLBA1_bm (1<<5) /* Boot Lock Bits - Application Section bit 1 mask. */
4526 #define NVM_BLBA1_bp 5 /* Boot Lock Bits - Application Section bit 1 position. */
4527 
4528 #define NVM_BLBAT_gm 0x0C /* Boot Lock Bits - Application Table group mask. */
4529 #define NVM_BLBAT_gp 2 /* Boot Lock Bits - Application Table group position. */
4530 #define NVM_BLBAT0_bm (1<<2) /* Boot Lock Bits - Application Table bit 0 mask. */
4531 #define NVM_BLBAT0_bp 2 /* Boot Lock Bits - Application Table bit 0 position. */
4532 #define NVM_BLBAT1_bm (1<<3) /* Boot Lock Bits - Application Table bit 1 mask. */
4533 #define NVM_BLBAT1_bp 3 /* Boot Lock Bits - Application Table bit 1 position. */
4534 
4535 #define NVM_LB_gm 0x03 /* Lock Bits group mask. */
4536 #define NVM_LB_gp 0 /* Lock Bits group position. */
4537 #define NVM_LB0_bm (1<<0) /* Lock Bits bit 0 mask. */
4538 #define NVM_LB0_bp 0 /* Lock Bits bit 0 position. */
4539 #define NVM_LB1_bm (1<<1) /* Lock Bits bit 1 mask. */
4540 #define NVM_LB1_bp 1 /* Lock Bits bit 1 position. */
4541 
4542 
4543 /* NVM_LOCKBITS.LOCKBITS bit masks and bit positions */
4544 #define NVM_LOCKBITS_BLBB_gm 0xC0 /* Boot Lock Bits - Boot Section group mask. */
4545 #define NVM_LOCKBITS_BLBB_gp 6 /* Boot Lock Bits - Boot Section group position. */
4546 #define NVM_LOCKBITS_BLBB0_bm (1<<6) /* Boot Lock Bits - Boot Section bit 0 mask. */
4547 #define NVM_LOCKBITS_BLBB0_bp 6 /* Boot Lock Bits - Boot Section bit 0 position. */
4548 #define NVM_LOCKBITS_BLBB1_bm (1<<7) /* Boot Lock Bits - Boot Section bit 1 mask. */
4549 #define NVM_LOCKBITS_BLBB1_bp 7 /* Boot Lock Bits - Boot Section bit 1 position. */
4550 
4551 #define NVM_LOCKBITS_BLBA_gm 0x30 /* Boot Lock Bits - Application Section group mask. */
4552 #define NVM_LOCKBITS_BLBA_gp 4 /* Boot Lock Bits - Application Section group position. */
4553 #define NVM_LOCKBITS_BLBA0_bm (1<<4) /* Boot Lock Bits - Application Section bit 0 mask. */
4554 #define NVM_LOCKBITS_BLBA0_bp 4 /* Boot Lock Bits - Application Section bit 0 position. */
4555 #define NVM_LOCKBITS_BLBA1_bm (1<<5) /* Boot Lock Bits - Application Section bit 1 mask. */
4556 #define NVM_LOCKBITS_BLBA1_bp 5 /* Boot Lock Bits - Application Section bit 1 position. */
4557 
4558 #define NVM_LOCKBITS_BLBAT_gm 0x0C /* Boot Lock Bits - Application Table group mask. */
4559 #define NVM_LOCKBITS_BLBAT_gp 2 /* Boot Lock Bits - Application Table group position. */
4560 #define NVM_LOCKBITS_BLBAT0_bm (1<<2) /* Boot Lock Bits - Application Table bit 0 mask. */
4561 #define NVM_LOCKBITS_BLBAT0_bp 2 /* Boot Lock Bits - Application Table bit 0 position. */
4562 #define NVM_LOCKBITS_BLBAT1_bm (1<<3) /* Boot Lock Bits - Application Table bit 1 mask. */
4563 #define NVM_LOCKBITS_BLBAT1_bp 3 /* Boot Lock Bits - Application Table bit 1 position. */
4564 
4565 #define NVM_LOCKBITS_LB_gm 0x03 /* Lock Bits group mask. */
4566 #define NVM_LOCKBITS_LB_gp 0 /* Lock Bits group position. */
4567 #define NVM_LOCKBITS_LB0_bm (1<<0) /* Lock Bits bit 0 mask. */
4568 #define NVM_LOCKBITS_LB0_bp 0 /* Lock Bits bit 0 position. */
4569 #define NVM_LOCKBITS_LB1_bm (1<<1) /* Lock Bits bit 1 mask. */
4570 #define NVM_LOCKBITS_LB1_bp 1 /* Lock Bits bit 1 position. */
4571 
4572 
4573 /* NVM_FUSES.FUSEBYTE0 bit masks and bit positions */
4574 #define NVM_FUSES_JTAGUSERID_gm 0xFF /* JTAG User ID group mask. */
4575 #define NVM_FUSES_JTAGUSERID_gp 0 /* JTAG User ID group position. */
4576 #define NVM_FUSES_JTAGUSERID0_bm (1<<0) /* JTAG User ID bit 0 mask. */
4577 #define NVM_FUSES_JTAGUSERID0_bp 0 /* JTAG User ID bit 0 position. */
4578 #define NVM_FUSES_JTAGUSERID1_bm (1<<1) /* JTAG User ID bit 1 mask. */
4579 #define NVM_FUSES_JTAGUSERID1_bp 1 /* JTAG User ID bit 1 position. */
4580 #define NVM_FUSES_JTAGUSERID2_bm (1<<2) /* JTAG User ID bit 2 mask. */
4581 #define NVM_FUSES_JTAGUSERID2_bp 2 /* JTAG User ID bit 2 position. */
4582 #define NVM_FUSES_JTAGUSERID3_bm (1<<3) /* JTAG User ID bit 3 mask. */
4583 #define NVM_FUSES_JTAGUSERID3_bp 3 /* JTAG User ID bit 3 position. */
4584 #define NVM_FUSES_JTAGUSERID4_bm (1<<4) /* JTAG User ID bit 4 mask. */
4585 #define NVM_FUSES_JTAGUSERID4_bp 4 /* JTAG User ID bit 4 position. */
4586 #define NVM_FUSES_JTAGUSERID5_bm (1<<5) /* JTAG User ID bit 5 mask. */
4587 #define NVM_FUSES_JTAGUSERID5_bp 5 /* JTAG User ID bit 5 position. */
4588 #define NVM_FUSES_JTAGUSERID6_bm (1<<6) /* JTAG User ID bit 6 mask. */
4589 #define NVM_FUSES_JTAGUSERID6_bp 6 /* JTAG User ID bit 6 position. */
4590 #define NVM_FUSES_JTAGUSERID7_bm (1<<7) /* JTAG User ID bit 7 mask. */
4591 #define NVM_FUSES_JTAGUSERID7_bp 7 /* JTAG User ID bit 7 position. */
4592 
4593 
4594 /* NVM_FUSES.FUSEBYTE1 bit masks and bit positions */
4595 #define NVM_FUSES_WDWP_gm 0xF0 /* Watchdog Window Timeout Period group mask. */
4596 #define NVM_FUSES_WDWP_gp 4 /* Watchdog Window Timeout Period group position. */
4597 #define NVM_FUSES_WDWP0_bm (1<<4) /* Watchdog Window Timeout Period bit 0 mask. */
4598 #define NVM_FUSES_WDWP0_bp 4 /* Watchdog Window Timeout Period bit 0 position. */
4599 #define NVM_FUSES_WDWP1_bm (1<<5) /* Watchdog Window Timeout Period bit 1 mask. */
4600 #define NVM_FUSES_WDWP1_bp 5 /* Watchdog Window Timeout Period bit 1 position. */
4601 #define NVM_FUSES_WDWP2_bm (1<<6) /* Watchdog Window Timeout Period bit 2 mask. */
4602 #define NVM_FUSES_WDWP2_bp 6 /* Watchdog Window Timeout Period bit 2 position. */
4603 #define NVM_FUSES_WDWP3_bm (1<<7) /* Watchdog Window Timeout Period bit 3 mask. */
4604 #define NVM_FUSES_WDWP3_bp 7 /* Watchdog Window Timeout Period bit 3 position. */
4605 
4606 #define NVM_FUSES_WDP_gm 0x0F /* Watchdog Timeout Period group mask. */
4607 #define NVM_FUSES_WDP_gp 0 /* Watchdog Timeout Period group position. */
4608 #define NVM_FUSES_WDP0_bm (1<<0) /* Watchdog Timeout Period bit 0 mask. */
4609 #define NVM_FUSES_WDP0_bp 0 /* Watchdog Timeout Period bit 0 position. */
4610 #define NVM_FUSES_WDP1_bm (1<<1) /* Watchdog Timeout Period bit 1 mask. */
4611 #define NVM_FUSES_WDP1_bp 1 /* Watchdog Timeout Period bit 1 position. */
4612 #define NVM_FUSES_WDP2_bm (1<<2) /* Watchdog Timeout Period bit 2 mask. */
4613 #define NVM_FUSES_WDP2_bp 2 /* Watchdog Timeout Period bit 2 position. */
4614 #define NVM_FUSES_WDP3_bm (1<<3) /* Watchdog Timeout Period bit 3 mask. */
4615 #define NVM_FUSES_WDP3_bp 3 /* Watchdog Timeout Period bit 3 position. */
4616 
4617 
4618 /* NVM_FUSES.FUSEBYTE2 bit masks and bit positions */
4619 #define NVM_FUSES_DVSDON_bm 0x80 /* Spike Detector Enable bit mask. */
4620 #define NVM_FUSES_DVSDON_bp 7 /* Spike Detector Enable bit position. */
4621 
4622 #define NVM_FUSES_BOOTRST_bm 0x40 /* Boot Loader Section Reset Vector bit mask. */
4623 #define NVM_FUSES_BOOTRST_bp 6 /* Boot Loader Section Reset Vector bit position. */
4624 
4625 #define NVM_FUSES_BODPD_gm 0x03 /* BOD Operation in Power-Down Mode group mask. */
4626 #define NVM_FUSES_BODPD_gp 0 /* BOD Operation in Power-Down Mode group position. */
4627 #define NVM_FUSES_BODPD0_bm (1<<0) /* BOD Operation in Power-Down Mode bit 0 mask. */
4628 #define NVM_FUSES_BODPD0_bp 0 /* BOD Operation in Power-Down Mode bit 0 position. */
4629 #define NVM_FUSES_BODPD1_bm (1<<1) /* BOD Operation in Power-Down Mode bit 1 mask. */
4630 #define NVM_FUSES_BODPD1_bp 1 /* BOD Operation in Power-Down Mode bit 1 position. */
4631 
4632 
4633 /* NVM_FUSES.FUSEBYTE4 bit masks and bit positions */
4634 #define NVM_FUSES_SUT_gm 0x0C /* Start-up Time group mask. */
4635 #define NVM_FUSES_SUT_gp 2 /* Start-up Time group position. */
4636 #define NVM_FUSES_SUT0_bm (1<<2) /* Start-up Time bit 0 mask. */
4637 #define NVM_FUSES_SUT0_bp 2 /* Start-up Time bit 0 position. */
4638 #define NVM_FUSES_SUT1_bm (1<<3) /* Start-up Time bit 1 mask. */
4639 #define NVM_FUSES_SUT1_bp 3 /* Start-up Time bit 1 position. */
4640 
4641 #define NVM_FUSES_WDLOCK_bm 0x02 /* Watchdog Timer Lock bit mask. */
4642 #define NVM_FUSES_WDLOCK_bp 1 /* Watchdog Timer Lock bit position. */
4643 
4644 #define NVM_FUSES_JTAGEN_bm 0x01 /* JTAG Interface Enable bit mask. */
4645 #define NVM_FUSES_JTAGEN_bp 0 /* JTAG Interface Enable bit position. */
4646 
4647 
4648 /* NVM_FUSES.FUSEBYTE5 bit masks and bit positions */
4649 #define NVM_FUSES_BODACT_gm 0x30 /* BOD Operation in Active Mode group mask. */
4650 #define NVM_FUSES_BODACT_gp 4 /* BOD Operation in Active Mode group position. */
4651 #define NVM_FUSES_BODACT0_bm (1<<4) /* BOD Operation in Active Mode bit 0 mask. */
4652 #define NVM_FUSES_BODACT0_bp 4 /* BOD Operation in Active Mode bit 0 position. */
4653 #define NVM_FUSES_BODACT1_bm (1<<5) /* BOD Operation in Active Mode bit 1 mask. */
4654 #define NVM_FUSES_BODACT1_bp 5 /* BOD Operation in Active Mode bit 1 position. */
4655 
4656 #define NVM_FUSES_EESAVE_bm 0x08 /* Preserve EEPROM Through Chip Erase bit mask. */
4657 #define NVM_FUSES_EESAVE_bp 3 /* Preserve EEPROM Through Chip Erase bit position. */
4658 
4659 #define NVM_FUSES_BODLVL_gm 0x07 /* Brown Out Detection Voltage Level group mask. */
4660 #define NVM_FUSES_BODLVL_gp 0 /* Brown Out Detection Voltage Level group position. */
4661 #define NVM_FUSES_BODLVL0_bm (1<<0) /* Brown Out Detection Voltage Level bit 0 mask. */
4662 #define NVM_FUSES_BODLVL0_bp 0 /* Brown Out Detection Voltage Level bit 0 position. */
4663 #define NVM_FUSES_BODLVL1_bm (1<<1) /* Brown Out Detection Voltage Level bit 1 mask. */
4664 #define NVM_FUSES_BODLVL1_bp 1 /* Brown Out Detection Voltage Level bit 1 position. */
4665 #define NVM_FUSES_BODLVL2_bm (1<<2) /* Brown Out Detection Voltage Level bit 2 mask. */
4666 #define NVM_FUSES_BODLVL2_bp 2 /* Brown Out Detection Voltage Level bit 2 position. */
4667 
4668 
4669 /* AC - Analog Comparator */
4670 /* AC.AC0CTRL bit masks and bit positions */
4671 #define AC_INTMODE_gm 0xC0 /* Interrupt Mode group mask. */
4672 #define AC_INTMODE_gp 6 /* Interrupt Mode group position. */
4673 #define AC_INTMODE0_bm (1<<6) /* Interrupt Mode bit 0 mask. */
4674 #define AC_INTMODE0_bp 6 /* Interrupt Mode bit 0 position. */
4675 #define AC_INTMODE1_bm (1<<7) /* Interrupt Mode bit 1 mask. */
4676 #define AC_INTMODE1_bp 7 /* Interrupt Mode bit 1 position. */
4677 
4678 #define AC_INTLVL_gm 0x30 /* Interrupt Level group mask. */
4679 #define AC_INTLVL_gp 4 /* Interrupt Level group position. */
4680 #define AC_INTLVL0_bm (1<<4) /* Interrupt Level bit 0 mask. */
4681 #define AC_INTLVL0_bp 4 /* Interrupt Level bit 0 position. */
4682 #define AC_INTLVL1_bm (1<<5) /* Interrupt Level bit 1 mask. */
4683 #define AC_INTLVL1_bp 5 /* Interrupt Level bit 1 position. */
4684 
4685 #define AC_HSMODE_bm 0x08 /* High-speed Mode bit mask. */
4686 #define AC_HSMODE_bp 3 /* High-speed Mode bit position. */
4687 
4688 #define AC_HYSMODE_gm 0x06 /* Hysteresis Mode group mask. */
4689 #define AC_HYSMODE_gp 1 /* Hysteresis Mode group position. */
4690 #define AC_HYSMODE0_bm (1<<1) /* Hysteresis Mode bit 0 mask. */
4691 #define AC_HYSMODE0_bp 1 /* Hysteresis Mode bit 0 position. */
4692 #define AC_HYSMODE1_bm (1<<2) /* Hysteresis Mode bit 1 mask. */
4693 #define AC_HYSMODE1_bp 2 /* Hysteresis Mode bit 1 position. */
4694 
4695 #define AC_ENABLE_bm 0x01 /* Enable bit mask. */
4696 #define AC_ENABLE_bp 0 /* Enable bit position. */
4697 
4698 
4699 /* AC.AC1CTRL bit masks and bit positions */
4700 /* AC_INTMODE_gm Predefined. */
4701 /* AC_INTMODE_gp Predefined. */
4702 /* AC_INTMODE0_bm Predefined. */
4703 /* AC_INTMODE0_bp Predefined. */
4704 /* AC_INTMODE1_bm Predefined. */
4705 /* AC_INTMODE1_bp Predefined. */
4706 
4707 /* AC_INTLVL_gm Predefined. */
4708 /* AC_INTLVL_gp Predefined. */
4709 /* AC_INTLVL0_bm Predefined. */
4710 /* AC_INTLVL0_bp Predefined. */
4711 /* AC_INTLVL1_bm Predefined. */
4712 /* AC_INTLVL1_bp Predefined. */
4713 
4714 /* AC_HSMODE_bm Predefined. */
4715 /* AC_HSMODE_bp Predefined. */
4716 
4717 /* AC_HYSMODE_gm Predefined. */
4718 /* AC_HYSMODE_gp Predefined. */
4719 /* AC_HYSMODE0_bm Predefined. */
4720 /* AC_HYSMODE0_bp Predefined. */
4721 /* AC_HYSMODE1_bm Predefined. */
4722 /* AC_HYSMODE1_bp Predefined. */
4723 
4724 /* AC_ENABLE_bm Predefined. */
4725 /* AC_ENABLE_bp Predefined. */
4726 
4727 
4728 /* AC.AC0MUXCTRL bit masks and bit positions */
4729 #define AC_MUXPOS_gm 0x38 /* MUX Positive Input group mask. */
4730 #define AC_MUXPOS_gp 3 /* MUX Positive Input group position. */
4731 #define AC_MUXPOS0_bm (1<<3) /* MUX Positive Input bit 0 mask. */
4732 #define AC_MUXPOS0_bp 3 /* MUX Positive Input bit 0 position. */
4733 #define AC_MUXPOS1_bm (1<<4) /* MUX Positive Input bit 1 mask. */
4734 #define AC_MUXPOS1_bp 4 /* MUX Positive Input bit 1 position. */
4735 #define AC_MUXPOS2_bm (1<<5) /* MUX Positive Input bit 2 mask. */
4736 #define AC_MUXPOS2_bp 5 /* MUX Positive Input bit 2 position. */
4737 
4738 #define AC_MUXNEG_gm 0x07 /* MUX Negative Input group mask. */
4739 #define AC_MUXNEG_gp 0 /* MUX Negative Input group position. */
4740 #define AC_MUXNEG0_bm (1<<0) /* MUX Negative Input bit 0 mask. */
4741 #define AC_MUXNEG0_bp 0 /* MUX Negative Input bit 0 position. */
4742 #define AC_MUXNEG1_bm (1<<1) /* MUX Negative Input bit 1 mask. */
4743 #define AC_MUXNEG1_bp 1 /* MUX Negative Input bit 1 position. */
4744 #define AC_MUXNEG2_bm (1<<2) /* MUX Negative Input bit 2 mask. */
4745 #define AC_MUXNEG2_bp 2 /* MUX Negative Input bit 2 position. */
4746 
4747 
4748 /* AC.AC1MUXCTRL bit masks and bit positions */
4749 /* AC_MUXPOS_gm Predefined. */
4750 /* AC_MUXPOS_gp Predefined. */
4751 /* AC_MUXPOS0_bm Predefined. */
4752 /* AC_MUXPOS0_bp Predefined. */
4753 /* AC_MUXPOS1_bm Predefined. */
4754 /* AC_MUXPOS1_bp Predefined. */
4755 /* AC_MUXPOS2_bm Predefined. */
4756 /* AC_MUXPOS2_bp Predefined. */
4757 
4758 /* AC_MUXNEG_gm Predefined. */
4759 /* AC_MUXNEG_gp Predefined. */
4760 /* AC_MUXNEG0_bm Predefined. */
4761 /* AC_MUXNEG0_bp Predefined. */
4762 /* AC_MUXNEG1_bm Predefined. */
4763 /* AC_MUXNEG1_bp Predefined. */
4764 /* AC_MUXNEG2_bm Predefined. */
4765 /* AC_MUXNEG2_bp Predefined. */
4766 
4767 
4768 /* AC.CTRLA bit masks and bit positions */
4769 #define AC_AC0OUT_bm 0x01 /* Comparator 0 Output Enable bit mask. */
4770 #define AC_AC0OUT_bp 0 /* Comparator 0 Output Enable bit position. */
4771 
4772 
4773 /* AC.CTRLB bit masks and bit positions */
4774 #define AC_SCALEFAC_gm 0x3F /* VCC Voltage Scaler Factor group mask. */
4775 #define AC_SCALEFAC_gp 0 /* VCC Voltage Scaler Factor group position. */
4776 #define AC_SCALEFAC0_bm (1<<0) /* VCC Voltage Scaler Factor bit 0 mask. */
4777 #define AC_SCALEFAC0_bp 0 /* VCC Voltage Scaler Factor bit 0 position. */
4778 #define AC_SCALEFAC1_bm (1<<1) /* VCC Voltage Scaler Factor bit 1 mask. */
4779 #define AC_SCALEFAC1_bp 1 /* VCC Voltage Scaler Factor bit 1 position. */
4780 #define AC_SCALEFAC2_bm (1<<2) /* VCC Voltage Scaler Factor bit 2 mask. */
4781 #define AC_SCALEFAC2_bp 2 /* VCC Voltage Scaler Factor bit 2 position. */
4782 #define AC_SCALEFAC3_bm (1<<3) /* VCC Voltage Scaler Factor bit 3 mask. */
4783 #define AC_SCALEFAC3_bp 3 /* VCC Voltage Scaler Factor bit 3 position. */
4784 #define AC_SCALEFAC4_bm (1<<4) /* VCC Voltage Scaler Factor bit 4 mask. */
4785 #define AC_SCALEFAC4_bp 4 /* VCC Voltage Scaler Factor bit 4 position. */
4786 #define AC_SCALEFAC5_bm (1<<5) /* VCC Voltage Scaler Factor bit 5 mask. */
4787 #define AC_SCALEFAC5_bp 5 /* VCC Voltage Scaler Factor bit 5 position. */
4788 
4789 
4790 /* AC.WINCTRL bit masks and bit positions */
4791 #define AC_WEN_bm 0x10 /* Window Mode Enable bit mask. */
4792 #define AC_WEN_bp 4 /* Window Mode Enable bit position. */
4793 
4794 #define AC_WINTMODE_gm 0x0C /* Window Interrupt Mode group mask. */
4795 #define AC_WINTMODE_gp 2 /* Window Interrupt Mode group position. */
4796 #define AC_WINTMODE0_bm (1<<2) /* Window Interrupt Mode bit 0 mask. */
4797 #define AC_WINTMODE0_bp 2 /* Window Interrupt Mode bit 0 position. */
4798 #define AC_WINTMODE1_bm (1<<3) /* Window Interrupt Mode bit 1 mask. */
4799 #define AC_WINTMODE1_bp 3 /* Window Interrupt Mode bit 1 position. */
4800 
4801 #define AC_WINTLVL_gm 0x03 /* Window Interrupt Level group mask. */
4802 #define AC_WINTLVL_gp 0 /* Window Interrupt Level group position. */
4803 #define AC_WINTLVL0_bm (1<<0) /* Window Interrupt Level bit 0 mask. */
4804 #define AC_WINTLVL0_bp 0 /* Window Interrupt Level bit 0 position. */
4805 #define AC_WINTLVL1_bm (1<<1) /* Window Interrupt Level bit 1 mask. */
4806 #define AC_WINTLVL1_bp 1 /* Window Interrupt Level bit 1 position. */
4807 
4808 
4809 /* AC.STATUS bit masks and bit positions */
4810 #define AC_WSTATE_gm 0xC0 /* Window Mode State group mask. */
4811 #define AC_WSTATE_gp 6 /* Window Mode State group position. */
4812 #define AC_WSTATE0_bm (1<<6) /* Window Mode State bit 0 mask. */
4813 #define AC_WSTATE0_bp 6 /* Window Mode State bit 0 position. */
4814 #define AC_WSTATE1_bm (1<<7) /* Window Mode State bit 1 mask. */
4815 #define AC_WSTATE1_bp 7 /* Window Mode State bit 1 position. */
4816 
4817 #define AC_AC1STATE_bm 0x20 /* Comparator 1 State bit mask. */
4818 #define AC_AC1STATE_bp 5 /* Comparator 1 State bit position. */
4819 
4820 #define AC_AC0STATE_bm 0x10 /* Comparator 0 State bit mask. */
4821 #define AC_AC0STATE_bp 4 /* Comparator 0 State bit position. */
4822 
4823 #define AC_WIF_bm 0x04 /* Window Mode Interrupt Flag bit mask. */
4824 #define AC_WIF_bp 2 /* Window Mode Interrupt Flag bit position. */
4825 
4826 #define AC_AC1IF_bm 0x02 /* Comparator 1 Interrupt Flag bit mask. */
4827 #define AC_AC1IF_bp 1 /* Comparator 1 Interrupt Flag bit position. */
4828 
4829 #define AC_AC0IF_bm 0x01 /* Comparator 0 Interrupt Flag bit mask. */
4830 #define AC_AC0IF_bp 0 /* Comparator 0 Interrupt Flag bit position. */
4831 
4832 
4833 /* ADC - Analog/Digital Converter */
4834 /* ADC_CH.CTRL bit masks and bit positions */
4835 #define ADC_CH_START_bm 0x80 /* Channel Start Conversion bit mask. */
4836 #define ADC_CH_START_bp 7 /* Channel Start Conversion bit position. */
4837 
4838 #define ADC_CH_GAINFAC_gm 0x1C /* Gain Factor group mask. */
4839 #define ADC_CH_GAINFAC_gp 2 /* Gain Factor group position. */
4840 #define ADC_CH_GAINFAC0_bm (1<<2) /* Gain Factor bit 0 mask. */
4841 #define ADC_CH_GAINFAC0_bp 2 /* Gain Factor bit 0 position. */
4842 #define ADC_CH_GAINFAC1_bm (1<<3) /* Gain Factor bit 1 mask. */
4843 #define ADC_CH_GAINFAC1_bp 3 /* Gain Factor bit 1 position. */
4844 #define ADC_CH_GAINFAC2_bm (1<<4) /* Gain Factor bit 2 mask. */
4845 #define ADC_CH_GAINFAC2_bp 4 /* Gain Factor bit 2 position. */
4846 
4847 #define ADC_CH_INPUTMODE_gm 0x03 /* Input Mode Select group mask. */
4848 #define ADC_CH_INPUTMODE_gp 0 /* Input Mode Select group position. */
4849 #define ADC_CH_INPUTMODE0_bm (1<<0) /* Input Mode Select bit 0 mask. */
4850 #define ADC_CH_INPUTMODE0_bp 0 /* Input Mode Select bit 0 position. */
4851 #define ADC_CH_INPUTMODE1_bm (1<<1) /* Input Mode Select bit 1 mask. */
4852 #define ADC_CH_INPUTMODE1_bp 1 /* Input Mode Select bit 1 position. */
4853 
4854 
4855 /* ADC_CH.MUXCTRL bit masks and bit positions */
4856 #define ADC_CH_MUXPOS_gm 0x78 /* Positive Input Select group mask. */
4857 #define ADC_CH_MUXPOS_gp 3 /* Positive Input Select group position. */
4858 #define ADC_CH_MUXPOS0_bm (1<<3) /* Positive Input Select bit 0 mask. */
4859 #define ADC_CH_MUXPOS0_bp 3 /* Positive Input Select bit 0 position. */
4860 #define ADC_CH_MUXPOS1_bm (1<<4) /* Positive Input Select bit 1 mask. */
4861 #define ADC_CH_MUXPOS1_bp 4 /* Positive Input Select bit 1 position. */
4862 #define ADC_CH_MUXPOS2_bm (1<<5) /* Positive Input Select bit 2 mask. */
4863 #define ADC_CH_MUXPOS2_bp 5 /* Positive Input Select bit 2 position. */
4864 #define ADC_CH_MUXPOS3_bm (1<<6) /* Positive Input Select bit 3 mask. */
4865 #define ADC_CH_MUXPOS3_bp 6 /* Positive Input Select bit 3 position. */
4866 
4867 #define ADC_CH_MUXINT_gm 0x78 /* Internal Input Select group mask. */
4868 #define ADC_CH_MUXINT_gp 3 /* Internal Input Select group position. */
4869 #define ADC_CH_MUXINT0_bm (1<<3) /* Internal Input Select bit 0 mask. */
4870 #define ADC_CH_MUXINT0_bp 3 /* Internal Input Select bit 0 position. */
4871 #define ADC_CH_MUXINT1_bm (1<<4) /* Internal Input Select bit 1 mask. */
4872 #define ADC_CH_MUXINT1_bp 4 /* Internal Input Select bit 1 position. */
4873 #define ADC_CH_MUXINT2_bm (1<<5) /* Internal Input Select bit 2 mask. */
4874 #define ADC_CH_MUXINT2_bp 5 /* Internal Input Select bit 2 position. */
4875 #define ADC_CH_MUXINT3_bm (1<<6) /* Internal Input Select bit 3 mask. */
4876 #define ADC_CH_MUXINT3_bp 6 /* Internal Input Select bit 3 position. */
4877 
4878 #define ADC_CH_MUXNEG_gm 0x03 /* Negative Input Select group mask. */
4879 #define ADC_CH_MUXNEG_gp 0 /* Negative Input Select group position. */
4880 #define ADC_CH_MUXNEG0_bm (1<<0) /* Negative Input Select bit 0 mask. */
4881 #define ADC_CH_MUXNEG0_bp 0 /* Negative Input Select bit 0 position. */
4882 #define ADC_CH_MUXNEG1_bm (1<<1) /* Negative Input Select bit 1 mask. */
4883 #define ADC_CH_MUXNEG1_bp 1 /* Negative Input Select bit 1 position. */
4884 
4885 
4886 /* ADC_CH.INTCTRL bit masks and bit positions */
4887 #define ADC_CH_INTMODE_gm 0x0C /* Interrupt Mode group mask. */
4888 #define ADC_CH_INTMODE_gp 2 /* Interrupt Mode group position. */
4889 #define ADC_CH_INTMODE0_bm (1<<2) /* Interrupt Mode bit 0 mask. */
4890 #define ADC_CH_INTMODE0_bp 2 /* Interrupt Mode bit 0 position. */
4891 #define ADC_CH_INTMODE1_bm (1<<3) /* Interrupt Mode bit 1 mask. */
4892 #define ADC_CH_INTMODE1_bp 3 /* Interrupt Mode bit 1 position. */
4893 
4894 #define ADC_CH_INTLVL_gm 0x03 /* Interrupt Level group mask. */
4895 #define ADC_CH_INTLVL_gp 0 /* Interrupt Level group position. */
4896 #define ADC_CH_INTLVL0_bm (1<<0) /* Interrupt Level bit 0 mask. */
4897 #define ADC_CH_INTLVL0_bp 0 /* Interrupt Level bit 0 position. */
4898 #define ADC_CH_INTLVL1_bm (1<<1) /* Interrupt Level bit 1 mask. */
4899 #define ADC_CH_INTLVL1_bp 1 /* Interrupt Level bit 1 position. */
4900 
4901 
4902 /* ADC_CH.INTFLAGS bit masks and bit positions */
4903 #define ADC_CH_CHIF_bm 0x01 /* Channel Interrupt Flag bit mask. */
4904 #define ADC_CH_CHIF_bp 0 /* Channel Interrupt Flag bit position. */
4905 
4906 
4907 /* ADC.CTRLA bit masks and bit positions */
4908 #define ADC_DMASEL_gm 0xC0 /* DMA Selection group mask. */
4909 #define ADC_DMASEL_gp 6 /* DMA Selection group position. */
4910 #define ADC_DMASEL0_bm (1<<6) /* DMA Selection bit 0 mask. */
4911 #define ADC_DMASEL0_bp 6 /* DMA Selection bit 0 position. */
4912 #define ADC_DMASEL1_bm (1<<7) /* DMA Selection bit 1 mask. */
4913 #define ADC_DMASEL1_bp 7 /* DMA Selection bit 1 position. */
4914 
4915 #define ADC_CH3START_bm 0x20 /* Channel 3 Start Conversion bit mask. */
4916 #define ADC_CH3START_bp 5 /* Channel 3 Start Conversion bit position. */
4917 
4918 #define ADC_CH2START_bm 0x10 /* Channel 2 Start Conversion bit mask. */
4919 #define ADC_CH2START_bp 4 /* Channel 2 Start Conversion bit position. */
4920 
4921 #define ADC_CH1START_bm 0x08 /* Channel 1 Start Conversion bit mask. */
4922 #define ADC_CH1START_bp 3 /* Channel 1 Start Conversion bit position. */
4923 
4924 #define ADC_CH0START_bm 0x04 /* Channel 0 Start Conversion bit mask. */
4925 #define ADC_CH0START_bp 2 /* Channel 0 Start Conversion bit position. */
4926 
4927 #define ADC_FLUSH_bm 0x02 /* Flush Pipeline bit mask. */
4928 #define ADC_FLUSH_bp 1 /* Flush Pipeline bit position. */
4929 
4930 #define ADC_ENABLE_bm 0x01 /* Enable ADC bit mask. */
4931 #define ADC_ENABLE_bp 0 /* Enable ADC bit position. */
4932 
4933 
4934 /* ADC.CTRLB bit masks and bit positions */
4935 #define ADC_CONMODE_bm 0x10 /* Conversion Mode bit mask. */
4936 #define ADC_CONMODE_bp 4 /* Conversion Mode bit position. */
4937 
4938 #define ADC_FREERUN_bm 0x08 /* Free Running Mode Enable bit mask. */
4939 #define ADC_FREERUN_bp 3 /* Free Running Mode Enable bit position. */
4940 
4941 #define ADC_RESOLUTION_gm 0x06 /* Result Resolution group mask. */
4942 #define ADC_RESOLUTION_gp 1 /* Result Resolution group position. */
4943 #define ADC_RESOLUTION0_bm (1<<1) /* Result Resolution bit 0 mask. */
4944 #define ADC_RESOLUTION0_bp 1 /* Result Resolution bit 0 position. */
4945 #define ADC_RESOLUTION1_bm (1<<2) /* Result Resolution bit 1 mask. */
4946 #define ADC_RESOLUTION1_bp 2 /* Result Resolution bit 1 position. */
4947 
4948 
4949 /* ADC.REFCTRL bit masks and bit positions */
4950 #define ADC_REFSEL_gm 0x30 /* Reference Selection group mask. */
4951 #define ADC_REFSEL_gp 4 /* Reference Selection group position. */
4952 #define ADC_REFSEL0_bm (1<<4) /* Reference Selection bit 0 mask. */
4953 #define ADC_REFSEL0_bp 4 /* Reference Selection bit 0 position. */
4954 #define ADC_REFSEL1_bm (1<<5) /* Reference Selection bit 1 mask. */
4955 #define ADC_REFSEL1_bp 5 /* Reference Selection bit 1 position. */
4956 
4957 #define ADC_BANDGAP_bm 0x02 /* Bandgap enable bit mask. */
4958 #define ADC_BANDGAP_bp 1 /* Bandgap enable bit position. */
4959 
4960 #define ADC_TEMPREF_bm 0x01 /* Temperature Reference Enable bit mask. */
4961 #define ADC_TEMPREF_bp 0 /* Temperature Reference Enable bit position. */
4962 
4963 
4964 /* ADC.EVCTRL bit masks and bit positions */
4965 #define ADC_SWEEP_gm 0xC0 /* Channel Sweep Selection group mask. */
4966 #define ADC_SWEEP_gp 6 /* Channel Sweep Selection group position. */
4967 #define ADC_SWEEP0_bm (1<<6) /* Channel Sweep Selection bit 0 mask. */
4968 #define ADC_SWEEP0_bp 6 /* Channel Sweep Selection bit 0 position. */
4969 #define ADC_SWEEP1_bm (1<<7) /* Channel Sweep Selection bit 1 mask. */
4970 #define ADC_SWEEP1_bp 7 /* Channel Sweep Selection bit 1 position. */
4971 
4972 #define ADC_EVSEL_gm 0x38 /* Event Input Select group mask. */
4973 #define ADC_EVSEL_gp 3 /* Event Input Select group position. */
4974 #define ADC_EVSEL0_bm (1<<3) /* Event Input Select bit 0 mask. */
4975 #define ADC_EVSEL0_bp 3 /* Event Input Select bit 0 position. */
4976 #define ADC_EVSEL1_bm (1<<4) /* Event Input Select bit 1 mask. */
4977 #define ADC_EVSEL1_bp 4 /* Event Input Select bit 1 position. */
4978 #define ADC_EVSEL2_bm (1<<5) /* Event Input Select bit 2 mask. */
4979 #define ADC_EVSEL2_bp 5 /* Event Input Select bit 2 position. */
4980 
4981 #define ADC_EVACT_gm 0x07 /* Event Action Select group mask. */
4982 #define ADC_EVACT_gp 0 /* Event Action Select group position. */
4983 #define ADC_EVACT0_bm (1<<0) /* Event Action Select bit 0 mask. */
4984 #define ADC_EVACT0_bp 0 /* Event Action Select bit 0 position. */
4985 #define ADC_EVACT1_bm (1<<1) /* Event Action Select bit 1 mask. */
4986 #define ADC_EVACT1_bp 1 /* Event Action Select bit 1 position. */
4987 #define ADC_EVACT2_bm (1<<2) /* Event Action Select bit 2 mask. */
4988 #define ADC_EVACT2_bp 2 /* Event Action Select bit 2 position. */
4989 
4990 
4991 /* ADC.PRESCALER bit masks and bit positions */
4992 #define ADC_PRESCALER_gm 0x07 /* Clock Prescaler Selection group mask. */
4993 #define ADC_PRESCALER_gp 0 /* Clock Prescaler Selection group position. */
4994 #define ADC_PRESCALER0_bm (1<<0) /* Clock Prescaler Selection bit 0 mask. */
4995 #define ADC_PRESCALER0_bp 0 /* Clock Prescaler Selection bit 0 position. */
4996 #define ADC_PRESCALER1_bm (1<<1) /* Clock Prescaler Selection bit 1 mask. */
4997 #define ADC_PRESCALER1_bp 1 /* Clock Prescaler Selection bit 1 position. */
4998 #define ADC_PRESCALER2_bm (1<<2) /* Clock Prescaler Selection bit 2 mask. */
4999 #define ADC_PRESCALER2_bp 2 /* Clock Prescaler Selection bit 2 position. */
5000 
5001 
5002 /* ADC.CALCTRL bit masks and bit positions */
5003 #define ADC_CAL_bm 0x01 /* ADC Calibration Start bit mask. */
5004 #define ADC_CAL_bp 0 /* ADC Calibration Start bit position. */
5005 
5006 
5007 /* ADC.INTFLAGS bit masks and bit positions */
5008 #define ADC_CH3IF_bm 0x08 /* Channel 3 Interrupt Flag bit mask. */
5009 #define ADC_CH3IF_bp 3 /* Channel 3 Interrupt Flag bit position. */
5010 
5011 #define ADC_CH2IF_bm 0x04 /* Channel 2 Interrupt Flag bit mask. */
5012 #define ADC_CH2IF_bp 2 /* Channel 2 Interrupt Flag bit position. */
5013 
5014 #define ADC_CH1IF_bm 0x02 /* Channel 1 Interrupt Flag bit mask. */
5015 #define ADC_CH1IF_bp 1 /* Channel 1 Interrupt Flag bit position. */
5016 
5017 #define ADC_CH0IF_bm 0x01 /* Channel 0 Interrupt Flag bit mask. */
5018 #define ADC_CH0IF_bp 0 /* Channel 0 Interrupt Flag bit position. */
5019 
5020 
5021 /* DAC - Digital/Analog Converter */
5022 /* DAC.CTRLA bit masks and bit positions */
5023 #define DAC_IDOEN_bm 0x10 /* Internal Output Enable bit mask. */
5024 #define DAC_IDOEN_bp 4 /* Internal Output Enable bit position. */
5025 
5026 #define DAC_CH1EN_bm 0x08 /* Channel 1 Output Enable bit mask. */
5027 #define DAC_CH1EN_bp 3 /* Channel 1 Output Enable bit position. */
5028 
5029 #define DAC_CH0EN_bm 0x04 /* Channel 0 Output Enable bit mask. */
5030 #define DAC_CH0EN_bp 2 /* Channel 0 Output Enable bit position. */
5031 
5032 #define DAC_LPMODE_bm 0x02 /* Low Power Mode bit mask. */
5033 #define DAC_LPMODE_bp 1 /* Low Power Mode bit position. */
5034 
5035 #define DAC_ENABLE_bm 0x01 /* Enable bit mask. */
5036 #define DAC_ENABLE_bp 0 /* Enable bit position. */
5037 
5038 
5039 /* DAC.CTRLB bit masks and bit positions */
5040 #define DAC_CHSEL_gm 0x60 /* Channel Select group mask. */
5041 #define DAC_CHSEL_gp 5 /* Channel Select group position. */
5042 #define DAC_CHSEL0_bm (1<<5) /* Channel Select bit 0 mask. */
5043 #define DAC_CHSEL0_bp 5 /* Channel Select bit 0 position. */
5044 #define DAC_CHSEL1_bm (1<<6) /* Channel Select bit 1 mask. */
5045 #define DAC_CHSEL1_bp 6 /* Channel Select bit 1 position. */
5046 
5047 #define DAC_CH1TRIG_bm 0x02 /* Channel 1 Event Trig Enable bit mask. */
5048 #define DAC_CH1TRIG_bp 1 /* Channel 1 Event Trig Enable bit position. */
5049 
5050 #define DAC_CH0TRIG_bm 0x01 /* Channel 0 Event Trig Enable bit mask. */
5051 #define DAC_CH0TRIG_bp 0 /* Channel 0 Event Trig Enable bit position. */
5052 
5053 
5054 /* DAC.CTRLC bit masks and bit positions */
5055 #define DAC_REFSEL_gm 0x18 /* Reference Select group mask. */
5056 #define DAC_REFSEL_gp 3 /* Reference Select group position. */
5057 #define DAC_REFSEL0_bm (1<<3) /* Reference Select bit 0 mask. */
5058 #define DAC_REFSEL0_bp 3 /* Reference Select bit 0 position. */
5059 #define DAC_REFSEL1_bm (1<<4) /* Reference Select bit 1 mask. */
5060 #define DAC_REFSEL1_bp 4 /* Reference Select bit 1 position. */
5061 
5062 #define DAC_LEFTADJ_bm 0x01 /* Left-adjust Result bit mask. */
5063 #define DAC_LEFTADJ_bp 0 /* Left-adjust Result bit position. */
5064 
5065 
5066 /* DAC.EVCTRL bit masks and bit positions */
5067 #define DAC_EVSEL_gm 0x07 /* Event Input Selection group mask. */
5068 #define DAC_EVSEL_gp 0 /* Event Input Selection group position. */
5069 #define DAC_EVSEL0_bm (1<<0) /* Event Input Selection bit 0 mask. */
5070 #define DAC_EVSEL0_bp 0 /* Event Input Selection bit 0 position. */
5071 #define DAC_EVSEL1_bm (1<<1) /* Event Input Selection bit 1 mask. */
5072 #define DAC_EVSEL1_bp 1 /* Event Input Selection bit 1 position. */
5073 #define DAC_EVSEL2_bm (1<<2) /* Event Input Selection bit 2 mask. */
5074 #define DAC_EVSEL2_bp 2 /* Event Input Selection bit 2 position. */
5075 
5076 
5077 /* DAC.TIMCTRL bit masks and bit positions */
5078 #define DAC_CONINTVAL_gm 0x70 /* Conversion Intercal group mask. */
5079 #define DAC_CONINTVAL_gp 4 /* Conversion Intercal group position. */
5080 #define DAC_CONINTVAL0_bm (1<<4) /* Conversion Intercal bit 0 mask. */
5081 #define DAC_CONINTVAL0_bp 4 /* Conversion Intercal bit 0 position. */
5082 #define DAC_CONINTVAL1_bm (1<<5) /* Conversion Intercal bit 1 mask. */
5083 #define DAC_CONINTVAL1_bp 5 /* Conversion Intercal bit 1 position. */
5084 #define DAC_CONINTVAL2_bm (1<<6) /* Conversion Intercal bit 2 mask. */
5085 #define DAC_CONINTVAL2_bp 6 /* Conversion Intercal bit 2 position. */
5086 
5087 #define DAC_REFRESH_gm 0x0F /* Refresh Timing Control group mask. */
5088 #define DAC_REFRESH_gp 0 /* Refresh Timing Control group position. */
5089 #define DAC_REFRESH0_bm (1<<0) /* Refresh Timing Control bit 0 mask. */
5090 #define DAC_REFRESH0_bp 0 /* Refresh Timing Control bit 0 position. */
5091 #define DAC_REFRESH1_bm (1<<1) /* Refresh Timing Control bit 1 mask. */
5092 #define DAC_REFRESH1_bp 1 /* Refresh Timing Control bit 1 position. */
5093 #define DAC_REFRESH2_bm (1<<2) /* Refresh Timing Control bit 2 mask. */
5094 #define DAC_REFRESH2_bp 2 /* Refresh Timing Control bit 2 position. */
5095 #define DAC_REFRESH3_bm (1<<3) /* Refresh Timing Control bit 3 mask. */
5096 #define DAC_REFRESH3_bp 3 /* Refresh Timing Control bit 3 position. */
5097 
5098 
5099 /* DAC.STATUS bit masks and bit positions */
5100 #define DAC_CH1DRE_bm 0x02 /* Channel 1 Data Register Empty bit mask. */
5101 #define DAC_CH1DRE_bp 1 /* Channel 1 Data Register Empty bit position. */
5102 
5103 #define DAC_CH0DRE_bm 0x01 /* Channel 0 Data Register Empty bit mask. */
5104 #define DAC_CH0DRE_bp 0 /* Channel 0 Data Register Empty bit position. */
5105 
5106 
5107 /* RTC - Real-Time Clounter */
5108 /* RTC.CTRL bit masks and bit positions */
5109 #define RTC_PRESCALER_gm 0x07 /* Prescaling Factor group mask. */
5110 #define RTC_PRESCALER_gp 0 /* Prescaling Factor group position. */
5111 #define RTC_PRESCALER0_bm (1<<0) /* Prescaling Factor bit 0 mask. */
5112 #define RTC_PRESCALER0_bp 0 /* Prescaling Factor bit 0 position. */
5113 #define RTC_PRESCALER1_bm (1<<1) /* Prescaling Factor bit 1 mask. */
5114 #define RTC_PRESCALER1_bp 1 /* Prescaling Factor bit 1 position. */
5115 #define RTC_PRESCALER2_bm (1<<2) /* Prescaling Factor bit 2 mask. */
5116 #define RTC_PRESCALER2_bp 2 /* Prescaling Factor bit 2 position. */
5117 
5118 
5119 /* RTC.STATUS bit masks and bit positions */
5120 #define RTC_SYNCBUSY_bm 0x01 /* Synchronization Busy Flag bit mask. */
5121 #define RTC_SYNCBUSY_bp 0 /* Synchronization Busy Flag bit position. */
5122 
5123 
5124 /* RTC.INTCTRL bit masks and bit positions */
5125 #define RTC_COMPINTLVL_gm 0x0C /* Compare Match Interrupt Level group mask. */
5126 #define RTC_COMPINTLVL_gp 2 /* Compare Match Interrupt Level group position. */
5127 #define RTC_COMPINTLVL0_bm (1<<2) /* Compare Match Interrupt Level bit 0 mask. */
5128 #define RTC_COMPINTLVL0_bp 2 /* Compare Match Interrupt Level bit 0 position. */
5129 #define RTC_COMPINTLVL1_bm (1<<3) /* Compare Match Interrupt Level bit 1 mask. */
5130 #define RTC_COMPINTLVL1_bp 3 /* Compare Match Interrupt Level bit 1 position. */
5131 
5132 #define RTC_OVFINTLVL_gm 0x03 /* Overflow Interrupt Level group mask. */
5133 #define RTC_OVFINTLVL_gp 0 /* Overflow Interrupt Level group position. */
5134 #define RTC_OVFINTLVL0_bm (1<<0) /* Overflow Interrupt Level bit 0 mask. */
5135 #define RTC_OVFINTLVL0_bp 0 /* Overflow Interrupt Level bit 0 position. */
5136 #define RTC_OVFINTLVL1_bm (1<<1) /* Overflow Interrupt Level bit 1 mask. */
5137 #define RTC_OVFINTLVL1_bp 1 /* Overflow Interrupt Level bit 1 position. */
5138 
5139 
5140 /* RTC.INTFLAGS bit masks and bit positions */
5141 #define RTC_COMPIF_bm 0x02 /* Compare Match Interrupt Flag bit mask. */
5142 #define RTC_COMPIF_bp 1 /* Compare Match Interrupt Flag bit position. */
5143 
5144 #define RTC_OVFIF_bm 0x01 /* Overflow Interrupt Flag bit mask. */
5145 #define RTC_OVFIF_bp 0 /* Overflow Interrupt Flag bit position. */
5146 
5147 
5148 /* EBI - External Bus Interface */
5149 /* EBI_CS.CTRLA bit masks and bit positions */
5150 #define EBI_CS_ASPACE_gm 0x7C /* Address Space group mask. */
5151 #define EBI_CS_ASPACE_gp 2 /* Address Space group position. */
5152 #define EBI_CS_ASPACE0_bm (1<<2) /* Address Space bit 0 mask. */
5153 #define EBI_CS_ASPACE0_bp 2 /* Address Space bit 0 position. */
5154 #define EBI_CS_ASPACE1_bm (1<<3) /* Address Space bit 1 mask. */
5155 #define EBI_CS_ASPACE1_bp 3 /* Address Space bit 1 position. */
5156 #define EBI_CS_ASPACE2_bm (1<<4) /* Address Space bit 2 mask. */
5157 #define EBI_CS_ASPACE2_bp 4 /* Address Space bit 2 position. */
5158 #define EBI_CS_ASPACE3_bm (1<<5) /* Address Space bit 3 mask. */
5159 #define EBI_CS_ASPACE3_bp 5 /* Address Space bit 3 position. */
5160 #define EBI_CS_ASPACE4_bm (1<<6) /* Address Space bit 4 mask. */
5161 #define EBI_CS_ASPACE4_bp 6 /* Address Space bit 4 position. */
5162 
5163 #define EBI_CS_MODE_gm 0x03 /* Memory Mode group mask. */
5164 #define EBI_CS_MODE_gp 0 /* Memory Mode group position. */
5165 #define EBI_CS_MODE0_bm (1<<0) /* Memory Mode bit 0 mask. */
5166 #define EBI_CS_MODE0_bp 0 /* Memory Mode bit 0 position. */
5167 #define EBI_CS_MODE1_bm (1<<1) /* Memory Mode bit 1 mask. */
5168 #define EBI_CS_MODE1_bp 1 /* Memory Mode bit 1 position. */
5169 
5170 
5171 /* EBI_CS.CTRLB bit masks and bit positions */
5172 #define EBI_CS_SRWS_gm 0x07 /* SRAM Wait State Cycles group mask. */
5173 #define EBI_CS_SRWS_gp 0 /* SRAM Wait State Cycles group position. */
5174 #define EBI_CS_SRWS0_bm (1<<0) /* SRAM Wait State Cycles bit 0 mask. */
5175 #define EBI_CS_SRWS0_bp 0 /* SRAM Wait State Cycles bit 0 position. */
5176 #define EBI_CS_SRWS1_bm (1<<1) /* SRAM Wait State Cycles bit 1 mask. */
5177 #define EBI_CS_SRWS1_bp 1 /* SRAM Wait State Cycles bit 1 position. */
5178 #define EBI_CS_SRWS2_bm (1<<2) /* SRAM Wait State Cycles bit 2 mask. */
5179 #define EBI_CS_SRWS2_bp 2 /* SRAM Wait State Cycles bit 2 position. */
5180 
5181 #define EBI_CS_SDINITDONE_bm 0x80 /* SDRAM Initialization Done bit mask. */
5182 #define EBI_CS_SDINITDONE_bp 7 /* SDRAM Initialization Done bit position. */
5183 
5184 #define EBI_CS_SDSREN_bm 0x04 /* SDRAM Self-refresh Enable bit mask. */
5185 #define EBI_CS_SDSREN_bp 2 /* SDRAM Self-refresh Enable bit position. */
5186 
5187 #define EBI_CS_SDMODE_gm 0x03 /* SDRAM Mode group mask. */
5188 #define EBI_CS_SDMODE_gp 0 /* SDRAM Mode group position. */
5189 #define EBI_CS_SDMODE0_bm (1<<0) /* SDRAM Mode bit 0 mask. */
5190 #define EBI_CS_SDMODE0_bp 0 /* SDRAM Mode bit 0 position. */
5191 #define EBI_CS_SDMODE1_bm (1<<1) /* SDRAM Mode bit 1 mask. */
5192 #define EBI_CS_SDMODE1_bp 1 /* SDRAM Mode bit 1 position. */
5193 
5194 
5195 /* EBI.CTRL bit masks and bit positions */
5196 #define EBI_SDDATAW_gm 0xC0 /* SDRAM Data Width Setting group mask. */
5197 #define EBI_SDDATAW_gp 6 /* SDRAM Data Width Setting group position. */
5198 #define EBI_SDDATAW0_bm (1<<6) /* SDRAM Data Width Setting bit 0 mask. */
5199 #define EBI_SDDATAW0_bp 6 /* SDRAM Data Width Setting bit 0 position. */
5200 #define EBI_SDDATAW1_bm (1<<7) /* SDRAM Data Width Setting bit 1 mask. */
5201 #define EBI_SDDATAW1_bp 7 /* SDRAM Data Width Setting bit 1 position. */
5202 
5203 #define EBI_LPCMODE_gm 0x30 /* SRAM LPC Mode group mask. */
5204 #define EBI_LPCMODE_gp 4 /* SRAM LPC Mode group position. */
5205 #define EBI_LPCMODE0_bm (1<<4) /* SRAM LPC Mode bit 0 mask. */
5206 #define EBI_LPCMODE0_bp 4 /* SRAM LPC Mode bit 0 position. */
5207 #define EBI_LPCMODE1_bm (1<<5) /* SRAM LPC Mode bit 1 mask. */
5208 #define EBI_LPCMODE1_bp 5 /* SRAM LPC Mode bit 1 position. */
5209 
5210 #define EBI_SRMODE_gm 0x0C /* SRAM Mode group mask. */
5211 #define EBI_SRMODE_gp 2 /* SRAM Mode group position. */
5212 #define EBI_SRMODE0_bm (1<<2) /* SRAM Mode bit 0 mask. */
5213 #define EBI_SRMODE0_bp 2 /* SRAM Mode bit 0 position. */
5214 #define EBI_SRMODE1_bm (1<<3) /* SRAM Mode bit 1 mask. */
5215 #define EBI_SRMODE1_bp 3 /* SRAM Mode bit 1 position. */
5216 
5217 #define EBI_IFMODE_gm 0x03 /* Interface Mode group mask. */
5218 #define EBI_IFMODE_gp 0 /* Interface Mode group position. */
5219 #define EBI_IFMODE0_bm (1<<0) /* Interface Mode bit 0 mask. */
5220 #define EBI_IFMODE0_bp 0 /* Interface Mode bit 0 position. */
5221 #define EBI_IFMODE1_bm (1<<1) /* Interface Mode bit 1 mask. */
5222 #define EBI_IFMODE1_bp 1 /* Interface Mode bit 1 position. */
5223 
5224 
5225 /* EBI.SDRAMCTRLA bit masks and bit positions */
5226 #define EBI_SDCAS_bm 0x08 /* SDRAM CAS Latency Setting bit mask. */
5227 #define EBI_SDCAS_bp 3 /* SDRAM CAS Latency Setting bit position. */
5228 
5229 #define EBI_SDROW_bm 0x04 /* SDRAM ROW Bits Setting bit mask. */
5230 #define EBI_SDROW_bp 2 /* SDRAM ROW Bits Setting bit position. */
5231 
5232 #define EBI_SDCOL_gm 0x03 /* SDRAM Column Bits Setting group mask. */
5233 #define EBI_SDCOL_gp 0 /* SDRAM Column Bits Setting group position. */
5234 #define EBI_SDCOL0_bm (1<<0) /* SDRAM Column Bits Setting bit 0 mask. */
5235 #define EBI_SDCOL0_bp 0 /* SDRAM Column Bits Setting bit 0 position. */
5236 #define EBI_SDCOL1_bm (1<<1) /* SDRAM Column Bits Setting bit 1 mask. */
5237 #define EBI_SDCOL1_bp 1 /* SDRAM Column Bits Setting bit 1 position. */
5238 
5239 
5240 /* EBI.SDRAMCTRLB bit masks and bit positions */
5241 #define EBI_MRDLY_gm 0xC0 /* SDRAM Mode Register Delay group mask. */
5242 #define EBI_MRDLY_gp 6 /* SDRAM Mode Register Delay group position. */
5243 #define EBI_MRDLY0_bm (1<<6) /* SDRAM Mode Register Delay bit 0 mask. */
5244 #define EBI_MRDLY0_bp 6 /* SDRAM Mode Register Delay bit 0 position. */
5245 #define EBI_MRDLY1_bm (1<<7) /* SDRAM Mode Register Delay bit 1 mask. */
5246 #define EBI_MRDLY1_bp 7 /* SDRAM Mode Register Delay bit 1 position. */
5247 
5248 #define EBI_ROWCYCDLY_gm 0x38 /* SDRAM Row Cycle Delay group mask. */
5249 #define EBI_ROWCYCDLY_gp 3 /* SDRAM Row Cycle Delay group position. */
5250 #define EBI_ROWCYCDLY0_bm (1<<3) /* SDRAM Row Cycle Delay bit 0 mask. */
5251 #define EBI_ROWCYCDLY0_bp 3 /* SDRAM Row Cycle Delay bit 0 position. */
5252 #define EBI_ROWCYCDLY1_bm (1<<4) /* SDRAM Row Cycle Delay bit 1 mask. */
5253 #define EBI_ROWCYCDLY1_bp 4 /* SDRAM Row Cycle Delay bit 1 position. */
5254 #define EBI_ROWCYCDLY2_bm (1<<5) /* SDRAM Row Cycle Delay bit 2 mask. */
5255 #define EBI_ROWCYCDLY2_bp 5 /* SDRAM Row Cycle Delay bit 2 position. */
5256 
5257 #define EBI_RPDLY_gm 0x07 /* SDRAM Row-to-Precharge Delay group mask. */
5258 #define EBI_RPDLY_gp 0 /* SDRAM Row-to-Precharge Delay group position. */
5259 #define EBI_RPDLY0_bm (1<<0) /* SDRAM Row-to-Precharge Delay bit 0 mask. */
5260 #define EBI_RPDLY0_bp 0 /* SDRAM Row-to-Precharge Delay bit 0 position. */
5261 #define EBI_RPDLY1_bm (1<<1) /* SDRAM Row-to-Precharge Delay bit 1 mask. */
5262 #define EBI_RPDLY1_bp 1 /* SDRAM Row-to-Precharge Delay bit 1 position. */
5263 #define EBI_RPDLY2_bm (1<<2) /* SDRAM Row-to-Precharge Delay bit 2 mask. */
5264 #define EBI_RPDLY2_bp 2 /* SDRAM Row-to-Precharge Delay bit 2 position. */
5265 
5266 
5267 /* EBI.SDRAMCTRLC bit masks and bit positions */
5268 #define EBI_WRDLY_gm 0xC0 /* SDRAM Write Recovery Delay group mask. */
5269 #define EBI_WRDLY_gp 6 /* SDRAM Write Recovery Delay group position. */
5270 #define EBI_WRDLY0_bm (1<<6) /* SDRAM Write Recovery Delay bit 0 mask. */
5271 #define EBI_WRDLY0_bp 6 /* SDRAM Write Recovery Delay bit 0 position. */
5272 #define EBI_WRDLY1_bm (1<<7) /* SDRAM Write Recovery Delay bit 1 mask. */
5273 #define EBI_WRDLY1_bp 7 /* SDRAM Write Recovery Delay bit 1 position. */
5274 
5275 #define EBI_ESRDLY_gm 0x38 /* SDRAM Exit-Self-refresh-to-Active Delay group mask. */
5276 #define EBI_ESRDLY_gp 3 /* SDRAM Exit-Self-refresh-to-Active Delay group position. */
5277 #define EBI_ESRDLY0_bm (1<<3) /* SDRAM Exit-Self-refresh-to-Active Delay bit 0 mask. */
5278 #define EBI_ESRDLY0_bp 3 /* SDRAM Exit-Self-refresh-to-Active Delay bit 0 position. */
5279 #define EBI_ESRDLY1_bm (1<<4) /* SDRAM Exit-Self-refresh-to-Active Delay bit 1 mask. */
5280 #define EBI_ESRDLY1_bp 4 /* SDRAM Exit-Self-refresh-to-Active Delay bit 1 position. */
5281 #define EBI_ESRDLY2_bm (1<<5) /* SDRAM Exit-Self-refresh-to-Active Delay bit 2 mask. */
5282 #define EBI_ESRDLY2_bp 5 /* SDRAM Exit-Self-refresh-to-Active Delay bit 2 position. */
5283 
5284 #define EBI_ROWCOLDLY_gm 0x07 /* SDRAM Row-to-Column Delay group mask. */
5285 #define EBI_ROWCOLDLY_gp 0 /* SDRAM Row-to-Column Delay group position. */
5286 #define EBI_ROWCOLDLY0_bm (1<<0) /* SDRAM Row-to-Column Delay bit 0 mask. */
5287 #define EBI_ROWCOLDLY0_bp 0 /* SDRAM Row-to-Column Delay bit 0 position. */
5288 #define EBI_ROWCOLDLY1_bm (1<<1) /* SDRAM Row-to-Column Delay bit 1 mask. */
5289 #define EBI_ROWCOLDLY1_bp 1 /* SDRAM Row-to-Column Delay bit 1 position. */
5290 #define EBI_ROWCOLDLY2_bm (1<<2) /* SDRAM Row-to-Column Delay bit 2 mask. */
5291 #define EBI_ROWCOLDLY2_bp 2 /* SDRAM Row-to-Column Delay bit 2 position. */
5292 
5293 
5294 /* TWI - Two-Wire Interface */
5295 /* TWI_MASTER.CTRLA bit masks and bit positions */
5296 #define TWI_MASTER_INTLVL_gm 0xC0 /* Interrupt Level group mask. */
5297 #define TWI_MASTER_INTLVL_gp 6 /* Interrupt Level group position. */
5298 #define TWI_MASTER_INTLVL0_bm (1<<6) /* Interrupt Level bit 0 mask. */
5299 #define TWI_MASTER_INTLVL0_bp 6 /* Interrupt Level bit 0 position. */
5300 #define TWI_MASTER_INTLVL1_bm (1<<7) /* Interrupt Level bit 1 mask. */
5301 #define TWI_MASTER_INTLVL1_bp 7 /* Interrupt Level bit 1 position. */
5302 
5303 #define TWI_MASTER_RIEN_bm 0x20 /* Read Interrupt Enable bit mask. */
5304 #define TWI_MASTER_RIEN_bp 5 /* Read Interrupt Enable bit position. */
5305 
5306 #define TWI_MASTER_WIEN_bm 0x10 /* Write Interrupt Enable bit mask. */
5307 #define TWI_MASTER_WIEN_bp 4 /* Write Interrupt Enable bit position. */
5308 
5309 #define TWI_MASTER_ENABLE_bm 0x08 /* Enable TWI Master bit mask. */
5310 #define TWI_MASTER_ENABLE_bp 3 /* Enable TWI Master bit position. */
5311 
5312 
5313 /* TWI_MASTER.CTRLB bit masks and bit positions */
5314 #define TWI_MASTER_TIMEOUT_gm 0x0C /* Inactive Bus Timeout group mask. */
5315 #define TWI_MASTER_TIMEOUT_gp 2 /* Inactive Bus Timeout group position. */
5316 #define TWI_MASTER_TIMEOUT0_bm (1<<2) /* Inactive Bus Timeout bit 0 mask. */
5317 #define TWI_MASTER_TIMEOUT0_bp 2 /* Inactive Bus Timeout bit 0 position. */
5318 #define TWI_MASTER_TIMEOUT1_bm (1<<3) /* Inactive Bus Timeout bit 1 mask. */
5319 #define TWI_MASTER_TIMEOUT1_bp 3 /* Inactive Bus Timeout bit 1 position. */
5320 
5321 #define TWI_MASTER_QCEN_bm 0x02 /* Quick Command Enable bit mask. */
5322 #define TWI_MASTER_QCEN_bp 1 /* Quick Command Enable bit position. */
5323 
5324 #define TWI_MASTER_SMEN_bm 0x01 /* Smart Mode Enable bit mask. */
5325 #define TWI_MASTER_SMEN_bp 0 /* Smart Mode Enable bit position. */
5326 
5327 
5328 /* TWI_MASTER.CTRLC bit masks and bit positions */
5329 #define TWI_MASTER_ACKACT_bm 0x04 /* Acknowledge Action bit mask. */
5330 #define TWI_MASTER_ACKACT_bp 2 /* Acknowledge Action bit position. */
5331 
5332 #define TWI_MASTER_CMD_gm 0x03 /* Command group mask. */
5333 #define TWI_MASTER_CMD_gp 0 /* Command group position. */
5334 #define TWI_MASTER_CMD0_bm (1<<0) /* Command bit 0 mask. */
5335 #define TWI_MASTER_CMD0_bp 0 /* Command bit 0 position. */
5336 #define TWI_MASTER_CMD1_bm (1<<1) /* Command bit 1 mask. */
5337 #define TWI_MASTER_CMD1_bp 1 /* Command bit 1 position. */
5338 
5339 
5340 /* TWI_MASTER.STATUS bit masks and bit positions */
5341 #define TWI_MASTER_RIF_bm 0x80 /* Read Interrupt Flag bit mask. */
5342 #define TWI_MASTER_RIF_bp 7 /* Read Interrupt Flag bit position. */
5343 
5344 #define TWI_MASTER_WIF_bm 0x40 /* Write Interrupt Flag bit mask. */
5345 #define TWI_MASTER_WIF_bp 6 /* Write Interrupt Flag bit position. */
5346 
5347 #define TWI_MASTER_CLKHOLD_bm 0x20 /* Clock Hold bit mask. */
5348 #define TWI_MASTER_CLKHOLD_bp 5 /* Clock Hold bit position. */
5349 
5350 #define TWI_MASTER_RXACK_bm 0x10 /* Received Acknowledge bit mask. */
5351 #define TWI_MASTER_RXACK_bp 4 /* Received Acknowledge bit position. */
5352 
5353 #define TWI_MASTER_ARBLOST_bm 0x08 /* Arbitration Lost bit mask. */
5354 #define TWI_MASTER_ARBLOST_bp 3 /* Arbitration Lost bit position. */
5355 
5356 #define TWI_MASTER_BUSERR_bm 0x04 /* Bus Error bit mask. */
5357 #define TWI_MASTER_BUSERR_bp 2 /* Bus Error bit position. */
5358 
5359 #define TWI_MASTER_BUSSTATE_gm 0x03 /* Bus State group mask. */
5360 #define TWI_MASTER_BUSSTATE_gp 0 /* Bus State group position. */
5361 #define TWI_MASTER_BUSSTATE0_bm (1<<0) /* Bus State bit 0 mask. */
5362 #define TWI_MASTER_BUSSTATE0_bp 0 /* Bus State bit 0 position. */
5363 #define TWI_MASTER_BUSSTATE1_bm (1<<1) /* Bus State bit 1 mask. */
5364 #define TWI_MASTER_BUSSTATE1_bp 1 /* Bus State bit 1 position. */
5365 
5366 
5367 /* TWI_SLAVE.CTRLA bit masks and bit positions */
5368 #define TWI_SLAVE_INTLVL_gm 0xC0 /* Interrupt Level group mask. */
5369 #define TWI_SLAVE_INTLVL_gp 6 /* Interrupt Level group position. */
5370 #define TWI_SLAVE_INTLVL0_bm (1<<6) /* Interrupt Level bit 0 mask. */
5371 #define TWI_SLAVE_INTLVL0_bp 6 /* Interrupt Level bit 0 position. */
5372 #define TWI_SLAVE_INTLVL1_bm (1<<7) /* Interrupt Level bit 1 mask. */
5373 #define TWI_SLAVE_INTLVL1_bp 7 /* Interrupt Level bit 1 position. */
5374 
5375 #define TWI_SLAVE_DIEN_bm 0x20 /* Data Interrupt Enable bit mask. */
5376 #define TWI_SLAVE_DIEN_bp 5 /* Data Interrupt Enable bit position. */
5377 
5378 #define TWI_SLAVE_APIEN_bm 0x10 /* Address/Stop Interrupt Enable bit mask. */
5379 #define TWI_SLAVE_APIEN_bp 4 /* Address/Stop Interrupt Enable bit position. */
5380 
5381 #define TWI_SLAVE_ENABLE_bm 0x08 /* Enable TWI Slave bit mask. */
5382 #define TWI_SLAVE_ENABLE_bp 3 /* Enable TWI Slave bit position. */
5383 
5384 #define TWI_SLAVE_PIEN_bm 0x04 /* Stop Interrupt Enable bit mask. */
5385 #define TWI_SLAVE_PIEN_bp 2 /* Stop Interrupt Enable bit position. */
5386 
5387 #define TWI_SLAVE_PMEN_bm 0x02 /* Promiscuous Mode Enable bit mask. */
5388 #define TWI_SLAVE_PMEN_bp 1 /* Promiscuous Mode Enable bit position. */
5389 
5390 #define TWI_SLAVE_SMEN_bm 0x01 /* Smart Mode Enable bit mask. */
5391 #define TWI_SLAVE_SMEN_bp 0 /* Smart Mode Enable bit position. */
5392 
5393 
5394 /* TWI_SLAVE.CTRLB bit masks and bit positions */
5395 #define TWI_SLAVE_ACKACT_bm 0x04 /* Acknowledge Action bit mask. */
5396 #define TWI_SLAVE_ACKACT_bp 2 /* Acknowledge Action bit position. */
5397 
5398 #define TWI_SLAVE_CMD_gm 0x03 /* Command group mask. */
5399 #define TWI_SLAVE_CMD_gp 0 /* Command group position. */
5400 #define TWI_SLAVE_CMD0_bm (1<<0) /* Command bit 0 mask. */
5401 #define TWI_SLAVE_CMD0_bp 0 /* Command bit 0 position. */
5402 #define TWI_SLAVE_CMD1_bm (1<<1) /* Command bit 1 mask. */
5403 #define TWI_SLAVE_CMD1_bp 1 /* Command bit 1 position. */
5404 
5405 
5406 /* TWI_SLAVE.STATUS bit masks and bit positions */
5407 #define TWI_SLAVE_DIF_bm 0x80 /* Data Interrupt Flag bit mask. */
5408 #define TWI_SLAVE_DIF_bp 7 /* Data Interrupt Flag bit position. */
5409 
5410 #define TWI_SLAVE_APIF_bm 0x40 /* Address/Stop Interrupt Flag bit mask. */
5411 #define TWI_SLAVE_APIF_bp 6 /* Address/Stop Interrupt Flag bit position. */
5412 
5413 #define TWI_SLAVE_CLKHOLD_bm 0x20 /* Clock Hold bit mask. */
5414 #define TWI_SLAVE_CLKHOLD_bp 5 /* Clock Hold bit position. */
5415 
5416 #define TWI_SLAVE_RXACK_bm 0x10 /* Received Acknowledge bit mask. */
5417 #define TWI_SLAVE_RXACK_bp 4 /* Received Acknowledge bit position. */
5418 
5419 #define TWI_SLAVE_COLL_bm 0x08 /* Collision bit mask. */
5420 #define TWI_SLAVE_COLL_bp 3 /* Collision bit position. */
5421 
5422 #define TWI_SLAVE_BUSERR_bm 0x04 /* Bus Error bit mask. */
5423 #define TWI_SLAVE_BUSERR_bp 2 /* Bus Error bit position. */
5424 
5425 #define TWI_SLAVE_DIR_bm 0x02 /* Read/Write Direction bit mask. */
5426 #define TWI_SLAVE_DIR_bp 1 /* Read/Write Direction bit position. */
5427 
5428 #define TWI_SLAVE_AP_bm 0x01 /* Slave Address or Stop bit mask. */
5429 #define TWI_SLAVE_AP_bp 0 /* Slave Address or Stop bit position. */
5430 
5431 
5432 /* TWI_SLAVE.ADDRMASK bit masks and bit positions */
5433 #define TWI_SLAVE_ADDRMASK_gm 0xFE /* Address Mask group mask. */
5434 #define TWI_SLAVE_ADDRMASK_gp 1 /* Address Mask group position. */
5435 #define TWI_SLAVE_ADDRMASK0_bm (1<<1) /* Address Mask bit 0 mask. */
5436 #define TWI_SLAVE_ADDRMASK0_bp 1 /* Address Mask bit 0 position. */
5437 #define TWI_SLAVE_ADDRMASK1_bm (1<<2) /* Address Mask bit 1 mask. */
5438 #define TWI_SLAVE_ADDRMASK1_bp 2 /* Address Mask bit 1 position. */
5439 #define TWI_SLAVE_ADDRMASK2_bm (1<<3) /* Address Mask bit 2 mask. */
5440 #define TWI_SLAVE_ADDRMASK2_bp 3 /* Address Mask bit 2 position. */
5441 #define TWI_SLAVE_ADDRMASK3_bm (1<<4) /* Address Mask bit 3 mask. */
5442 #define TWI_SLAVE_ADDRMASK3_bp 4 /* Address Mask bit 3 position. */
5443 #define TWI_SLAVE_ADDRMASK4_bm (1<<5) /* Address Mask bit 4 mask. */
5444 #define TWI_SLAVE_ADDRMASK4_bp 5 /* Address Mask bit 4 position. */
5445 #define TWI_SLAVE_ADDRMASK5_bm (1<<6) /* Address Mask bit 5 mask. */
5446 #define TWI_SLAVE_ADDRMASK5_bp 6 /* Address Mask bit 5 position. */
5447 #define TWI_SLAVE_ADDRMASK6_bm (1<<7) /* Address Mask bit 6 mask. */
5448 #define TWI_SLAVE_ADDRMASK6_bp 7 /* Address Mask bit 6 position. */
5449 
5450 #define TWI_SLAVE_ADDREN_bm 0x01 /* Address Enable bit mask. */
5451 #define TWI_SLAVE_ADDREN_bp 0 /* Address Enable bit position. */
5452 
5453 
5454 /* TWI.CTRL bit masks and bit positions */
5455 #define TWI_SDAHOLD_bm 0x02 /* SDA Hold Time Enable bit mask. */
5456 #define TWI_SDAHOLD_bp 1 /* SDA Hold Time Enable bit position. */
5457 
5458 #define TWI_EDIEN_bm 0x01 /* External Driver Interface Enable bit mask. */
5459 #define TWI_EDIEN_bp 0 /* External Driver Interface Enable bit position. */
5460 
5461 
5462 /* PORT - Port Configuration */
5463 /* PORTCFG.VPCTRLA bit masks and bit positions */
5464 #define PORTCFG_VP1MAP_gm 0xF0 /* Virtual Port 1 Mapping group mask. */
5465 #define PORTCFG_VP1MAP_gp 4 /* Virtual Port 1 Mapping group position. */
5466 #define PORTCFG_VP1MAP0_bm (1<<4) /* Virtual Port 1 Mapping bit 0 mask. */
5467 #define PORTCFG_VP1MAP0_bp 4 /* Virtual Port 1 Mapping bit 0 position. */
5468 #define PORTCFG_VP1MAP1_bm (1<<5) /* Virtual Port 1 Mapping bit 1 mask. */
5469 #define PORTCFG_VP1MAP1_bp 5 /* Virtual Port 1 Mapping bit 1 position. */
5470 #define PORTCFG_VP1MAP2_bm (1<<6) /* Virtual Port 1 Mapping bit 2 mask. */
5471 #define PORTCFG_VP1MAP2_bp 6 /* Virtual Port 1 Mapping bit 2 position. */
5472 #define PORTCFG_VP1MAP3_bm (1<<7) /* Virtual Port 1 Mapping bit 3 mask. */
5473 #define PORTCFG_VP1MAP3_bp 7 /* Virtual Port 1 Mapping bit 3 position. */
5474 
5475 #define PORTCFG_VP0MAP_gm 0x0F /* Virtual Port 0 Mapping group mask. */
5476 #define PORTCFG_VP0MAP_gp 0 /* Virtual Port 0 Mapping group position. */
5477 #define PORTCFG_VP0MAP0_bm (1<<0) /* Virtual Port 0 Mapping bit 0 mask. */
5478 #define PORTCFG_VP0MAP0_bp 0 /* Virtual Port 0 Mapping bit 0 position. */
5479 #define PORTCFG_VP0MAP1_bm (1<<1) /* Virtual Port 0 Mapping bit 1 mask. */
5480 #define PORTCFG_VP0MAP1_bp 1 /* Virtual Port 0 Mapping bit 1 position. */
5481 #define PORTCFG_VP0MAP2_bm (1<<2) /* Virtual Port 0 Mapping bit 2 mask. */
5482 #define PORTCFG_VP0MAP2_bp 2 /* Virtual Port 0 Mapping bit 2 position. */
5483 #define PORTCFG_VP0MAP3_bm (1<<3) /* Virtual Port 0 Mapping bit 3 mask. */
5484 #define PORTCFG_VP0MAP3_bp 3 /* Virtual Port 0 Mapping bit 3 position. */
5485 
5486 
5487 /* PORTCFG.VPCTRLB bit masks and bit positions */
5488 #define PORTCFG_VP3MAP_gm 0xF0 /* Virtual Port 3 Mapping group mask. */
5489 #define PORTCFG_VP3MAP_gp 4 /* Virtual Port 3 Mapping group position. */
5490 #define PORTCFG_VP3MAP0_bm (1<<4) /* Virtual Port 3 Mapping bit 0 mask. */
5491 #define PORTCFG_VP3MAP0_bp 4 /* Virtual Port 3 Mapping bit 0 position. */
5492 #define PORTCFG_VP3MAP1_bm (1<<5) /* Virtual Port 3 Mapping bit 1 mask. */
5493 #define PORTCFG_VP3MAP1_bp 5 /* Virtual Port 3 Mapping bit 1 position. */
5494 #define PORTCFG_VP3MAP2_bm (1<<6) /* Virtual Port 3 Mapping bit 2 mask. */
5495 #define PORTCFG_VP3MAP2_bp 6 /* Virtual Port 3 Mapping bit 2 position. */
5496 #define PORTCFG_VP3MAP3_bm (1<<7) /* Virtual Port 3 Mapping bit 3 mask. */
5497 #define PORTCFG_VP3MAP3_bp 7 /* Virtual Port 3 Mapping bit 3 position. */
5498 
5499 #define PORTCFG_VP2MAP_gm 0x0F /* Virtual Port 2 Mapping group mask. */
5500 #define PORTCFG_VP2MAP_gp 0 /* Virtual Port 2 Mapping group position. */
5501 #define PORTCFG_VP2MAP0_bm (1<<0) /* Virtual Port 2 Mapping bit 0 mask. */
5502 #define PORTCFG_VP2MAP0_bp 0 /* Virtual Port 2 Mapping bit 0 position. */
5503 #define PORTCFG_VP2MAP1_bm (1<<1) /* Virtual Port 2 Mapping bit 1 mask. */
5504 #define PORTCFG_VP2MAP1_bp 1 /* Virtual Port 2 Mapping bit 1 position. */
5505 #define PORTCFG_VP2MAP2_bm (1<<2) /* Virtual Port 2 Mapping bit 2 mask. */
5506 #define PORTCFG_VP2MAP2_bp 2 /* Virtual Port 2 Mapping bit 2 position. */
5507 #define PORTCFG_VP2MAP3_bm (1<<3) /* Virtual Port 2 Mapping bit 3 mask. */
5508 #define PORTCFG_VP2MAP3_bp 3 /* Virtual Port 2 Mapping bit 3 position. */
5509 
5510 
5511 /* PORTCFG.CLKEVOUT bit masks and bit positions */
5512 #define PORTCFG_CLKOUT_gm 0x03 /* Clock Output Port group mask. */
5513 #define PORTCFG_CLKOUT_gp 0 /* Clock Output Port group position. */
5514 #define PORTCFG_CLKOUT0_bm (1<<0) /* Clock Output Port bit 0 mask. */
5515 #define PORTCFG_CLKOUT0_bp 0 /* Clock Output Port bit 0 position. */
5516 #define PORTCFG_CLKOUT1_bm (1<<1) /* Clock Output Port bit 1 mask. */
5517 #define PORTCFG_CLKOUT1_bp 1 /* Clock Output Port bit 1 position. */
5518 
5519 #define PORTCFG_EVOUT_gm 0x30 /* Event Output Port group mask. */
5520 #define PORTCFG_EVOUT_gp 4 /* Event Output Port group position. */
5521 #define PORTCFG_EVOUT0_bm (1<<4) /* Event Output Port bit 0 mask. */
5522 #define PORTCFG_EVOUT0_bp 4 /* Event Output Port bit 0 position. */
5523 #define PORTCFG_EVOUT1_bm (1<<5) /* Event Output Port bit 1 mask. */
5524 #define PORTCFG_EVOUT1_bp 5 /* Event Output Port bit 1 position. */
5525 
5526 
5527 /* VPORT.INTFLAGS bit masks and bit positions */
5528 #define VPORT_INT1IF_bm 0x02 /* Port Interrupt 1 Flag bit mask. */
5529 #define VPORT_INT1IF_bp 1 /* Port Interrupt 1 Flag bit position. */
5530 
5531 #define VPORT_INT0IF_bm 0x01 /* Port Interrupt 0 Flag bit mask. */
5532 #define VPORT_INT0IF_bp 0 /* Port Interrupt 0 Flag bit position. */
5533 
5534 
5535 /* PORT.INTCTRL bit masks and bit positions */
5536 #define PORT_INT1LVL_gm 0x0C /* Port Interrupt 1 Level group mask. */
5537 #define PORT_INT1LVL_gp 2 /* Port Interrupt 1 Level group position. */
5538 #define PORT_INT1LVL0_bm (1<<2) /* Port Interrupt 1 Level bit 0 mask. */
5539 #define PORT_INT1LVL0_bp 2 /* Port Interrupt 1 Level bit 0 position. */
5540 #define PORT_INT1LVL1_bm (1<<3) /* Port Interrupt 1 Level bit 1 mask. */
5541 #define PORT_INT1LVL1_bp 3 /* Port Interrupt 1 Level bit 1 position. */
5542 
5543 #define PORT_INT0LVL_gm 0x03 /* Port Interrupt 0 Level group mask. */
5544 #define PORT_INT0LVL_gp 0 /* Port Interrupt 0 Level group position. */
5545 #define PORT_INT0LVL0_bm (1<<0) /* Port Interrupt 0 Level bit 0 mask. */
5546 #define PORT_INT0LVL0_bp 0 /* Port Interrupt 0 Level bit 0 position. */
5547 #define PORT_INT0LVL1_bm (1<<1) /* Port Interrupt 0 Level bit 1 mask. */
5548 #define PORT_INT0LVL1_bp 1 /* Port Interrupt 0 Level bit 1 position. */
5549 
5550 
5551 /* PORT.INTFLAGS bit masks and bit positions */
5552 #define PORT_INT1IF_bm 0x02 /* Port Interrupt 1 Flag bit mask. */
5553 #define PORT_INT1IF_bp 1 /* Port Interrupt 1 Flag bit position. */
5554 
5555 #define PORT_INT0IF_bm 0x01 /* Port Interrupt 0 Flag bit mask. */
5556 #define PORT_INT0IF_bp 0 /* Port Interrupt 0 Flag bit position. */
5557 
5558 
5559 /* PORT.PIN0CTRL bit masks and bit positions */
5560 #define PORT_SRLEN_bm 0x80 /* Slew Rate Enable bit mask. */
5561 #define PORT_SRLEN_bp 7 /* Slew Rate Enable bit position. */
5562 
5563 #define PORT_INVEN_bm 0x40 /* Inverted I/O Enable bit mask. */
5564 #define PORT_INVEN_bp 6 /* Inverted I/O Enable bit position. */
5565 
5566 #define PORT_OPC_gm 0x38 /* Output/Pull Configuration group mask. */
5567 #define PORT_OPC_gp 3 /* Output/Pull Configuration group position. */
5568 #define PORT_OPC0_bm (1<<3) /* Output/Pull Configuration bit 0 mask. */
5569 #define PORT_OPC0_bp 3 /* Output/Pull Configuration bit 0 position. */
5570 #define PORT_OPC1_bm (1<<4) /* Output/Pull Configuration bit 1 mask. */
5571 #define PORT_OPC1_bp 4 /* Output/Pull Configuration bit 1 position. */
5572 #define PORT_OPC2_bm (1<<5) /* Output/Pull Configuration bit 2 mask. */
5573 #define PORT_OPC2_bp 5 /* Output/Pull Configuration bit 2 position. */
5574 
5575 #define PORT_ISC_gm 0x07 /* Input/Sense Configuration group mask. */
5576 #define PORT_ISC_gp 0 /* Input/Sense Configuration group position. */
5577 #define PORT_ISC0_bm (1<<0) /* Input/Sense Configuration bit 0 mask. */
5578 #define PORT_ISC0_bp 0 /* Input/Sense Configuration bit 0 position. */
5579 #define PORT_ISC1_bm (1<<1) /* Input/Sense Configuration bit 1 mask. */
5580 #define PORT_ISC1_bp 1 /* Input/Sense Configuration bit 1 position. */
5581 #define PORT_ISC2_bm (1<<2) /* Input/Sense Configuration bit 2 mask. */
5582 #define PORT_ISC2_bp 2 /* Input/Sense Configuration bit 2 position. */
5583 
5584 
5585 /* PORT.PIN1CTRL bit masks and bit positions */
5586 /* PORT_SRLEN_bm Predefined. */
5587 /* PORT_SRLEN_bp Predefined. */
5588 
5589 /* PORT_INVEN_bm Predefined. */
5590 /* PORT_INVEN_bp Predefined. */
5591 
5592 /* PORT_OPC_gm Predefined. */
5593 /* PORT_OPC_gp Predefined. */
5594 /* PORT_OPC0_bm Predefined. */
5595 /* PORT_OPC0_bp Predefined. */
5596 /* PORT_OPC1_bm Predefined. */
5597 /* PORT_OPC1_bp Predefined. */
5598 /* PORT_OPC2_bm Predefined. */
5599 /* PORT_OPC2_bp Predefined. */
5600 
5601 /* PORT_ISC_gm Predefined. */
5602 /* PORT_ISC_gp Predefined. */
5603 /* PORT_ISC0_bm Predefined. */
5604 /* PORT_ISC0_bp Predefined. */
5605 /* PORT_ISC1_bm Predefined. */
5606 /* PORT_ISC1_bp Predefined. */
5607 /* PORT_ISC2_bm Predefined. */
5608 /* PORT_ISC2_bp Predefined. */
5609 
5610 
5611 /* PORT.PIN2CTRL bit masks and bit positions */
5612 /* PORT_SRLEN_bm Predefined. */
5613 /* PORT_SRLEN_bp Predefined. */
5614 
5615 /* PORT_INVEN_bm Predefined. */
5616 /* PORT_INVEN_bp Predefined. */
5617 
5618 /* PORT_OPC_gm Predefined. */
5619 /* PORT_OPC_gp Predefined. */
5620 /* PORT_OPC0_bm Predefined. */
5621 /* PORT_OPC0_bp Predefined. */
5622 /* PORT_OPC1_bm Predefined. */
5623 /* PORT_OPC1_bp Predefined. */
5624 /* PORT_OPC2_bm Predefined. */
5625 /* PORT_OPC2_bp Predefined. */
5626 
5627 /* PORT_ISC_gm Predefined. */
5628 /* PORT_ISC_gp Predefined. */
5629 /* PORT_ISC0_bm Predefined. */
5630 /* PORT_ISC0_bp Predefined. */
5631 /* PORT_ISC1_bm Predefined. */
5632 /* PORT_ISC1_bp Predefined. */
5633 /* PORT_ISC2_bm Predefined. */
5634 /* PORT_ISC2_bp Predefined. */
5635 
5636 
5637 /* PORT.PIN3CTRL bit masks and bit positions */
5638 /* PORT_SRLEN_bm Predefined. */
5639 /* PORT_SRLEN_bp Predefined. */
5640 
5641 /* PORT_INVEN_bm Predefined. */
5642 /* PORT_INVEN_bp Predefined. */
5643 
5644 /* PORT_OPC_gm Predefined. */
5645 /* PORT_OPC_gp Predefined. */
5646 /* PORT_OPC0_bm Predefined. */
5647 /* PORT_OPC0_bp Predefined. */
5648 /* PORT_OPC1_bm Predefined. */
5649 /* PORT_OPC1_bp Predefined. */
5650 /* PORT_OPC2_bm Predefined. */
5651 /* PORT_OPC2_bp Predefined. */
5652 
5653 /* PORT_ISC_gm Predefined. */
5654 /* PORT_ISC_gp Predefined. */
5655 /* PORT_ISC0_bm Predefined. */
5656 /* PORT_ISC0_bp Predefined. */
5657 /* PORT_ISC1_bm Predefined. */
5658 /* PORT_ISC1_bp Predefined. */
5659 /* PORT_ISC2_bm Predefined. */
5660 /* PORT_ISC2_bp Predefined. */
5661 
5662 
5663 /* PORT.PIN4CTRL bit masks and bit positions */
5664 /* PORT_SRLEN_bm Predefined. */
5665 /* PORT_SRLEN_bp Predefined. */
5666 
5667 /* PORT_INVEN_bm Predefined. */
5668 /* PORT_INVEN_bp Predefined. */
5669 
5670 /* PORT_OPC_gm Predefined. */
5671 /* PORT_OPC_gp Predefined. */
5672 /* PORT_OPC0_bm Predefined. */
5673 /* PORT_OPC0_bp Predefined. */
5674 /* PORT_OPC1_bm Predefined. */
5675 /* PORT_OPC1_bp Predefined. */
5676 /* PORT_OPC2_bm Predefined. */
5677 /* PORT_OPC2_bp Predefined. */
5678 
5679 /* PORT_ISC_gm Predefined. */
5680 /* PORT_ISC_gp Predefined. */
5681 /* PORT_ISC0_bm Predefined. */
5682 /* PORT_ISC0_bp Predefined. */
5683 /* PORT_ISC1_bm Predefined. */
5684 /* PORT_ISC1_bp Predefined. */
5685 /* PORT_ISC2_bm Predefined. */
5686 /* PORT_ISC2_bp Predefined. */
5687 
5688 
5689 /* PORT.PIN5CTRL bit masks and bit positions */
5690 /* PORT_SRLEN_bm Predefined. */
5691 /* PORT_SRLEN_bp Predefined. */
5692 
5693 /* PORT_INVEN_bm Predefined. */
5694 /* PORT_INVEN_bp Predefined. */
5695 
5696 /* PORT_OPC_gm Predefined. */
5697 /* PORT_OPC_gp Predefined. */
5698 /* PORT_OPC0_bm Predefined. */
5699 /* PORT_OPC0_bp Predefined. */
5700 /* PORT_OPC1_bm Predefined. */
5701 /* PORT_OPC1_bp Predefined. */
5702 /* PORT_OPC2_bm Predefined. */
5703 /* PORT_OPC2_bp Predefined. */
5704 
5705 /* PORT_ISC_gm Predefined. */
5706 /* PORT_ISC_gp Predefined. */
5707 /* PORT_ISC0_bm Predefined. */
5708 /* PORT_ISC0_bp Predefined. */
5709 /* PORT_ISC1_bm Predefined. */
5710 /* PORT_ISC1_bp Predefined. */
5711 /* PORT_ISC2_bm Predefined. */
5712 /* PORT_ISC2_bp Predefined. */
5713 
5714 
5715 /* PORT.PIN6CTRL bit masks and bit positions */
5716 /* PORT_SRLEN_bm Predefined. */
5717 /* PORT_SRLEN_bp Predefined. */
5718 
5719 /* PORT_INVEN_bm Predefined. */
5720 /* PORT_INVEN_bp Predefined. */
5721 
5722 /* PORT_OPC_gm Predefined. */
5723 /* PORT_OPC_gp Predefined. */
5724 /* PORT_OPC0_bm Predefined. */
5725 /* PORT_OPC0_bp Predefined. */
5726 /* PORT_OPC1_bm Predefined. */
5727 /* PORT_OPC1_bp Predefined. */
5728 /* PORT_OPC2_bm Predefined. */
5729 /* PORT_OPC2_bp Predefined. */
5730 
5731 /* PORT_ISC_gm Predefined. */
5732 /* PORT_ISC_gp Predefined. */
5733 /* PORT_ISC0_bm Predefined. */
5734 /* PORT_ISC0_bp Predefined. */
5735 /* PORT_ISC1_bm Predefined. */
5736 /* PORT_ISC1_bp Predefined. */
5737 /* PORT_ISC2_bm Predefined. */
5738 /* PORT_ISC2_bp Predefined. */
5739 
5740 
5741 /* PORT.PIN7CTRL bit masks and bit positions */
5742 /* PORT_SRLEN_bm Predefined. */
5743 /* PORT_SRLEN_bp Predefined. */
5744 
5745 /* PORT_INVEN_bm Predefined. */
5746 /* PORT_INVEN_bp Predefined. */
5747 
5748 /* PORT_OPC_gm Predefined. */
5749 /* PORT_OPC_gp Predefined. */
5750 /* PORT_OPC0_bm Predefined. */
5751 /* PORT_OPC0_bp Predefined. */
5752 /* PORT_OPC1_bm Predefined. */
5753 /* PORT_OPC1_bp Predefined. */
5754 /* PORT_OPC2_bm Predefined. */
5755 /* PORT_OPC2_bp Predefined. */
5756 
5757 /* PORT_ISC_gm Predefined. */
5758 /* PORT_ISC_gp Predefined. */
5759 /* PORT_ISC0_bm Predefined. */
5760 /* PORT_ISC0_bp Predefined. */
5761 /* PORT_ISC1_bm Predefined. */
5762 /* PORT_ISC1_bp Predefined. */
5763 /* PORT_ISC2_bm Predefined. */
5764 /* PORT_ISC2_bp Predefined. */
5765 
5766 
5767 /* TC - 16-bit Timer/Counter With PWM */
5768 /* TC0.CTRLA bit masks and bit positions */
5769 #define TC0_CLKSEL_gm 0x0F /* Clock Selection group mask. */
5770 #define TC0_CLKSEL_gp 0 /* Clock Selection group position. */
5771 #define TC0_CLKSEL0_bm (1<<0) /* Clock Selection bit 0 mask. */
5772 #define TC0_CLKSEL0_bp 0 /* Clock Selection bit 0 position. */
5773 #define TC0_CLKSEL1_bm (1<<1) /* Clock Selection bit 1 mask. */
5774 #define TC0_CLKSEL1_bp 1 /* Clock Selection bit 1 position. */
5775 #define TC0_CLKSEL2_bm (1<<2) /* Clock Selection bit 2 mask. */
5776 #define TC0_CLKSEL2_bp 2 /* Clock Selection bit 2 position. */
5777 #define TC0_CLKSEL3_bm (1<<3) /* Clock Selection bit 3 mask. */
5778 #define TC0_CLKSEL3_bp 3 /* Clock Selection bit 3 position. */
5779 
5780 
5781 /* TC0.CTRLB bit masks and bit positions */
5782 #define TC0_CCDEN_bm 0x80 /* Compare or Capture D Enable bit mask. */
5783 #define TC0_CCDEN_bp 7 /* Compare or Capture D Enable bit position. */
5784 
5785 #define TC0_CCCEN_bm 0x40 /* Compare or Capture C Enable bit mask. */
5786 #define TC0_CCCEN_bp 6 /* Compare or Capture C Enable bit position. */
5787 
5788 #define TC0_CCBEN_bm 0x20 /* Compare or Capture B Enable bit mask. */
5789 #define TC0_CCBEN_bp 5 /* Compare or Capture B Enable bit position. */
5790 
5791 #define TC0_CCAEN_bm 0x10 /* Compare or Capture A Enable bit mask. */
5792 #define TC0_CCAEN_bp 4 /* Compare or Capture A Enable bit position. */
5793 
5794 #define TC0_WGMODE_gm 0x07 /* Waveform generation mode group mask. */
5795 #define TC0_WGMODE_gp 0 /* Waveform generation mode group position. */
5796 #define TC0_WGMODE0_bm (1<<0) /* Waveform generation mode bit 0 mask. */
5797 #define TC0_WGMODE0_bp 0 /* Waveform generation mode bit 0 position. */
5798 #define TC0_WGMODE1_bm (1<<1) /* Waveform generation mode bit 1 mask. */
5799 #define TC0_WGMODE1_bp 1 /* Waveform generation mode bit 1 position. */
5800 #define TC0_WGMODE2_bm (1<<2) /* Waveform generation mode bit 2 mask. */
5801 #define TC0_WGMODE2_bp 2 /* Waveform generation mode bit 2 position. */
5802 
5803 
5804 /* TC0.CTRLC bit masks and bit positions */
5805 #define TC0_CMPD_bm 0x08 /* Compare D Output Value bit mask. */
5806 #define TC0_CMPD_bp 3 /* Compare D Output Value bit position. */
5807 
5808 #define TC0_CMPC_bm 0x04 /* Compare C Output Value bit mask. */
5809 #define TC0_CMPC_bp 2 /* Compare C Output Value bit position. */
5810 
5811 #define TC0_CMPB_bm 0x02 /* Compare B Output Value bit mask. */
5812 #define TC0_CMPB_bp 1 /* Compare B Output Value bit position. */
5813 
5814 #define TC0_CMPA_bm 0x01 /* Compare A Output Value bit mask. */
5815 #define TC0_CMPA_bp 0 /* Compare A Output Value bit position. */
5816 
5817 
5818 /* TC0.CTRLD bit masks and bit positions */
5819 #define TC0_EVACT_gm 0xE0 /* Event Action group mask. */
5820 #define TC0_EVACT_gp 5 /* Event Action group position. */
5821 #define TC0_EVACT0_bm (1<<5) /* Event Action bit 0 mask. */
5822 #define TC0_EVACT0_bp 5 /* Event Action bit 0 position. */
5823 #define TC0_EVACT1_bm (1<<6) /* Event Action bit 1 mask. */
5824 #define TC0_EVACT1_bp 6 /* Event Action bit 1 position. */
5825 #define TC0_EVACT2_bm (1<<7) /* Event Action bit 2 mask. */
5826 #define TC0_EVACT2_bp 7 /* Event Action bit 2 position. */
5827 
5828 #define TC0_EVDLY_bm 0x10 /* Event Delay bit mask. */
5829 #define TC0_EVDLY_bp 4 /* Event Delay bit position. */
5830 
5831 #define TC0_EVSEL_gm 0x0F /* Event Source Select group mask. */
5832 #define TC0_EVSEL_gp 0 /* Event Source Select group position. */
5833 #define TC0_EVSEL0_bm (1<<0) /* Event Source Select bit 0 mask. */
5834 #define TC0_EVSEL0_bp 0 /* Event Source Select bit 0 position. */
5835 #define TC0_EVSEL1_bm (1<<1) /* Event Source Select bit 1 mask. */
5836 #define TC0_EVSEL1_bp 1 /* Event Source Select bit 1 position. */
5837 #define TC0_EVSEL2_bm (1<<2) /* Event Source Select bit 2 mask. */
5838 #define TC0_EVSEL2_bp 2 /* Event Source Select bit 2 position. */
5839 #define TC0_EVSEL3_bm (1<<3) /* Event Source Select bit 3 mask. */
5840 #define TC0_EVSEL3_bp 3 /* Event Source Select bit 3 position. */
5841 
5842 
5843 /* TC0.CTRLE bit masks and bit positions */
5844 #define TC0_DTHM_bm 0x02 /* Dead Time Hold Mode bit mask. */
5845 #define TC0_DTHM_bp 1 /* Dead Time Hold Mode bit position. */
5846 
5847 #define TC0_BYTEM_bm 0x01 /* Byte Mode bit mask. */
5848 #define TC0_BYTEM_bp 0 /* Byte Mode bit position. */
5849 
5850 
5851 /* TC0.INTCTRLA bit masks and bit positions */
5852 #define TC0_ERRINTLVL_gm 0x0C /* Error Interrupt Level group mask. */
5853 #define TC0_ERRINTLVL_gp 2 /* Error Interrupt Level group position. */
5854 #define TC0_ERRINTLVL0_bm (1<<2) /* Error Interrupt Level bit 0 mask. */
5855 #define TC0_ERRINTLVL0_bp 2 /* Error Interrupt Level bit 0 position. */
5856 #define TC0_ERRINTLVL1_bm (1<<3) /* Error Interrupt Level bit 1 mask. */
5857 #define TC0_ERRINTLVL1_bp 3 /* Error Interrupt Level bit 1 position. */
5858 
5859 #define TC0_OVFINTLVL_gm 0x03 /* Overflow interrupt level group mask. */
5860 #define TC0_OVFINTLVL_gp 0 /* Overflow interrupt level group position. */
5861 #define TC0_OVFINTLVL0_bm (1<<0) /* Overflow interrupt level bit 0 mask. */
5862 #define TC0_OVFINTLVL0_bp 0 /* Overflow interrupt level bit 0 position. */
5863 #define TC0_OVFINTLVL1_bm (1<<1) /* Overflow interrupt level bit 1 mask. */
5864 #define TC0_OVFINTLVL1_bp 1 /* Overflow interrupt level bit 1 position. */
5865 
5866 
5867 /* TC0.INTCTRLB bit masks and bit positions */
5868 #define TC0_CCDINTLVL_gm 0xC0 /* Compare or Capture D Interrupt Level group mask. */
5869 #define TC0_CCDINTLVL_gp 6 /* Compare or Capture D Interrupt Level group position. */
5870 #define TC0_CCDINTLVL0_bm (1<<6) /* Compare or Capture D Interrupt Level bit 0 mask. */
5871 #define TC0_CCDINTLVL0_bp 6 /* Compare or Capture D Interrupt Level bit 0 position. */
5872 #define TC0_CCDINTLVL1_bm (1<<7) /* Compare or Capture D Interrupt Level bit 1 mask. */
5873 #define TC0_CCDINTLVL1_bp 7 /* Compare or Capture D Interrupt Level bit 1 position. */
5874 
5875 #define TC0_CCCINTLVL_gm 0x30 /* Compare or Capture C Interrupt Level group mask. */
5876 #define TC0_CCCINTLVL_gp 4 /* Compare or Capture C Interrupt Level group position. */
5877 #define TC0_CCCINTLVL0_bm (1<<4) /* Compare or Capture C Interrupt Level bit 0 mask. */
5878 #define TC0_CCCINTLVL0_bp 4 /* Compare or Capture C Interrupt Level bit 0 position. */
5879 #define TC0_CCCINTLVL1_bm (1<<5) /* Compare or Capture C Interrupt Level bit 1 mask. */
5880 #define TC0_CCCINTLVL1_bp 5 /* Compare or Capture C Interrupt Level bit 1 position. */
5881 
5882 #define TC0_CCBINTLVL_gm 0x0C /* Compare or Capture B Interrupt Level group mask. */
5883 #define TC0_CCBINTLVL_gp 2 /* Compare or Capture B Interrupt Level group position. */
5884 #define TC0_CCBINTLVL0_bm (1<<2) /* Compare or Capture B Interrupt Level bit 0 mask. */
5885 #define TC0_CCBINTLVL0_bp 2 /* Compare or Capture B Interrupt Level bit 0 position. */
5886 #define TC0_CCBINTLVL1_bm (1<<3) /* Compare or Capture B Interrupt Level bit 1 mask. */
5887 #define TC0_CCBINTLVL1_bp 3 /* Compare or Capture B Interrupt Level bit 1 position. */
5888 
5889 #define TC0_CCAINTLVL_gm 0x03 /* Compare or Capture A Interrupt Level group mask. */
5890 #define TC0_CCAINTLVL_gp 0 /* Compare or Capture A Interrupt Level group position. */
5891 #define TC0_CCAINTLVL0_bm (1<<0) /* Compare or Capture A Interrupt Level bit 0 mask. */
5892 #define TC0_CCAINTLVL0_bp 0 /* Compare or Capture A Interrupt Level bit 0 position. */
5893 #define TC0_CCAINTLVL1_bm (1<<1) /* Compare or Capture A Interrupt Level bit 1 mask. */
5894 #define TC0_CCAINTLVL1_bp 1 /* Compare or Capture A Interrupt Level bit 1 position. */
5895 
5896 
5897 /* TC0.CTRLFCLR bit masks and bit positions */
5898 #define TC0_CMD_gm 0x0C /* Command group mask. */
5899 #define TC0_CMD_gp 2 /* Command group position. */
5900 #define TC0_CMD0_bm (1<<2) /* Command bit 0 mask. */
5901 #define TC0_CMD0_bp 2 /* Command bit 0 position. */
5902 #define TC0_CMD1_bm (1<<3) /* Command bit 1 mask. */
5903 #define TC0_CMD1_bp 3 /* Command bit 1 position. */
5904 
5905 #define TC0_LUPD_bm 0x02 /* Lock Update bit mask. */
5906 #define TC0_LUPD_bp 1 /* Lock Update bit position. */
5907 
5908 #define TC0_DIR_bm 0x01 /* Direction bit mask. */
5909 #define TC0_DIR_bp 0 /* Direction bit position. */
5910 
5911 
5912 /* TC0.CTRLFSET bit masks and bit positions */
5913 /* TC0_CMD_gm Predefined. */
5914 /* TC0_CMD_gp Predefined. */
5915 /* TC0_CMD0_bm Predefined. */
5916 /* TC0_CMD0_bp Predefined. */
5917 /* TC0_CMD1_bm Predefined. */
5918 /* TC0_CMD1_bp Predefined. */
5919 
5920 /* TC0_LUPD_bm Predefined. */
5921 /* TC0_LUPD_bp Predefined. */
5922 
5923 /* TC0_DIR_bm Predefined. */
5924 /* TC0_DIR_bp Predefined. */
5925 
5926 
5927 /* TC0.CTRLGCLR bit masks and bit positions */
5928 #define TC0_CCDBV_bm 0x10 /* Compare or Capture D Buffer Valid bit mask. */
5929 #define TC0_CCDBV_bp 4 /* Compare or Capture D Buffer Valid bit position. */
5930 
5931 #define TC0_CCCBV_bm 0x08 /* Compare or Capture C Buffer Valid bit mask. */
5932 #define TC0_CCCBV_bp 3 /* Compare or Capture C Buffer Valid bit position. */
5933 
5934 #define TC0_CCBBV_bm 0x04 /* Compare or Capture B Buffer Valid bit mask. */
5935 #define TC0_CCBBV_bp 2 /* Compare or Capture B Buffer Valid bit position. */
5936 
5937 #define TC0_CCABV_bm 0x02 /* Compare or Capture A Buffer Valid bit mask. */
5938 #define TC0_CCABV_bp 1 /* Compare or Capture A Buffer Valid bit position. */
5939 
5940 #define TC0_PERBV_bm 0x01 /* Period Buffer Valid bit mask. */
5941 #define TC0_PERBV_bp 0 /* Period Buffer Valid bit position. */
5942 
5943 
5944 /* TC0.CTRLGSET bit masks and bit positions */
5945 /* TC0_CCDBV_bm Predefined. */
5946 /* TC0_CCDBV_bp Predefined. */
5947 
5948 /* TC0_CCCBV_bm Predefined. */
5949 /* TC0_CCCBV_bp Predefined. */
5950 
5951 /* TC0_CCBBV_bm Predefined. */
5952 /* TC0_CCBBV_bp Predefined. */
5953 
5954 /* TC0_CCABV_bm Predefined. */
5955 /* TC0_CCABV_bp Predefined. */
5956 
5957 /* TC0_PERBV_bm Predefined. */
5958 /* TC0_PERBV_bp Predefined. */
5959 
5960 
5961 /* TC0.INTFLAGS bit masks and bit positions */
5962 #define TC0_CCDIF_bm 0x80 /* Compare or Capture D Interrupt Flag bit mask. */
5963 #define TC0_CCDIF_bp 7 /* Compare or Capture D Interrupt Flag bit position. */
5964 
5965 #define TC0_CCCIF_bm 0x40 /* Compare or Capture C Interrupt Flag bit mask. */
5966 #define TC0_CCCIF_bp 6 /* Compare or Capture C Interrupt Flag bit position. */
5967 
5968 #define TC0_CCBIF_bm 0x20 /* Compare or Capture B Interrupt Flag bit mask. */
5969 #define TC0_CCBIF_bp 5 /* Compare or Capture B Interrupt Flag bit position. */
5970 
5971 #define TC0_CCAIF_bm 0x10 /* Compare or Capture A Interrupt Flag bit mask. */
5972 #define TC0_CCAIF_bp 4 /* Compare or Capture A Interrupt Flag bit position. */
5973 
5974 #define TC0_ERRIF_bm 0x02 /* Error Interrupt Flag bit mask. */
5975 #define TC0_ERRIF_bp 1 /* Error Interrupt Flag bit position. */
5976 
5977 #define TC0_OVFIF_bm 0x01 /* Overflow Interrupt Flag bit mask. */
5978 #define TC0_OVFIF_bp 0 /* Overflow Interrupt Flag bit position. */
5979 
5980 
5981 /* TC1.CTRLA bit masks and bit positions */
5982 #define TC1_CLKSEL_gm 0x0F /* Clock Selection group mask. */
5983 #define TC1_CLKSEL_gp 0 /* Clock Selection group position. */
5984 #define TC1_CLKSEL0_bm (1<<0) /* Clock Selection bit 0 mask. */
5985 #define TC1_CLKSEL0_bp 0 /* Clock Selection bit 0 position. */
5986 #define TC1_CLKSEL1_bm (1<<1) /* Clock Selection bit 1 mask. */
5987 #define TC1_CLKSEL1_bp 1 /* Clock Selection bit 1 position. */
5988 #define TC1_CLKSEL2_bm (1<<2) /* Clock Selection bit 2 mask. */
5989 #define TC1_CLKSEL2_bp 2 /* Clock Selection bit 2 position. */
5990 #define TC1_CLKSEL3_bm (1<<3) /* Clock Selection bit 3 mask. */
5991 #define TC1_CLKSEL3_bp 3 /* Clock Selection bit 3 position. */
5992 
5993 
5994 /* TC1.CTRLB bit masks and bit positions */
5995 #define TC1_CCBEN_bm 0x20 /* Compare or Capture B Enable bit mask. */
5996 #define TC1_CCBEN_bp 5 /* Compare or Capture B Enable bit position. */
5997 
5998 #define TC1_CCAEN_bm 0x10 /* Compare or Capture A Enable bit mask. */
5999 #define TC1_CCAEN_bp 4 /* Compare or Capture A Enable bit position. */
6000 
6001 #define TC1_WGMODE_gm 0x07 /* Waveform generation mode group mask. */
6002 #define TC1_WGMODE_gp 0 /* Waveform generation mode group position. */
6003 #define TC1_WGMODE0_bm (1<<0) /* Waveform generation mode bit 0 mask. */
6004 #define TC1_WGMODE0_bp 0 /* Waveform generation mode bit 0 position. */
6005 #define TC1_WGMODE1_bm (1<<1) /* Waveform generation mode bit 1 mask. */
6006 #define TC1_WGMODE1_bp 1 /* Waveform generation mode bit 1 position. */
6007 #define TC1_WGMODE2_bm (1<<2) /* Waveform generation mode bit 2 mask. */
6008 #define TC1_WGMODE2_bp 2 /* Waveform generation mode bit 2 position. */
6009 
6010 
6011 /* TC1.CTRLC bit masks and bit positions */
6012 #define TC1_CMPB_bm 0x02 /* Compare B Output Value bit mask. */
6013 #define TC1_CMPB_bp 1 /* Compare B Output Value bit position. */
6014 
6015 #define TC1_CMPA_bm 0x01 /* Compare A Output Value bit mask. */
6016 #define TC1_CMPA_bp 0 /* Compare A Output Value bit position. */
6017 
6018 
6019 /* TC1.CTRLD bit masks and bit positions */
6020 #define TC1_EVACT_gm 0xE0 /* Event Action group mask. */
6021 #define TC1_EVACT_gp 5 /* Event Action group position. */
6022 #define TC1_EVACT0_bm (1<<5) /* Event Action bit 0 mask. */
6023 #define TC1_EVACT0_bp 5 /* Event Action bit 0 position. */
6024 #define TC1_EVACT1_bm (1<<6) /* Event Action bit 1 mask. */
6025 #define TC1_EVACT1_bp 6 /* Event Action bit 1 position. */
6026 #define TC1_EVACT2_bm (1<<7) /* Event Action bit 2 mask. */
6027 #define TC1_EVACT2_bp 7 /* Event Action bit 2 position. */
6028 
6029 #define TC1_EVDLY_bm 0x10 /* Event Delay bit mask. */
6030 #define TC1_EVDLY_bp 4 /* Event Delay bit position. */
6031 
6032 #define TC1_EVSEL_gm 0x0F /* Event Source Select group mask. */
6033 #define TC1_EVSEL_gp 0 /* Event Source Select group position. */
6034 #define TC1_EVSEL0_bm (1<<0) /* Event Source Select bit 0 mask. */
6035 #define TC1_EVSEL0_bp 0 /* Event Source Select bit 0 position. */
6036 #define TC1_EVSEL1_bm (1<<1) /* Event Source Select bit 1 mask. */
6037 #define TC1_EVSEL1_bp 1 /* Event Source Select bit 1 position. */
6038 #define TC1_EVSEL2_bm (1<<2) /* Event Source Select bit 2 mask. */
6039 #define TC1_EVSEL2_bp 2 /* Event Source Select bit 2 position. */
6040 #define TC1_EVSEL3_bm (1<<3) /* Event Source Select bit 3 mask. */
6041 #define TC1_EVSEL3_bp 3 /* Event Source Select bit 3 position. */
6042 
6043 
6044 /* TC1.CTRLE bit masks and bit positions */
6045 #define TC1_DTHM_bm 0x02 /* Dead Time Hold Mode bit mask. */
6046 #define TC1_DTHM_bp 1 /* Dead Time Hold Mode bit position. */
6047 
6048 #define TC1_BYTEM_bm 0x01 /* Byte Mode bit mask. */
6049 #define TC1_BYTEM_bp 0 /* Byte Mode bit position. */
6050 
6051 
6052 /* TC1.INTCTRLA bit masks and bit positions */
6053 #define TC1_ERRINTLVL_gm 0x0C /* Error Interrupt Level group mask. */
6054 #define TC1_ERRINTLVL_gp 2 /* Error Interrupt Level group position. */
6055 #define TC1_ERRINTLVL0_bm (1<<2) /* Error Interrupt Level bit 0 mask. */
6056 #define TC1_ERRINTLVL0_bp 2 /* Error Interrupt Level bit 0 position. */
6057 #define TC1_ERRINTLVL1_bm (1<<3) /* Error Interrupt Level bit 1 mask. */
6058 #define TC1_ERRINTLVL1_bp 3 /* Error Interrupt Level bit 1 position. */
6059 
6060 #define TC1_OVFINTLVL_gm 0x03 /* Overflow interrupt level group mask. */
6061 #define TC1_OVFINTLVL_gp 0 /* Overflow interrupt level group position. */
6062 #define TC1_OVFINTLVL0_bm (1<<0) /* Overflow interrupt level bit 0 mask. */
6063 #define TC1_OVFINTLVL0_bp 0 /* Overflow interrupt level bit 0 position. */
6064 #define TC1_OVFINTLVL1_bm (1<<1) /* Overflow interrupt level bit 1 mask. */
6065 #define TC1_OVFINTLVL1_bp 1 /* Overflow interrupt level bit 1 position. */
6066 
6067 
6068 /* TC1.INTCTRLB bit masks and bit positions */
6069 #define TC1_CCBINTLVL_gm 0x0C /* Compare or Capture B Interrupt Level group mask. */
6070 #define TC1_CCBINTLVL_gp 2 /* Compare or Capture B Interrupt Level group position. */
6071 #define TC1_CCBINTLVL0_bm (1<<2) /* Compare or Capture B Interrupt Level bit 0 mask. */
6072 #define TC1_CCBINTLVL0_bp 2 /* Compare or Capture B Interrupt Level bit 0 position. */
6073 #define TC1_CCBINTLVL1_bm (1<<3) /* Compare or Capture B Interrupt Level bit 1 mask. */
6074 #define TC1_CCBINTLVL1_bp 3 /* Compare or Capture B Interrupt Level bit 1 position. */
6075 
6076 #define TC1_CCAINTLVL_gm 0x03 /* Compare or Capture A Interrupt Level group mask. */
6077 #define TC1_CCAINTLVL_gp 0 /* Compare or Capture A Interrupt Level group position. */
6078 #define TC1_CCAINTLVL0_bm (1<<0) /* Compare or Capture A Interrupt Level bit 0 mask. */
6079 #define TC1_CCAINTLVL0_bp 0 /* Compare or Capture A Interrupt Level bit 0 position. */
6080 #define TC1_CCAINTLVL1_bm (1<<1) /* Compare or Capture A Interrupt Level bit 1 mask. */
6081 #define TC1_CCAINTLVL1_bp 1 /* Compare or Capture A Interrupt Level bit 1 position. */
6082 
6083 
6084 /* TC1.CTRLFCLR bit masks and bit positions */
6085 #define TC1_CMD_gm 0x0C /* Command group mask. */
6086 #define TC1_CMD_gp 2 /* Command group position. */
6087 #define TC1_CMD0_bm (1<<2) /* Command bit 0 mask. */
6088 #define TC1_CMD0_bp 2 /* Command bit 0 position. */
6089 #define TC1_CMD1_bm (1<<3) /* Command bit 1 mask. */
6090 #define TC1_CMD1_bp 3 /* Command bit 1 position. */
6091 
6092 #define TC1_LUPD_bm 0x02 /* Lock Update bit mask. */
6093 #define TC1_LUPD_bp 1 /* Lock Update bit position. */
6094 
6095 #define TC1_DIR_bm 0x01 /* Direction bit mask. */
6096 #define TC1_DIR_bp 0 /* Direction bit position. */
6097 
6098 
6099 /* TC1.CTRLFSET bit masks and bit positions */
6100 /* TC1_CMD_gm Predefined. */
6101 /* TC1_CMD_gp Predefined. */
6102 /* TC1_CMD0_bm Predefined. */
6103 /* TC1_CMD0_bp Predefined. */
6104 /* TC1_CMD1_bm Predefined. */
6105 /* TC1_CMD1_bp Predefined. */
6106 
6107 /* TC1_LUPD_bm Predefined. */
6108 /* TC1_LUPD_bp Predefined. */
6109 
6110 /* TC1_DIR_bm Predefined. */
6111 /* TC1_DIR_bp Predefined. */
6112 
6113 
6114 /* TC1.CTRLGCLR bit masks and bit positions */
6115 #define TC1_CCBBV_bm 0x04 /* Compare or Capture B Buffer Valid bit mask. */
6116 #define TC1_CCBBV_bp 2 /* Compare or Capture B Buffer Valid bit position. */
6117 
6118 #define TC1_CCABV_bm 0x02 /* Compare or Capture A Buffer Valid bit mask. */
6119 #define TC1_CCABV_bp 1 /* Compare or Capture A Buffer Valid bit position. */
6120 
6121 #define TC1_PERBV_bm 0x01 /* Period Buffer Valid bit mask. */
6122 #define TC1_PERBV_bp 0 /* Period Buffer Valid bit position. */
6123 
6124 
6125 /* TC1.CTRLGSET bit masks and bit positions */
6126 /* TC1_CCBBV_bm Predefined. */
6127 /* TC1_CCBBV_bp Predefined. */
6128 
6129 /* TC1_CCABV_bm Predefined. */
6130 /* TC1_CCABV_bp Predefined. */
6131 
6132 /* TC1_PERBV_bm Predefined. */
6133 /* TC1_PERBV_bp Predefined. */
6134 
6135 
6136 /* TC1.INTFLAGS bit masks and bit positions */
6137 #define TC1_CCBIF_bm 0x20 /* Compare or Capture B Interrupt Flag bit mask. */
6138 #define TC1_CCBIF_bp 5 /* Compare or Capture B Interrupt Flag bit position. */
6139 
6140 #define TC1_CCAIF_bm 0x10 /* Compare or Capture A Interrupt Flag bit mask. */
6141 #define TC1_CCAIF_bp 4 /* Compare or Capture A Interrupt Flag bit position. */
6142 
6143 #define TC1_ERRIF_bm 0x02 /* Error Interrupt Flag bit mask. */
6144 #define TC1_ERRIF_bp 1 /* Error Interrupt Flag bit position. */
6145 
6146 #define TC1_OVFIF_bm 0x01 /* Overflow Interrupt Flag bit mask. */
6147 #define TC1_OVFIF_bp 0 /* Overflow Interrupt Flag bit position. */
6148 
6149 
6150 /* AWEX.CTRL bit masks and bit positions */
6151 #define AWEX_PGM_bm 0x20 /* Pattern Generation Mode bit mask. */
6152 #define AWEX_PGM_bp 5 /* Pattern Generation Mode bit position. */
6153 
6154 #define AWEX_CWCM_bm 0x10 /* Common Waveform Channel Mode bit mask. */
6155 #define AWEX_CWCM_bp 4 /* Common Waveform Channel Mode bit position. */
6156 
6157 #define AWEX_DTICCDEN_bm 0x08 /* Dead Time Insertion Compare Channel D Enable bit mask. */
6158 #define AWEX_DTICCDEN_bp 3 /* Dead Time Insertion Compare Channel D Enable bit position. */
6159 
6160 #define AWEX_DTICCCEN_bm 0x04 /* Dead Time Insertion Compare Channel C Enable bit mask. */
6161 #define AWEX_DTICCCEN_bp 2 /* Dead Time Insertion Compare Channel C Enable bit position. */
6162 
6163 #define AWEX_DTICCBEN_bm 0x02 /* Dead Time Insertion Compare Channel B Enable bit mask. */
6164 #define AWEX_DTICCBEN_bp 1 /* Dead Time Insertion Compare Channel B Enable bit position. */
6165 
6166 #define AWEX_DTICCAEN_bm 0x01 /* Dead Time Insertion Compare Channel A Enable bit mask. */
6167 #define AWEX_DTICCAEN_bp 0 /* Dead Time Insertion Compare Channel A Enable bit position. */
6168 
6169 
6170 /* AWEX.FDCTRL bit masks and bit positions */
6171 #define AWEX_FDDBD_bm 0x10 /* Fault Detect on Disable Break Disable bit mask. */
6172 #define AWEX_FDDBD_bp 4 /* Fault Detect on Disable Break Disable bit position. */
6173 
6174 #define AWEX_FDMODE_bm 0x04 /* Fault Detect Mode bit mask. */
6175 #define AWEX_FDMODE_bp 2 /* Fault Detect Mode bit position. */
6176 
6177 #define AWEX_FDACT_gm 0x03 /* Fault Detect Action group mask. */
6178 #define AWEX_FDACT_gp 0 /* Fault Detect Action group position. */
6179 #define AWEX_FDACT0_bm (1<<0) /* Fault Detect Action bit 0 mask. */
6180 #define AWEX_FDACT0_bp 0 /* Fault Detect Action bit 0 position. */
6181 #define AWEX_FDACT1_bm (1<<1) /* Fault Detect Action bit 1 mask. */
6182 #define AWEX_FDACT1_bp 1 /* Fault Detect Action bit 1 position. */
6183 
6184 
6185 /* AWEX.STATUS bit masks and bit positions */
6186 #define AWEX_FDF_bm 0x04 /* Fault Detect Flag bit mask. */
6187 #define AWEX_FDF_bp 2 /* Fault Detect Flag bit position. */
6188 
6189 #define AWEX_DTHSBUFV_bm 0x02 /* Dead Time High Side Buffer Valid bit mask. */
6190 #define AWEX_DTHSBUFV_bp 1 /* Dead Time High Side Buffer Valid bit position. */
6191 
6192 #define AWEX_DTLSBUFV_bm 0x01 /* Dead Time Low Side Buffer Valid bit mask. */
6193 #define AWEX_DTLSBUFV_bp 0 /* Dead Time Low Side Buffer Valid bit position. */
6194 
6195 
6196 /* HIRES.CTRL bit masks and bit positions */
6197 #define HIRES_HREN_gm 0x03 /* High Resolution Enable group mask. */
6198 #define HIRES_HREN_gp 0 /* High Resolution Enable group position. */
6199 #define HIRES_HREN0_bm (1<<0) /* High Resolution Enable bit 0 mask. */
6200 #define HIRES_HREN0_bp 0 /* High Resolution Enable bit 0 position. */
6201 #define HIRES_HREN1_bm (1<<1) /* High Resolution Enable bit 1 mask. */
6202 #define HIRES_HREN1_bp 1 /* High Resolution Enable bit 1 position. */
6203 
6204 
6205 /* USART - Universal Asynchronous Receiver-Transmitter */
6206 /* USART.STATUS bit masks and bit positions */
6207 #define USART_RXCIF_bm 0x80 /* Receive Interrupt Flag bit mask. */
6208 #define USART_RXCIF_bp 7 /* Receive Interrupt Flag bit position. */
6209 
6210 #define USART_TXCIF_bm 0x40 /* Transmit Interrupt Flag bit mask. */
6211 #define USART_TXCIF_bp 6 /* Transmit Interrupt Flag bit position. */
6212 
6213 #define USART_DREIF_bm 0x20 /* Data Register Empty Flag bit mask. */
6214 #define USART_DREIF_bp 5 /* Data Register Empty Flag bit position. */
6215 
6216 #define USART_FERR_bm 0x10 /* Frame Error bit mask. */
6217 #define USART_FERR_bp 4 /* Frame Error bit position. */
6218 
6219 #define USART_BUFOVF_bm 0x08 /* Buffer Overflow bit mask. */
6220 #define USART_BUFOVF_bp 3 /* Buffer Overflow bit position. */
6221 
6222 #define USART_PERR_bm 0x04 /* Parity Error bit mask. */
6223 #define USART_PERR_bp 2 /* Parity Error bit position. */
6224 
6225 #define USART_RXB8_bm 0x01 /* Receive Bit 8 bit mask. */
6226 #define USART_RXB8_bp 0 /* Receive Bit 8 bit position. */
6227 
6228 
6229 /* USART.CTRLA bit masks and bit positions */
6230 #define USART_RXCINTLVL_gm 0x30 /* Receive Interrupt Level group mask. */
6231 #define USART_RXCINTLVL_gp 4 /* Receive Interrupt Level group position. */
6232 #define USART_RXCINTLVL0_bm (1<<4) /* Receive Interrupt Level bit 0 mask. */
6233 #define USART_RXCINTLVL0_bp 4 /* Receive Interrupt Level bit 0 position. */
6234 #define USART_RXCINTLVL1_bm (1<<5) /* Receive Interrupt Level bit 1 mask. */
6235 #define USART_RXCINTLVL1_bp 5 /* Receive Interrupt Level bit 1 position. */
6236 
6237 #define USART_TXCINTLVL_gm 0x0C /* Transmit Interrupt Level group mask. */
6238 #define USART_TXCINTLVL_gp 2 /* Transmit Interrupt Level group position. */
6239 #define USART_TXCINTLVL0_bm (1<<2) /* Transmit Interrupt Level bit 0 mask. */
6240 #define USART_TXCINTLVL0_bp 2 /* Transmit Interrupt Level bit 0 position. */
6241 #define USART_TXCINTLVL1_bm (1<<3) /* Transmit Interrupt Level bit 1 mask. */
6242 #define USART_TXCINTLVL1_bp 3 /* Transmit Interrupt Level bit 1 position. */
6243 
6244 #define USART_DREINTLVL_gm 0x03 /* Data Register Empty Interrupt Level group mask. */
6245 #define USART_DREINTLVL_gp 0 /* Data Register Empty Interrupt Level group position. */
6246 #define USART_DREINTLVL0_bm (1<<0) /* Data Register Empty Interrupt Level bit 0 mask. */
6247 #define USART_DREINTLVL0_bp 0 /* Data Register Empty Interrupt Level bit 0 position. */
6248 #define USART_DREINTLVL1_bm (1<<1) /* Data Register Empty Interrupt Level bit 1 mask. */
6249 #define USART_DREINTLVL1_bp 1 /* Data Register Empty Interrupt Level bit 1 position. */
6250 
6251 
6252 /* USART.CTRLB bit masks and bit positions */
6253 #define USART_RXEN_bm 0x10 /* Receiver Enable bit mask. */
6254 #define USART_RXEN_bp 4 /* Receiver Enable bit position. */
6255 
6256 #define USART_TXEN_bm 0x08 /* Transmitter Enable bit mask. */
6257 #define USART_TXEN_bp 3 /* Transmitter Enable bit position. */
6258 
6259 #define USART_CLK2X_bm 0x04 /* Double transmission speed bit mask. */
6260 #define USART_CLK2X_bp 2 /* Double transmission speed bit position. */
6261 
6262 #define USART_MPCM_bm 0x02 /* Multi-processor Communication Mode bit mask. */
6263 #define USART_MPCM_bp 1 /* Multi-processor Communication Mode bit position. */
6264 
6265 #define USART_TXB8_bm 0x01 /* Transmit bit 8 bit mask. */
6266 #define USART_TXB8_bp 0 /* Transmit bit 8 bit position. */
6267 
6268 
6269 /* USART.CTRLC bit masks and bit positions */
6270 #define USART_CMODE_gm 0xC0 /* Communication Mode group mask. */
6271 #define USART_CMODE_gp 6 /* Communication Mode group position. */
6272 #define USART_CMODE0_bm (1<<6) /* Communication Mode bit 0 mask. */
6273 #define USART_CMODE0_bp 6 /* Communication Mode bit 0 position. */
6274 #define USART_CMODE1_bm (1<<7) /* Communication Mode bit 1 mask. */
6275 #define USART_CMODE1_bp 7 /* Communication Mode bit 1 position. */
6276 
6277 #define USART_PMODE_gm 0x30 /* Parity Mode group mask. */
6278 #define USART_PMODE_gp 4 /* Parity Mode group position. */
6279 #define USART_PMODE0_bm (1<<4) /* Parity Mode bit 0 mask. */
6280 #define USART_PMODE0_bp 4 /* Parity Mode bit 0 position. */
6281 #define USART_PMODE1_bm (1<<5) /* Parity Mode bit 1 mask. */
6282 #define USART_PMODE1_bp 5 /* Parity Mode bit 1 position. */
6283 
6284 #define USART_SBMODE_bm 0x08 /* Stop Bit Mode bit mask. */
6285 #define USART_SBMODE_bp 3 /* Stop Bit Mode bit position. */
6286 
6287 #define USART_CHSIZE_gm 0x07 /* Character Size group mask. */
6288 #define USART_CHSIZE_gp 0 /* Character Size group position. */
6289 #define USART_CHSIZE0_bm (1<<0) /* Character Size bit 0 mask. */
6290 #define USART_CHSIZE0_bp 0 /* Character Size bit 0 position. */
6291 #define USART_CHSIZE1_bm (1<<1) /* Character Size bit 1 mask. */
6292 #define USART_CHSIZE1_bp 1 /* Character Size bit 1 position. */
6293 #define USART_CHSIZE2_bm (1<<2) /* Character Size bit 2 mask. */
6294 #define USART_CHSIZE2_bp 2 /* Character Size bit 2 position. */
6295 
6296 
6297 /* USART.BAUDCTRLA bit masks and bit positions */
6298 #define USART_BSEL_gm 0xFF /* Baud Rate Selection Bits [7:0] group mask. */
6299 #define USART_BSEL_gp 0 /* Baud Rate Selection Bits [7:0] group position. */
6300 #define USART_BSEL0_bm (1<<0) /* Baud Rate Selection Bits [7:0] bit 0 mask. */
6301 #define USART_BSEL0_bp 0 /* Baud Rate Selection Bits [7:0] bit 0 position. */
6302 #define USART_BSEL1_bm (1<<1) /* Baud Rate Selection Bits [7:0] bit 1 mask. */
6303 #define USART_BSEL1_bp 1 /* Baud Rate Selection Bits [7:0] bit 1 position. */
6304 #define USART_BSEL2_bm (1<<2) /* Baud Rate Selection Bits [7:0] bit 2 mask. */
6305 #define USART_BSEL2_bp 2 /* Baud Rate Selection Bits [7:0] bit 2 position. */
6306 #define USART_BSEL3_bm (1<<3) /* Baud Rate Selection Bits [7:0] bit 3 mask. */
6307 #define USART_BSEL3_bp 3 /* Baud Rate Selection Bits [7:0] bit 3 position. */
6308 #define USART_BSEL4_bm (1<<4) /* Baud Rate Selection Bits [7:0] bit 4 mask. */
6309 #define USART_BSEL4_bp 4 /* Baud Rate Selection Bits [7:0] bit 4 position. */
6310 #define USART_BSEL5_bm (1<<5) /* Baud Rate Selection Bits [7:0] bit 5 mask. */
6311 #define USART_BSEL5_bp 5 /* Baud Rate Selection Bits [7:0] bit 5 position. */
6312 #define USART_BSEL6_bm (1<<6) /* Baud Rate Selection Bits [7:0] bit 6 mask. */
6313 #define USART_BSEL6_bp 6 /* Baud Rate Selection Bits [7:0] bit 6 position. */
6314 #define USART_BSEL7_bm (1<<7) /* Baud Rate Selection Bits [7:0] bit 7 mask. */
6315 #define USART_BSEL7_bp 7 /* Baud Rate Selection Bits [7:0] bit 7 position. */
6316 
6317 
6318 /* USART.BAUDCTRLB bit masks and bit positions */
6319 #define USART_BSCALE_gm 0xF0 /* Baud Rate Scale group mask. */
6320 #define USART_BSCALE_gp 4 /* Baud Rate Scale group position. */
6321 #define USART_BSCALE0_bm (1<<4) /* Baud Rate Scale bit 0 mask. */
6322 #define USART_BSCALE0_bp 4 /* Baud Rate Scale bit 0 position. */
6323 #define USART_BSCALE1_bm (1<<5) /* Baud Rate Scale bit 1 mask. */
6324 #define USART_BSCALE1_bp 5 /* Baud Rate Scale bit 1 position. */
6325 #define USART_BSCALE2_bm (1<<6) /* Baud Rate Scale bit 2 mask. */
6326 #define USART_BSCALE2_bp 6 /* Baud Rate Scale bit 2 position. */
6327 #define USART_BSCALE3_bm (1<<7) /* Baud Rate Scale bit 3 mask. */
6328 #define USART_BSCALE3_bp 7 /* Baud Rate Scale bit 3 position. */
6329 
6330 /* USART_BSEL_gm Predefined. */
6331 /* USART_BSEL_gp Predefined. */
6332 /* USART_BSEL0_bm Predefined. */
6333 /* USART_BSEL0_bp Predefined. */
6334 /* USART_BSEL1_bm Predefined. */
6335 /* USART_BSEL1_bp Predefined. */
6336 /* USART_BSEL2_bm Predefined. */
6337 /* USART_BSEL2_bp Predefined. */
6338 /* USART_BSEL3_bm Predefined. */
6339 /* USART_BSEL3_bp Predefined. */
6340 
6341 
6342 /* SPI - Serial Peripheral Interface */
6343 /* SPI.CTRL bit masks and bit positions */
6344 #define SPI_CLK2X_bm 0x80 /* Enable Double Speed bit mask. */
6345 #define SPI_CLK2X_bp 7 /* Enable Double Speed bit position. */
6346 
6347 #define SPI_ENABLE_bm 0x40 /* Enable Module bit mask. */
6348 #define SPI_ENABLE_bp 6 /* Enable Module bit position. */
6349 
6350 #define SPI_DORD_bm 0x20 /* Data Order Setting bit mask. */
6351 #define SPI_DORD_bp 5 /* Data Order Setting bit position. */
6352 
6353 #define SPI_MASTER_bm 0x10 /* Master Operation Enable bit mask. */
6354 #define SPI_MASTER_bp 4 /* Master Operation Enable bit position. */
6355 
6356 #define SPI_MODE_gm 0x0C /* SPI Mode group mask. */
6357 #define SPI_MODE_gp 2 /* SPI Mode group position. */
6358 #define SPI_MODE0_bm (1<<2) /* SPI Mode bit 0 mask. */
6359 #define SPI_MODE0_bp 2 /* SPI Mode bit 0 position. */
6360 #define SPI_MODE1_bm (1<<3) /* SPI Mode bit 1 mask. */
6361 #define SPI_MODE1_bp 3 /* SPI Mode bit 1 position. */
6362 
6363 #define SPI_PRESCALER_gm 0x03 /* Prescaler group mask. */
6364 #define SPI_PRESCALER_gp 0 /* Prescaler group position. */
6365 #define SPI_PRESCALER0_bm (1<<0) /* Prescaler bit 0 mask. */
6366 #define SPI_PRESCALER0_bp 0 /* Prescaler bit 0 position. */
6367 #define SPI_PRESCALER1_bm (1<<1) /* Prescaler bit 1 mask. */
6368 #define SPI_PRESCALER1_bp 1 /* Prescaler bit 1 position. */
6369 
6370 
6371 /* SPI.INTCTRL bit masks and bit positions */
6372 #define SPI_INTLVL_gm 0x03 /* Interrupt level group mask. */
6373 #define SPI_INTLVL_gp 0 /* Interrupt level group position. */
6374 #define SPI_INTLVL0_bm (1<<0) /* Interrupt level bit 0 mask. */
6375 #define SPI_INTLVL0_bp 0 /* Interrupt level bit 0 position. */
6376 #define SPI_INTLVL1_bm (1<<1) /* Interrupt level bit 1 mask. */
6377 #define SPI_INTLVL1_bp 1 /* Interrupt level bit 1 position. */
6378 
6379 
6380 /* SPI.STATUS bit masks and bit positions */
6381 #define SPI_IF_bm 0x80 /* Interrupt Flag bit mask. */
6382 #define SPI_IF_bp 7 /* Interrupt Flag bit position. */
6383 
6384 #define SPI_WRCOL_bm 0x40 /* Write Collision bit mask. */
6385 #define SPI_WRCOL_bp 6 /* Write Collision bit position. */
6386 
6387 
6388 /* IRCOM - IR Communication Module */
6389 /* IRCOM.CTRL bit masks and bit positions */
6390 #define IRCOM_EVSEL_gm 0x0F /* Event Channel Select group mask. */
6391 #define IRCOM_EVSEL_gp 0 /* Event Channel Select group position. */
6392 #define IRCOM_EVSEL0_bm (1<<0) /* Event Channel Select bit 0 mask. */
6393 #define IRCOM_EVSEL0_bp 0 /* Event Channel Select bit 0 position. */
6394 #define IRCOM_EVSEL1_bm (1<<1) /* Event Channel Select bit 1 mask. */
6395 #define IRCOM_EVSEL1_bp 1 /* Event Channel Select bit 1 position. */
6396 #define IRCOM_EVSEL2_bm (1<<2) /* Event Channel Select bit 2 mask. */
6397 #define IRCOM_EVSEL2_bp 2 /* Event Channel Select bit 2 position. */
6398 #define IRCOM_EVSEL3_bm (1<<3) /* Event Channel Select bit 3 mask. */
6399 #define IRCOM_EVSEL3_bp 3 /* Event Channel Select bit 3 position. */
6400 
6401 
6402 /* AES - AES Module */
6403 /* AES.CTRL bit masks and bit positions */
6404 #define AES_START_bm 0x80 /* Start/Run bit mask. */
6405 #define AES_START_bp 7 /* Start/Run bit position. */
6406 
6407 #define AES_AUTO_bm 0x40 /* Auto Start Trigger bit mask. */
6408 #define AES_AUTO_bp 6 /* Auto Start Trigger bit position. */
6409 
6410 #define AES_RESET_bm 0x20 /* AES Software Reset bit mask. */
6411 #define AES_RESET_bp 5 /* AES Software Reset bit position. */
6412 
6413 #define AES_DECRYPT_bm 0x10 /* Decryption / Direction bit mask. */
6414 #define AES_DECRYPT_bp 4 /* Decryption / Direction bit position. */
6415 
6416 #define AES_XOR_bm 0x04 /* State XOR Load Enable bit mask. */
6417 #define AES_XOR_bp 2 /* State XOR Load Enable bit position. */
6418 
6419 
6420 /* AES.STATUS bit masks and bit positions */
6421 #define AES_ERROR_bm 0x80 /* AES Error bit mask. */
6422 #define AES_ERROR_bp 7 /* AES Error bit position. */
6423 
6424 #define AES_SRIF_bm 0x01 /* State Ready Interrupt Flag bit mask. */
6425 #define AES_SRIF_bp 0 /* State Ready Interrupt Flag bit position. */
6426 
6427 
6428 /* AES.INTCTRL bit masks and bit positions */
6429 #define AES_INTLVL_gm 0x03 /* Interrupt level group mask. */
6430 #define AES_INTLVL_gp 0 /* Interrupt level group position. */
6431 #define AES_INTLVL0_bm (1<<0) /* Interrupt level bit 0 mask. */
6432 #define AES_INTLVL0_bp 0 /* Interrupt level bit 0 position. */
6433 #define AES_INTLVL1_bm (1<<1) /* Interrupt level bit 1 mask. */
6434 #define AES_INTLVL1_bp 1 /* Interrupt level bit 1 position. */
6435 
6436 
6437 
6438 // Generic Port Pins
6439 
6440 #define PIN0_bm 0x01
6441 #define PIN0_bp 0
6442 #define PIN1_bm 0x02
6443 #define PIN1_bp 1
6444 #define PIN2_bm 0x04
6445 #define PIN2_bp 2
6446 #define PIN3_bm 0x08
6447 #define PIN3_bp 3
6448 #define PIN4_bm 0x10
6449 #define PIN4_bp 4
6450 #define PIN5_bm 0x20
6451 #define PIN5_bp 5
6452 #define PIN6_bm 0x40
6453 #define PIN6_bp 6
6454 #define PIN7_bm 0x80
6455 #define PIN7_bp 7
6456 
6457 
6458 /* ========== Interrupt Vector Definitions ========== */
6459 /* Vector 0 is the reset vector */
6460 
6461 /* OSC interrupt vectors */
6462 #define OSC_XOSCF_vect_num 1
6463 #define OSC_XOSCF_vect _VECTOR(1) /* External Oscillator Failure Interrupt (NMI) */
6464 
6465 /* PORTC interrupt vectors */
6466 #define PORTC_INT0_vect_num 2
6467 #define PORTC_INT0_vect _VECTOR(2) /* External Interrupt 0 */
6468 #define PORTC_INT1_vect_num 3
6469 #define PORTC_INT1_vect _VECTOR(3) /* External Interrupt 1 */
6470 
6471 /* PORTR interrupt vectors */
6472 #define PORTR_INT0_vect_num 4
6473 #define PORTR_INT0_vect _VECTOR(4) /* External Interrupt 0 */
6474 #define PORTR_INT1_vect_num 5
6475 #define PORTR_INT1_vect _VECTOR(5) /* External Interrupt 1 */
6476 
6477 /* DMA interrupt vectors */
6478 #define DMA_CH0_vect_num 6
6479 #define DMA_CH0_vect _VECTOR(6) /* Channel 0 Interrupt */
6480 #define DMA_CH1_vect_num 7
6481 #define DMA_CH1_vect _VECTOR(7) /* Channel 1 Interrupt */
6482 #define DMA_CH2_vect_num 8
6483 #define DMA_CH2_vect _VECTOR(8) /* Channel 2 Interrupt */
6484 #define DMA_CH3_vect_num 9
6485 #define DMA_CH3_vect _VECTOR(9) /* Channel 3 Interrupt */
6486 
6487 /* RTC interrupt vectors */
6488 #define RTC_OVF_vect_num 10
6489 #define RTC_OVF_vect _VECTOR(10) /* Overflow Interrupt */
6490 #define RTC_COMP_vect_num 11
6491 #define RTC_COMP_vect _VECTOR(11) /* Compare Interrupt */
6492 
6493 /* TWIC interrupt vectors */
6494 #define TWIC_TWIS_vect_num 12
6495 #define TWIC_TWIS_vect _VECTOR(12) /* TWI Slave Interrupt */
6496 #define TWIC_TWIM_vect_num 13
6497 #define TWIC_TWIM_vect _VECTOR(13) /* TWI Master Interrupt */
6498 
6499 /* TCC0 interrupt vectors */
6500 #define TCC0_OVF_vect_num 14
6501 #define TCC0_OVF_vect _VECTOR(14) /* Overflow Interrupt */
6502 #define TCC0_ERR_vect_num 15
6503 #define TCC0_ERR_vect _VECTOR(15) /* Error Interrupt */
6504 #define TCC0_CCA_vect_num 16
6505 #define TCC0_CCA_vect _VECTOR(16) /* Compare or Capture A Interrupt */
6506 #define TCC0_CCB_vect_num 17
6507 #define TCC0_CCB_vect _VECTOR(17) /* Compare or Capture B Interrupt */
6508 #define TCC0_CCC_vect_num 18
6509 #define TCC0_CCC_vect _VECTOR(18) /* Compare or Capture C Interrupt */
6510 #define TCC0_CCD_vect_num 19
6511 #define TCC0_CCD_vect _VECTOR(19) /* Compare or Capture D Interrupt */
6512 
6513 /* TCC1 interrupt vectors */
6514 #define TCC1_OVF_vect_num 20
6515 #define TCC1_OVF_vect _VECTOR(20) /* Overflow Interrupt */
6516 #define TCC1_ERR_vect_num 21
6517 #define TCC1_ERR_vect _VECTOR(21) /* Error Interrupt */
6518 #define TCC1_CCA_vect_num 22
6519 #define TCC1_CCA_vect _VECTOR(22) /* Compare or Capture A Interrupt */
6520 #define TCC1_CCB_vect_num 23
6521 #define TCC1_CCB_vect _VECTOR(23) /* Compare or Capture B Interrupt */
6522 
6523 /* SPIC interrupt vectors */
6524 #define SPIC_INT_vect_num 24
6525 #define SPIC_INT_vect _VECTOR(24) /* SPI Interrupt */
6526 
6527 /* USARTC0 interrupt vectors */
6528 #define USARTC0_RXC_vect_num 25
6529 #define USARTC0_RXC_vect _VECTOR(25) /* Reception Complete Interrupt */
6530 #define USARTC0_DRE_vect_num 26
6531 #define USARTC0_DRE_vect _VECTOR(26) /* Data Register Empty Interrupt */
6532 #define USARTC0_TXC_vect_num 27
6533 #define USARTC0_TXC_vect _VECTOR(27) /* Transmission Complete Interrupt */
6534 
6535 /* USARTC1 interrupt vectors */
6536 #define USARTC1_RXC_vect_num 28
6537 #define USARTC1_RXC_vect _VECTOR(28) /* Reception Complete Interrupt */
6538 #define USARTC1_DRE_vect_num 29
6539 #define USARTC1_DRE_vect _VECTOR(29) /* Data Register Empty Interrupt */
6540 #define USARTC1_TXC_vect_num 30
6541 #define USARTC1_TXC_vect _VECTOR(30) /* Transmission Complete Interrupt */
6542 
6543 /* AES interrupt vectors */
6544 #define AES_INT_vect_num 31
6545 #define AES_INT_vect _VECTOR(31) /* AES Interrupt */
6546 
6547 /* NVM interrupt vectors */
6548 #define NVM_EE_vect_num 32
6549 #define NVM_EE_vect _VECTOR(32) /* EE Interrupt */
6550 #define NVM_SPM_vect_num 33
6551 #define NVM_SPM_vect _VECTOR(33) /* SPM Interrupt */
6552 
6553 /* PORTB interrupt vectors */
6554 #define PORTB_INT0_vect_num 34
6555 #define PORTB_INT0_vect _VECTOR(34) /* External Interrupt 0 */
6556 #define PORTB_INT1_vect_num 35
6557 #define PORTB_INT1_vect _VECTOR(35) /* External Interrupt 1 */
6558 
6559 /* ACB interrupt vectors */
6560 #define ACB_AC0_vect_num 36
6561 #define ACB_AC0_vect _VECTOR(36) /* AC0 Interrupt */
6562 #define ACB_AC1_vect_num 37
6563 #define ACB_AC1_vect _VECTOR(37) /* AC1 Interrupt */
6564 #define ACB_ACW_vect_num 38
6565 #define ACB_ACW_vect _VECTOR(38) /* ACW Window Mode Interrupt */
6566 
6567 /* ADCB interrupt vectors */
6568 #define ADCB_CH0_vect_num 39
6569 #define ADCB_CH0_vect _VECTOR(39) /* Interrupt 0 */
6570 #define ADCB_CH1_vect_num 40
6571 #define ADCB_CH1_vect _VECTOR(40) /* Interrupt 1 */
6572 #define ADCB_CH2_vect_num 41
6573 #define ADCB_CH2_vect _VECTOR(41) /* Interrupt 2 */
6574 #define ADCB_CH3_vect_num 42
6575 #define ADCB_CH3_vect _VECTOR(42) /* Interrupt 3 */
6576 
6577 /* PORTE interrupt vectors */
6578 #define PORTE_INT0_vect_num 43
6579 #define PORTE_INT0_vect _VECTOR(43) /* External Interrupt 0 */
6580 #define PORTE_INT1_vect_num 44
6581 #define PORTE_INT1_vect _VECTOR(44) /* External Interrupt 1 */
6582 
6583 /* TWIE interrupt vectors */
6584 #define TWIE_TWIS_vect_num 45
6585 #define TWIE_TWIS_vect _VECTOR(45) /* TWI Slave Interrupt */
6586 #define TWIE_TWIM_vect_num 46
6587 #define TWIE_TWIM_vect _VECTOR(46) /* TWI Master Interrupt */
6588 
6589 /* TCE0 interrupt vectors */
6590 #define TCE0_OVF_vect_num 47
6591 #define TCE0_OVF_vect _VECTOR(47) /* Overflow Interrupt */
6592 #define TCE0_ERR_vect_num 48
6593 #define TCE0_ERR_vect _VECTOR(48) /* Error Interrupt */
6594 #define TCE0_CCA_vect_num 49
6595 #define TCE0_CCA_vect _VECTOR(49) /* Compare or Capture A Interrupt */
6596 #define TCE0_CCB_vect_num 50
6597 #define TCE0_CCB_vect _VECTOR(50) /* Compare or Capture B Interrupt */
6598 #define TCE0_CCC_vect_num 51
6599 #define TCE0_CCC_vect _VECTOR(51) /* Compare or Capture C Interrupt */
6600 #define TCE0_CCD_vect_num 52
6601 #define TCE0_CCD_vect _VECTOR(52) /* Compare or Capture D Interrupt */
6602 
6603 /* TCE1 interrupt vectors */
6604 #define TCE1_OVF_vect_num 53
6605 #define TCE1_OVF_vect _VECTOR(53) /* Overflow Interrupt */
6606 #define TCE1_ERR_vect_num 54
6607 #define TCE1_ERR_vect _VECTOR(54) /* Error Interrupt */
6608 #define TCE1_CCA_vect_num 55
6609 #define TCE1_CCA_vect _VECTOR(55) /* Compare or Capture A Interrupt */
6610 #define TCE1_CCB_vect_num 56
6611 #define TCE1_CCB_vect _VECTOR(56) /* Compare or Capture B Interrupt */
6612 
6613 /* SPIE interrupt vectors */
6614 #define SPIE_INT_vect_num 57
6615 #define SPIE_INT_vect _VECTOR(57) /* SPI Interrupt */
6616 
6617 /* USARTE0 interrupt vectors */
6618 #define USARTE0_RXC_vect_num 58
6619 #define USARTE0_RXC_vect _VECTOR(58) /* Reception Complete Interrupt */
6620 #define USARTE0_DRE_vect_num 59
6621 #define USARTE0_DRE_vect _VECTOR(59) /* Data Register Empty Interrupt */
6622 #define USARTE0_TXC_vect_num 60
6623 #define USARTE0_TXC_vect _VECTOR(60) /* Transmission Complete Interrupt */
6624 
6625 /* USARTE1 interrupt vectors */
6626 #define USARTE1_RXC_vect_num 61
6627 #define USARTE1_RXC_vect _VECTOR(61) /* Reception Complete Interrupt */
6628 #define USARTE1_DRE_vect_num 62
6629 #define USARTE1_DRE_vect _VECTOR(62) /* Data Register Empty Interrupt */
6630 #define USARTE1_TXC_vect_num 63
6631 #define USARTE1_TXC_vect _VECTOR(63) /* Transmission Complete Interrupt */
6632 
6633 /* PORTD interrupt vectors */
6634 #define PORTD_INT0_vect_num 64
6635 #define PORTD_INT0_vect _VECTOR(64) /* External Interrupt 0 */
6636 #define PORTD_INT1_vect_num 65
6637 #define PORTD_INT1_vect _VECTOR(65) /* External Interrupt 1 */
6638 
6639 /* PORTA interrupt vectors */
6640 #define PORTA_INT0_vect_num 66
6641 #define PORTA_INT0_vect _VECTOR(66) /* External Interrupt 0 */
6642 #define PORTA_INT1_vect_num 67
6643 #define PORTA_INT1_vect _VECTOR(67) /* External Interrupt 1 */
6644 
6645 /* ACA interrupt vectors */
6646 #define ACA_AC0_vect_num 68
6647 #define ACA_AC0_vect _VECTOR(68) /* AC0 Interrupt */
6648 #define ACA_AC1_vect_num 69
6649 #define ACA_AC1_vect _VECTOR(69) /* AC1 Interrupt */
6650 #define ACA_ACW_vect_num 70
6651 #define ACA_ACW_vect _VECTOR(70) /* ACW Window Mode Interrupt */
6652 
6653 /* ADCA interrupt vectors */
6654 #define ADCA_CH0_vect_num 71
6655 #define ADCA_CH0_vect _VECTOR(71) /* Interrupt 0 */
6656 #define ADCA_CH1_vect_num 72
6657 #define ADCA_CH1_vect _VECTOR(72) /* Interrupt 1 */
6658 #define ADCA_CH2_vect_num 73
6659 #define ADCA_CH2_vect _VECTOR(73) /* Interrupt 2 */
6660 #define ADCA_CH3_vect_num 74
6661 #define ADCA_CH3_vect _VECTOR(74) /* Interrupt 3 */
6662 
6663 /* TCD0 interrupt vectors */
6664 #define TCD0_OVF_vect_num 77
6665 #define TCD0_OVF_vect _VECTOR(77) /* Overflow Interrupt */
6666 #define TCD0_ERR_vect_num 78
6667 #define TCD0_ERR_vect _VECTOR(78) /* Error Interrupt */
6668 #define TCD0_CCA_vect_num 79
6669 #define TCD0_CCA_vect _VECTOR(79) /* Compare or Capture A Interrupt */
6670 #define TCD0_CCB_vect_num 80
6671 #define TCD0_CCB_vect _VECTOR(80) /* Compare or Capture B Interrupt */
6672 #define TCD0_CCC_vect_num 81
6673 #define TCD0_CCC_vect _VECTOR(81) /* Compare or Capture C Interrupt */
6674 #define TCD0_CCD_vect_num 82
6675 #define TCD0_CCD_vect _VECTOR(82) /* Compare or Capture D Interrupt */
6676 
6677 /* TCD1 interrupt vectors */
6678 #define TCD1_OVF_vect_num 83
6679 #define TCD1_OVF_vect _VECTOR(83) /* Overflow Interrupt */
6680 #define TCD1_ERR_vect_num 84
6681 #define TCD1_ERR_vect _VECTOR(84) /* Error Interrupt */
6682 #define TCD1_CCA_vect_num 85
6683 #define TCD1_CCA_vect _VECTOR(85) /* Compare or Capture A Interrupt */
6684 #define TCD1_CCB_vect_num 86
6685 #define TCD1_CCB_vect _VECTOR(86) /* Compare or Capture B Interrupt */
6686 
6687 /* SPID interrupt vectors */
6688 #define SPID_INT_vect_num 87
6689 #define SPID_INT_vect _VECTOR(87) /* SPI Interrupt */
6690 
6691 /* USARTD0 interrupt vectors */
6692 #define USARTD0_RXC_vect_num 88
6693 #define USARTD0_RXC_vect _VECTOR(88) /* Reception Complete Interrupt */
6694 #define USARTD0_DRE_vect_num 89
6695 #define USARTD0_DRE_vect _VECTOR(89) /* Data Register Empty Interrupt */
6696 #define USARTD0_TXC_vect_num 90
6697 #define USARTD0_TXC_vect _VECTOR(90) /* Transmission Complete Interrupt */
6698 
6699 /* USARTD1 interrupt vectors */
6700 #define USARTD1_RXC_vect_num 91
6701 #define USARTD1_RXC_vect _VECTOR(91) /* Reception Complete Interrupt */
6702 #define USARTD1_DRE_vect_num 92
6703 #define USARTD1_DRE_vect _VECTOR(92) /* Data Register Empty Interrupt */
6704 #define USARTD1_TXC_vect_num 93
6705 #define USARTD1_TXC_vect _VECTOR(93) /* Transmission Complete Interrupt */
6706 
6707 /* PORTF interrupt vectors */
6708 #define PORTF_INT0_vect_num 104
6709 #define PORTF_INT0_vect _VECTOR(104) /* External Interrupt 0 */
6710 #define PORTF_INT1_vect_num 105
6711 #define PORTF_INT1_vect _VECTOR(105) /* External Interrupt 1 */
6712 
6713 /* TCF0 interrupt vectors */
6714 #define TCF0_OVF_vect_num 108
6715 #define TCF0_OVF_vect _VECTOR(108) /* Overflow Interrupt */
6716 #define TCF0_ERR_vect_num 109
6717 #define TCF0_ERR_vect _VECTOR(109) /* Error Interrupt */
6718 #define TCF0_CCA_vect_num 110
6719 #define TCF0_CCA_vect _VECTOR(110) /* Compare or Capture A Interrupt */
6720 #define TCF0_CCB_vect_num 111
6721 #define TCF0_CCB_vect _VECTOR(111) /* Compare or Capture B Interrupt */
6722 #define TCF0_CCC_vect_num 112
6723 #define TCF0_CCC_vect _VECTOR(112) /* Compare or Capture C Interrupt */
6724 #define TCF0_CCD_vect_num 113
6725 #define TCF0_CCD_vect _VECTOR(113) /* Compare or Capture D Interrupt */
6726 
6727 /* USARTF0 interrupt vectors */
6728 #define USARTF0_RXC_vect_num 119
6729 #define USARTF0_RXC_vect _VECTOR(119) /* Reception Complete Interrupt */
6730 #define USARTF0_DRE_vect_num 120
6731 #define USARTF0_DRE_vect _VECTOR(120) /* Data Register Empty Interrupt */
6732 #define USARTF0_TXC_vect_num 121
6733 #define USARTF0_TXC_vect _VECTOR(121) /* Transmission Complete Interrupt */
6734 
6735 
6736 #define _VECTOR_SIZE 4 /* Size of individual vector. */
6737 #define _VECTORS_SIZE (122 * _VECTOR_SIZE)
6738 
6739 
6740 /* ========== Constants ========== */
6741 
6742 #define PROGMEM_START (0x0000)
6743 #define PROGMEM_SIZE (270336)
6744 #define PROGMEM_PAGE_SIZE (512)
6745 #define PROGMEM_END (PROGMEM_START + PROGMEM_SIZE - 1)
6746 
6747 #define APP_SECTION_START (0x0000)
6748 #define APP_SECTION_SIZE (262144)
6749 #define APP_SECTION_PAGE_SIZE (512)
6750 #define APP_SECTION_END (APP_SECTION_START + APP_SECTION_SIZE - 1)
6751 
6752 #define APPTABLE_SECTION_START (0x3E000)
6753 #define APPTABLE_SECTION_SIZE (8192)
6754 #define APPTABLE_SECTION_PAGE_SIZE (512)
6755 #define APPTABLE_SECTION_END (APPTABLE_SECTION_START + APPTABLE_SECTION_SIZE - 1)
6756 
6757 #define BOOT_SECTION_START (0x40000)
6758 #define BOOT_SECTION_SIZE (8192)
6759 #define BOOT_SECTION_PAGE_SIZE (512)
6760 #define BOOT_SECTION_END (BOOT_SECTION_START + BOOT_SECTION_SIZE - 1)
6761 
6762 #define DATAMEM_START (0x0000)
6763 #define DATAMEM_SIZE (24576)
6764 #define DATAMEM_PAGE_SIZE (0)
6765 #define DATAMEM_END (DATAMEM_START + DATAMEM_SIZE - 1)
6766 
6767 #define IO_START (0x0000)
6768 #define IO_SIZE (4096)
6769 #define IO_PAGE_SIZE (0)
6770 #define IO_END (IO_START + IO_SIZE - 1)
6771 
6772 #define MAPPED_EEPROM_START (0x1000)
6773 #define MAPPED_EEPROM_SIZE (4096)
6774 #define MAPPED_EEPROM_PAGE_SIZE (0)
6775 #define MAPPED_EEPROM_END (MAPPED_EEPROM_START + MAPPED_EEPROM_SIZE - 1)
6776 
6777 #define INTERNAL_SRAM_START (0x2000)
6778 #define INTERNAL_SRAM_SIZE (16384)
6779 #define INTERNAL_SRAM_PAGE_SIZE (0)
6780 #define INTERNAL_SRAM_END (INTERNAL_SRAM_START + INTERNAL_SRAM_SIZE - 1)
6781 
6782 #define EEPROM_START (0x0000)
6783 #define EEPROM_SIZE (4096)
6784 #define EEPROM_PAGE_SIZE (32)
6785 #define EEPROM_END (EEPROM_START + EEPROM_SIZE - 1)
6786 
6787 #define FUSE_START (0x0000)
6788 #define FUSE_SIZE (6)
6789 #define FUSE_PAGE_SIZE (0)
6790 #define FUSE_END (FUSE_START + FUSE_SIZE - 1)
6791 
6792 #define LOCKBIT_START (0x0000)
6793 #define LOCKBIT_SIZE (1)
6794 #define LOCKBIT_PAGE_SIZE (0)
6795 #define LOCKBIT_END (LOCKBIT_START + LOCKBIT_SIZE - 1)
6796 
6797 #define SIGNATURES_START (0x0000)
6798 #define SIGNATURES_SIZE (3)
6799 #define SIGNATURES_PAGE_SIZE (0)
6800 #define SIGNATURES_END (SIGNATURES_START + SIGNATURES_SIZE - 1)
6801 
6802 #define USER_SIGNATURES_START (0x0000)
6803 #define USER_SIGNATURES_SIZE (512)
6804 #define USER_SIGNATURES_PAGE_SIZE (0)
6805 #define USER_SIGNATURES_END (USER_SIGNATURES_START + USER_SIGNATURES_SIZE - 1)
6806 
6807 #define PROD_SIGNATURES_START (0x0000)
6808 #define PROD_SIGNATURES_SIZE (52)
6809 #define PROD_SIGNATURES_PAGE_SIZE (0)
6810 #define PROD_SIGNATURES_END (PROD_SIGNATURES_START + PROD_SIGNATURES_SIZE - 1)
6811 
6812 #define FLASHEND PROGMEM_END
6813 #define SPM_PAGESIZE PROGMEM_PAGE_SIZE
6814 #define RAMSTART INTERNAL_SRAM_START
6815 #define RAMSIZE INTERNAL_SRAM_SIZE
6816 #define RAMEND INTERNAL_SRAM_END
6817 #define XRAMSTART EXTERNAL_SRAM_START
6818 #define XRAMSIZE EXTERNAL_SRAM_SIZE
6819 #define XRAMEND INTERNAL_SRAM_END
6820 #define E2END EEPROM_END
6821 #define E2PAGESIZE EEPROM_PAGE_SIZE
6822 
6823 
6824 /* ========== Fuses ========== */
6825 #define FUSE_MEMORY_SIZE 6
6826 
6827 /* Fuse Byte 0 */
6828 #define FUSE_JTAGUSERID0 (unsigned char)~_BV(0) /* JTAG User ID Bit 0 */
6829 #define FUSE_JTAGUSERID1 (unsigned char)~_BV(1) /* JTAG User ID Bit 1 */
6830 #define FUSE_JTAGUSERID2 (unsigned char)~_BV(2) /* JTAG User ID Bit 2 */
6831 #define FUSE_JTAGUSERID3 (unsigned char)~_BV(3) /* JTAG User ID Bit 3 */
6832 #define FUSE_JTAGUSERID4 (unsigned char)~_BV(4) /* JTAG User ID Bit 4 */
6833 #define FUSE_JTAGUSERID5 (unsigned char)~_BV(5) /* JTAG User ID Bit 5 */
6834 #define FUSE_JTAGUSERID6 (unsigned char)~_BV(6) /* JTAG User ID Bit 6 */
6835 #define FUSE_JTAGUSERID7 (unsigned char)~_BV(7) /* JTAG User ID Bit 7 */
6836 #define FUSE0_DEFAULT (0xFF)
6837 
6838 /* Fuse Byte 1 */
6839 #define FUSE_WDP0 (unsigned char)~_BV(0) /* Watchdog Timeout Period Bit 0 */
6840 #define FUSE_WDP1 (unsigned char)~_BV(1) /* Watchdog Timeout Period Bit 1 */
6841 #define FUSE_WDP2 (unsigned char)~_BV(2) /* Watchdog Timeout Period Bit 2 */
6842 #define FUSE_WDP3 (unsigned char)~_BV(3) /* Watchdog Timeout Period Bit 3 */
6843 #define FUSE_WDWP0 (unsigned char)~_BV(4) /* Watchdog Window Timeout Period Bit 0 */
6844 #define FUSE_WDWP1 (unsigned char)~_BV(5) /* Watchdog Window Timeout Period Bit 1 */
6845 #define FUSE_WDWP2 (unsigned char)~_BV(6) /* Watchdog Window Timeout Period Bit 2 */
6846 #define FUSE_WDWP3 (unsigned char)~_BV(7) /* Watchdog Window Timeout Period Bit 3 */
6847 #define FUSE1_DEFAULT (0xFF)
6848 
6849 /* Fuse Byte 2 */
6850 #define FUSE_BODPD0 (unsigned char)~_BV(0) /* BOD Operation in Power-Down Mode Bit 0 */
6851 #define FUSE_BODPD1 (unsigned char)~_BV(1) /* BOD Operation in Power-Down Mode Bit 1 */
6852 #define FUSE_BOOTRST (unsigned char)~_BV(6) /* Boot Loader Section Reset Vector */
6853 #define FUSE_DVSDON (unsigned char)~_BV(7) /* Spike Detector Enable */
6854 #define FUSE2_DEFAULT (0xFF)
6855 
6856 /* Fuse Byte 3 Reserved */
6857 
6858 /* Fuse Byte 4 */
6859 #define FUSE_JTAGEN (unsigned char)~_BV(0) /* JTAG Interface Enable */
6860 #define FUSE_WDLOCK (unsigned char)~_BV(1) /* Watchdog Timer Lock */
6861 #define FUSE_SUT0 (unsigned char)~_BV(2) /* Start-up Time Bit 0 */
6862 #define FUSE_SUT1 (unsigned char)~_BV(3) /* Start-up Time Bit 1 */
6863 #define FUSE4_DEFAULT (0xFF)
6864 
6865 /* Fuse Byte 5 */
6866 #define FUSE_BODLVL0 (unsigned char)~_BV(0) /* Brown Out Detection Voltage Level Bit 0 */
6867 #define FUSE_BODLVL1 (unsigned char)~_BV(1) /* Brown Out Detection Voltage Level Bit 1 */
6868 #define FUSE_BODLVL2 (unsigned char)~_BV(2) /* Brown Out Detection Voltage Level Bit 2 */
6869 #define FUSE_EESAVE (unsigned char)~_BV(3) /* Preserve EEPROM Through Chip Erase */
6870 #define FUSE_BODACT0 (unsigned char)~_BV(4) /* BOD Operation in Active Mode Bit 0 */
6871 #define FUSE_BODACT1 (unsigned char)~_BV(5) /* BOD Operation in Active Mode Bit 1 */
6872 #define FUSE5_DEFAULT (0xFF)
6873 
6874 
6875 /* ========== Lock Bits ========== */
6876 #define __LOCK_BITS_EXIST
6877 #define __BOOT_LOCK_APPLICATION_TABLE_BITS_EXIST
6878 #define __BOOT_LOCK_APPLICATION_BITS_EXIST
6879 #define __BOOT_LOCK_BOOT_BITS_EXIST
6880 
6881 
6882 /* ========== Signature ========== */
6883 #define SIGNATURE_0 0x1E
6884 #define SIGNATURE_1 0x98
6885 #define SIGNATURE_2 0x42
6886 
6887 
6888 #endif /* _AVR_ATxmega256A3_H_ */
6889 
Definition: iox128a1.h:237
Definition: iox128a1.h:905
Definition: iox128a1.h:1490
Definition: iox128a1.h:1853
Definition: iox128a1.h:428
Definition: iox128a1.h:260
Definition: iox128a1.h:1276
Definition: iox128a1.h:1647
Definition: iox128a1.h:1991
Definition: iox128a1.h:2326
Definition: iox128a1.h:413
Definition: iox128a1.h:171
Definition: iox128a1.h:454
Definition: iox128a1.h:697
Definition: iox128a1.h:1960
Definition: iox128a1.h:308
Definition: iox128a1.h:134
Definition: iox128a1.h:1661
Definition: iox128a1.h:328
Definition: iox128a1.h:1593
Definition: iox128a1.h:962
Definition: iox128a1.h:2555
Definition: iox128a1.h:2238
Definition: iox128a1.h:2598
Definition: iox128a1.h:2174
Definition: iox128a1.h:2481
Definition: iox128a1.h:1871
Definition: iox128a1.h:156
Definition: iox128a1.h:1888
Definition: iox128a1.h:1179
Definition: iox128a1.h:1294
Definition: iox128a1.h:2628
Definition: iox128a1.h:389
Definition: iox128a1.h:342
Definition: iox128a1.h:933
Definition: iox128a1.h:2302
Definition: iox128a1.h:1976
Definition: iox128a1.h:945