RTEMS CPU Kit with SuperCore  4.11.3
iox128d3.h
Go to the documentation of this file.
1 /* Copyright (c) 2009 Atmel Corporation
2  All rights reserved.
3 
4  Redistribution and use in source and binary forms, with or without
5  modification, are permitted provided that the following conditions are met:
6 
7  * Redistributions of source code must retain the above copyright
8  notice, this list of conditions and the following disclaimer.
9 
10  * Redistributions in binary form must reproduce the above copyright
11  notice, this list of conditions and the following disclaimer in
12  the documentation and/or other materials provided with the
13  distribution.
14 
15  * Neither the name of the copyright holders nor the names of
16  contributors may be used to endorse or promote products derived
17  from this software without specific prior written permission.
18 
19  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29  POSSIBILITY OF SUCH DAMAGE. */
30 
31 
32 /* avr/iox128d3.h - definitions for ATxmega128D3 */
33 
34 /* This file should only be included from <avr/io.h>, never directly. */
35 
36 #ifndef _AVR_IO_H_
37 # error "Include <avr/io.h> instead of this file."
38 #endif
39 
40 #ifndef _AVR_IOXXX_H_
41 # define _AVR_IOXXX_H_ "iox128d3.h"
42 #else
43 # error "Attempt to include more than one <avr/ioXXX.h> file."
44 #endif
45 
46 
47 #ifndef _AVR_ATxmega128D3_H_
48 #define _AVR_ATxmega128D3_H_ 1
49 
50 
51 /* Ungrouped common registers */
52 #define GPIOR0 _SFR_MEM8(0x0000) /* General Purpose IO Register 0 */
53 #define GPIOR1 _SFR_MEM8(0x0001) /* General Purpose IO Register 1 */
54 #define GPIOR2 _SFR_MEM8(0x0002) /* General Purpose IO Register 2 */
55 #define GPIOR3 _SFR_MEM8(0x0003) /* General Purpose IO Register 3 */
56 #define GPIOR4 _SFR_MEM8(0x0004) /* General Purpose IO Register 4 */
57 #define GPIOR5 _SFR_MEM8(0x0005) /* General Purpose IO Register 5 */
58 #define GPIOR6 _SFR_MEM8(0x0006) /* General Purpose IO Register 6 */
59 #define GPIOR7 _SFR_MEM8(0x0007) /* General Purpose IO Register 7 */
60 #define GPIOR8 _SFR_MEM8(0x0008) /* General Purpose IO Register 8 */
61 #define GPIOR9 _SFR_MEM8(0x0009) /* General Purpose IO Register 9 */
62 #define GPIORA _SFR_MEM8(0x000A) /* General Purpose IO Register 10 */
63 #define GPIORB _SFR_MEM8(0x000B) /* General Purpose IO Register 11 */
64 #define GPIORC _SFR_MEM8(0x000C) /* General Purpose IO Register 12 */
65 #define GPIORD _SFR_MEM8(0x000D) /* General Purpose IO Register 13 */
66 #define GPIORE _SFR_MEM8(0x000E) /* General Purpose IO Register 14 */
67 #define GPIORF _SFR_MEM8(0x000F) /* General Purpose IO Register 15 */
68 
69 #define CCP _SFR_MEM8(0x0034) /* Configuration Change Protection */
70 #define RAMPD _SFR_MEM8(0x0038) /* Ramp D */
71 #define RAMPX _SFR_MEM8(0x0039) /* Ramp X */
72 #define RAMPY _SFR_MEM8(0x003A) /* Ramp Y */
73 #define RAMPZ _SFR_MEM8(0x003B) /* Ramp Z */
74 #define EIND _SFR_MEM8(0x003C) /* Extended Indirect Jump */
75 #define SPL _SFR_MEM8(0x003D) /* Stack Pointer Low */
76 #define SPH _SFR_MEM8(0x003E) /* Stack Pointer High */
77 #define SREG _SFR_MEM8(0x003F) /* Status Register */
78 
79 
80 /* C Language Only */
81 #if !defined (__ASSEMBLER__)
82 
83 #include <stdint.h>
84 
85 typedef volatile uint8_t register8_t;
86 typedef volatile uint16_t register16_t;
87 typedef volatile uint32_t register32_t;
88 
89 
90 #ifdef _WORDREGISTER
91 #undef _WORDREGISTER
92 #endif
93 #define _WORDREGISTER(regname) \
94  __extension__ union \
95  { \
96  register16_t regname; \
97  struct \
98  { \
99  register8_t regname ## L; \
100  register8_t regname ## H; \
101  }; \
102  }
103 
104 #ifdef _DWORDREGISTER
105 #undef _DWORDREGISTER
106 #endif
107 #define _DWORDREGISTER(regname) \
108  __extension__ union \
109  { \
110  register32_t regname; \
111  struct \
112  { \
113  register8_t regname ## 0; \
114  register8_t regname ## 1; \
115  register8_t regname ## 2; \
116  register8_t regname ## 3; \
117  }; \
118  }
119 
120 
121 /*
122 ==========================================================================
123 IO Module Structures
124 ==========================================================================
125 */
126 
127 
128 /*
129 --------------------------------------------------------------------------
130 XOCD - On-Chip Debug System
131 --------------------------------------------------------------------------
132 */
133 
134 /* On-Chip Debug System */
135 typedef struct OCD_struct
136 {
137  register8_t OCDR0; /* OCD Register 0 */
138  register8_t OCDR1; /* OCD Register 1 */
139 } OCD_t;
140 
141 
142 /* CCP signatures */
143 typedef enum CCP_enum
144 {
145  CCP_SPM_gc = (0x9D<<0), /* SPM Instruction Protection */
146  CCP_IOREG_gc = (0xD8<<0), /* IO Register Protection */
147 } CCP_t;
148 
149 
150 /*
151 --------------------------------------------------------------------------
152 CLK - Clock System
153 --------------------------------------------------------------------------
154 */
155 
156 /* Clock System */
157 typedef struct CLK_struct
158 {
159  register8_t CTRL; /* Control Register */
160  register8_t PSCTRL; /* Prescaler Control Register */
161  register8_t LOCK; /* Lock register */
162  register8_t RTCCTRL; /* RTC Control Register */
163 } CLK_t;
164 
165 /*
166 --------------------------------------------------------------------------
167 CLK - Clock System
168 --------------------------------------------------------------------------
169 */
170 
171 /* Power Reduction */
172 typedef struct PR_struct
173 {
174  register8_t PRGEN; /* General Power Reduction */
175  register8_t PRPA; /* Power Reduction Port A */
176  register8_t PRPB; /* Power Reduction Port B */
177  register8_t PRPC; /* Power Reduction Port C */
178  register8_t PRPD; /* Power Reduction Port D */
179  register8_t PRPE; /* Power Reduction Port E */
180  register8_t PRPF; /* Power Reduction Port F */
181 } PR_t;
182 
183 /* System Clock Selection */
184 typedef enum CLK_SCLKSEL_enum
185 {
186  CLK_SCLKSEL_RC2M_gc = (0x00<<0), /* Internal 2MHz RC Oscillator */
187  CLK_SCLKSEL_RC32M_gc = (0x01<<0), /* Internal 32MHz RC Oscillator */
188  CLK_SCLKSEL_RC32K_gc = (0x02<<0), /* Internal 32kHz RC Oscillator */
189  CLK_SCLKSEL_XOSC_gc = (0x03<<0), /* External Crystal Oscillator or Clock */
190  CLK_SCLKSEL_PLL_gc = (0x04<<0), /* Phase Locked Loop */
191 } CLK_SCLKSEL_t;
192 
193 /* Prescaler A Division Factor */
194 typedef enum CLK_PSADIV_enum
195 {
196  CLK_PSADIV_1_gc = (0x00<<2), /* Divide by 1 */
197  CLK_PSADIV_2_gc = (0x01<<2), /* Divide by 2 */
198  CLK_PSADIV_4_gc = (0x03<<2), /* Divide by 4 */
199  CLK_PSADIV_8_gc = (0x05<<2), /* Divide by 8 */
200  CLK_PSADIV_16_gc = (0x07<<2), /* Divide by 16 */
201  CLK_PSADIV_32_gc = (0x09<<2), /* Divide by 32 */
202  CLK_PSADIV_64_gc = (0x0B<<2), /* Divide by 64 */
203  CLK_PSADIV_128_gc = (0x0D<<2), /* Divide by 128 */
204  CLK_PSADIV_256_gc = (0x0F<<2), /* Divide by 256 */
205  CLK_PSADIV_512_gc = (0x11<<2), /* Divide by 512 */
206 } CLK_PSADIV_t;
207 
208 /* Prescaler B and C Division Factor */
209 typedef enum CLK_PSBCDIV_enum
210 {
211  CLK_PSBCDIV_1_1_gc = (0x00<<0), /* Divide B by 1 and C by 1 */
212  CLK_PSBCDIV_1_2_gc = (0x01<<0), /* Divide B by 1 and C by 2 */
213  CLK_PSBCDIV_4_1_gc = (0x02<<0), /* Divide B by 4 and C by 1 */
214  CLK_PSBCDIV_2_2_gc = (0x03<<0), /* Divide B by 2 and C by 2 */
215 } CLK_PSBCDIV_t;
216 
217 /* RTC Clock Source */
218 typedef enum CLK_RTCSRC_enum
219 {
220  CLK_RTCSRC_ULP_gc = (0x00<<1), /* 1kHz from internal 32kHz ULP */
221  CLK_RTCSRC_TOSC_gc = (0x01<<1), /* 1kHz from 32kHz crystal oscillator on TOSC */
222  CLK_RTCSRC_RCOSC_gc = (0x02<<1), /* 1kHz from internal 32kHz RC oscillator */
223  CLK_RTCSRC_TOSC32_gc = (0x05<<1), /* 32kHz from 32kHz crystal oscillator on TOSC */
224 } CLK_RTCSRC_t;
225 
226 
227 /*
228 --------------------------------------------------------------------------
229 SLEEP - Sleep Controller
230 --------------------------------------------------------------------------
231 */
232 
233 /* Sleep Controller */
234 typedef struct SLEEP_struct
235 {
236  register8_t CTRL; /* Control Register */
237 } SLEEP_t;
238 
239 /* Sleep Mode */
240 typedef enum SLEEP_SMODE_enum
241 {
242  SLEEP_SMODE_IDLE_gc = (0x00<<1), /* Idle mode */
243  SLEEP_SMODE_PDOWN_gc = (0x02<<1), /* Power-down Mode */
244  SLEEP_SMODE_PSAVE_gc = (0x03<<1), /* Power-save Mode */
245  SLEEP_SMODE_STDBY_gc = (0x06<<1), /* Standby Mode */
246  SLEEP_SMODE_ESTDBY_gc = (0x07<<1), /* Extended Standby Mode */
247 } SLEEP_SMODE_t;
248 
249 
250 /*
251 --------------------------------------------------------------------------
252 OSC - Oscillator
253 --------------------------------------------------------------------------
254 */
255 
256 /* Oscillator */
257 typedef struct OSC_struct
258 {
259  register8_t CTRL; /* Control Register */
260  register8_t STATUS; /* Status Register */
261  register8_t XOSCCTRL; /* External Oscillator Control Register */
262  register8_t XOSCFAIL; /* External Oscillator Failure Detection Register */
263  register8_t RC32KCAL; /* 32kHz Internal Oscillator Calibration Register */
264  register8_t PLLCTRL; /* PLL Control REgister */
265  register8_t DFLLCTRL; /* DFLL Control Register */
266 } OSC_t;
267 
268 /* Oscillator Frequency Range */
269 typedef enum OSC_FRQRANGE_enum
270 {
271  OSC_FRQRANGE_04TO2_gc = (0x00<<6), /* 0.4 - 2 MHz */
272  OSC_FRQRANGE_2TO9_gc = (0x01<<6), /* 2 - 9 MHz */
273  OSC_FRQRANGE_9TO12_gc = (0x02<<6), /* 9 - 12 MHz */
274  OSC_FRQRANGE_12TO16_gc = (0x03<<6), /* 12 - 16 MHz */
275 } OSC_FRQRANGE_t;
276 
277 /* External Oscillator Selection and Startup Time */
278 typedef enum OSC_XOSCSEL_enum
279 {
280  OSC_XOSCSEL_EXTCLK_gc = (0x00<<0), /* External Clock - 6 CLK */
281  OSC_XOSCSEL_32KHz_gc = (0x02<<0), /* 32kHz TOSC - 32K CLK */
282  OSC_XOSCSEL_XTAL_256CLK_gc = (0x03<<0), /* 0.4-16MHz XTAL - 256 CLK */
283  OSC_XOSCSEL_XTAL_1KCLK_gc = (0x07<<0), /* 0.4-16MHz XTAL - 1K CLK */
284  OSC_XOSCSEL_XTAL_16KCLK_gc = (0x0B<<0), /* 0.4-16MHz XTAL - 16K CLK */
285 } OSC_XOSCSEL_t;
286 
287 /* PLL Clock Source */
288 typedef enum OSC_PLLSRC_enum
289 {
290  OSC_PLLSRC_RC2M_gc = (0x00<<6), /* Internal 2MHz RC Oscillator */
291  OSC_PLLSRC_RC32M_gc = (0x02<<6), /* Internal 32MHz RC Oscillator */
292  OSC_PLLSRC_XOSC_gc = (0x03<<6), /* External Oscillator */
293 } OSC_PLLSRC_t;
294 
295 
296 /*
297 --------------------------------------------------------------------------
298 DFLL - DFLL
299 --------------------------------------------------------------------------
300 */
301 
302 /* DFLL */
303 typedef struct DFLL_struct
304 {
305  register8_t CTRL; /* Control Register */
306  register8_t reserved_0x01;
307  register8_t CALA; /* Calibration Register A */
308  register8_t CALB; /* Calibration Register B */
309  register8_t COMP0; /* Oscillator Compare Register 0 */
310  register8_t COMP1; /* Oscillator Compare Register 1 */
311  register8_t COMP2; /* Oscillator Compare Register 2 */
312  register8_t reserved_0x07;
313 } DFLL_t;
314 
315 
316 /*
317 --------------------------------------------------------------------------
318 RST - Reset
319 --------------------------------------------------------------------------
320 */
321 
322 /* Reset */
323 typedef struct RST_struct
324 {
325  register8_t STATUS; /* Status Register */
326  register8_t CTRL; /* Control Register */
327 } RST_t;
328 
329 
330 /*
331 --------------------------------------------------------------------------
332 WDT - Watch-Dog Timer
333 --------------------------------------------------------------------------
334 */
335 
336 /* Watch-Dog Timer */
337 typedef struct WDT_struct
338 {
339  register8_t CTRL; /* Control */
340  register8_t WINCTRL; /* Windowed Mode Control */
341  register8_t STATUS; /* Status */
342 } WDT_t;
343 
344 /* Period setting */
345 typedef enum WDT_PER_enum
346 {
347  WDT_PER_8CLK_gc = (0x00<<2), /* 8 cycles (8ms @ 3.3V) */
348  WDT_PER_16CLK_gc = (0x01<<2), /* 16 cycles (16ms @ 3.3V) */
349  WDT_PER_32CLK_gc = (0x02<<2), /* 32 cycles (32ms @ 3.3V) */
350  WDT_PER_64CLK_gc = (0x03<<2), /* 64 cycles (64ms @ 3.3V) */
351  WDT_PER_125CLK_gc = (0x04<<2), /* 125 cycles (0.125s @ 3.3V) */
352  WDT_PER_250CLK_gc = (0x05<<2), /* 250 cycles (0.25s @ 3.3V) */
353  WDT_PER_500CLK_gc = (0x06<<2), /* 500 cycles (0.5s @ 3.3V) */
354  WDT_PER_1KCLK_gc = (0x07<<2), /* 1K cycles (1s @ 3.3V) */
355  WDT_PER_2KCLK_gc = (0x08<<2), /* 2K cycles (2s @ 3.3V) */
356  WDT_PER_4KCLK_gc = (0x09<<2), /* 4K cycles (4s @ 3.3V) */
357  WDT_PER_8KCLK_gc = (0x0A<<2), /* 8K cycles (8s @ 3.3V) */
358 } WDT_PER_t;
359 
360 /* Closed window period */
361 typedef enum WDT_WPER_enum
362 {
363  WDT_WPER_8CLK_gc = (0x00<<2), /* 8 cycles (8ms @ 3.3V) */
364  WDT_WPER_16CLK_gc = (0x01<<2), /* 16 cycles (16ms @ 3.3V) */
365  WDT_WPER_32CLK_gc = (0x02<<2), /* 32 cycles (32ms @ 3.3V) */
366  WDT_WPER_64CLK_gc = (0x03<<2), /* 64 cycles (64ms @ 3.3V) */
367  WDT_WPER_125CLK_gc = (0x04<<2), /* 125 cycles (0.125s @ 3.3V) */
368  WDT_WPER_250CLK_gc = (0x05<<2), /* 250 cycles (0.25s @ 3.3V) */
369  WDT_WPER_500CLK_gc = (0x06<<2), /* 500 cycles (0.5s @ 3.3V) */
370  WDT_WPER_1KCLK_gc = (0x07<<2), /* 1K cycles (1s @ 3.3V) */
371  WDT_WPER_2KCLK_gc = (0x08<<2), /* 2K cycles (2s @ 3.3V) */
372  WDT_WPER_4KCLK_gc = (0x09<<2), /* 4K cycles (4s @ 3.3V) */
373  WDT_WPER_8KCLK_gc = (0x0A<<2), /* 8K cycles (8s @ 3.3V) */
374 } WDT_WPER_t;
375 
376 
377 /*
378 --------------------------------------------------------------------------
379 MCU - MCU Control
380 --------------------------------------------------------------------------
381 */
382 
383 /* MCU Control */
384 typedef struct MCU_struct
385 {
386  register8_t DEVID0; /* Device ID byte 0 */
387  register8_t DEVID1; /* Device ID byte 1 */
388  register8_t DEVID2; /* Device ID byte 2 */
389  register8_t REVID; /* Revision ID */
390  register8_t JTAGUID; /* JTAG User ID */
391  register8_t reserved_0x05;
392  register8_t MCUCR; /* MCU Control */
393  register8_t reserved_0x07;
394  register8_t EVSYSLOCK; /* Event System Lock */
395  register8_t AWEXLOCK; /* AWEX Lock */
396  register8_t reserved_0x0A;
397  register8_t reserved_0x0B;
398 } MCU_t;
399 
400 
401 /*
402 --------------------------------------------------------------------------
403 PMIC - Programmable Multi-level Interrupt Controller
404 --------------------------------------------------------------------------
405 */
406 
407 /* Programmable Multi-level Interrupt Controller */
408 typedef struct PMIC_struct
409 {
410  register8_t STATUS; /* Status Register */
411  register8_t INTPRI; /* Interrupt Priority */
412  register8_t CTRL; /* Control Register */
413 } PMIC_t;
414 
415 
416 /*
417 --------------------------------------------------------------------------
418 EVSYS - Event System
419 --------------------------------------------------------------------------
420 */
421 
422 /* Event System */
423 typedef struct EVSYS_struct
424 {
425  register8_t CH0MUX; /* Event Channel 0 Multiplexer */
426  register8_t CH1MUX; /* Event Channel 1 Multiplexer */
427  register8_t CH2MUX; /* Event Channel 2 Multiplexer */
428  register8_t CH3MUX; /* Event Channel 3 Multiplexer */
429  register8_t CH0CTRL; /* Channel 0 Control Register */
430  register8_t CH1CTRL; /* Channel 1 Control Register */
431  register8_t CH2CTRL; /* Channel 2 Control Register */
432  register8_t CH3CTRL; /* Channel 3 Control Register */
433  register8_t STROBE; /* Event Strobe */
434  register8_t DATA; /* Event Data */
435 } EVSYS_t;
436 
437 /* Quadrature Decoder Index Recognition Mode */
438 typedef enum EVSYS_QDIRM_enum
439 {
440  EVSYS_QDIRM_00_gc = (0x00<<5), /* QDPH0 = 0, QDPH90 = 0 */
441  EVSYS_QDIRM_01_gc = (0x01<<5), /* QDPH0 = 0, QDPH90 = 1 */
442  EVSYS_QDIRM_10_gc = (0x02<<5), /* QDPH0 = 1, QDPH90 = 0 */
443  EVSYS_QDIRM_11_gc = (0x03<<5), /* QDPH0 = 1, QDPH90 = 1 */
444 } EVSYS_QDIRM_t;
445 
446 /* Digital filter coefficient */
447 typedef enum EVSYS_DIGFILT_enum
448 {
449  EVSYS_DIGFILT_1SAMPLE_gc = (0x00<<0), /* 1 SAMPLE */
450  EVSYS_DIGFILT_2SAMPLES_gc = (0x01<<0), /* 2 SAMPLES */
451  EVSYS_DIGFILT_3SAMPLES_gc = (0x02<<0), /* 3 SAMPLES */
452  EVSYS_DIGFILT_4SAMPLES_gc = (0x03<<0), /* 4 SAMPLES */
453  EVSYS_DIGFILT_5SAMPLES_gc = (0x04<<0), /* 5 SAMPLES */
454  EVSYS_DIGFILT_6SAMPLES_gc = (0x05<<0), /* 6 SAMPLES */
455  EVSYS_DIGFILT_7SAMPLES_gc = (0x06<<0), /* 7 SAMPLES */
456  EVSYS_DIGFILT_8SAMPLES_gc = (0x07<<0), /* 8 SAMPLES */
457 } EVSYS_DIGFILT_t;
458 
459 /* Event Channel multiplexer input selection */
460 typedef enum EVSYS_CHMUX_enum
461 {
462  EVSYS_CHMUX_OFF_gc = (0x00<<0), /* Off */
463  EVSYS_CHMUX_RTC_OVF_gc = (0x08<<0), /* RTC Overflow */
464  EVSYS_CHMUX_RTC_CMP_gc = (0x09<<0), /* RTC Compare Match */
465  EVSYS_CHMUX_ACA_CH0_gc = (0x10<<0), /* Analog Comparator A Channel 0 */
466  EVSYS_CHMUX_ACA_CH1_gc = (0x11<<0), /* Analog Comparator A Channel 1 */
467  EVSYS_CHMUX_ACA_WIN_gc = (0x12<<0), /* Analog Comparator A Window */
468  EVSYS_CHMUX_ADCA_CH0_gc = (0x20<<0), /* ADC A Channel 0 */
469  EVSYS_CHMUX_PORTA_PIN0_gc = (0x50<<0), /* Port A, Pin0 */
470  EVSYS_CHMUX_PORTA_PIN1_gc = (0x51<<0), /* Port A, Pin1 */
471  EVSYS_CHMUX_PORTA_PIN2_gc = (0x52<<0), /* Port A, Pin2 */
472  EVSYS_CHMUX_PORTA_PIN3_gc = (0x53<<0), /* Port A, Pin3 */
473  EVSYS_CHMUX_PORTA_PIN4_gc = (0x54<<0), /* Port A, Pin4 */
474  EVSYS_CHMUX_PORTA_PIN5_gc = (0x55<<0), /* Port A, Pin5 */
475  EVSYS_CHMUX_PORTA_PIN6_gc = (0x56<<0), /* Port A, Pin6 */
476  EVSYS_CHMUX_PORTA_PIN7_gc = (0x57<<0), /* Port A, Pin7 */
477  EVSYS_CHMUX_PORTB_PIN0_gc = (0x58<<0), /* Port B, Pin0 */
478  EVSYS_CHMUX_PORTB_PIN1_gc = (0x59<<0), /* Port B, Pin1 */
479  EVSYS_CHMUX_PORTB_PIN2_gc = (0x5A<<0), /* Port B, Pin2 */
480  EVSYS_CHMUX_PORTB_PIN3_gc = (0x5B<<0), /* Port B, Pin3 */
481  EVSYS_CHMUX_PORTB_PIN4_gc = (0x5C<<0), /* Port B, Pin4 */
482  EVSYS_CHMUX_PORTB_PIN5_gc = (0x5D<<0), /* Port B, Pin5 */
483  EVSYS_CHMUX_PORTB_PIN6_gc = (0x5E<<0), /* Port B, Pin6 */
484  EVSYS_CHMUX_PORTB_PIN7_gc = (0x5F<<0), /* Port B, Pin7 */
485  EVSYS_CHMUX_PORTC_PIN0_gc = (0x60<<0), /* Port C, Pin0 */
486  EVSYS_CHMUX_PORTC_PIN1_gc = (0x61<<0), /* Port C, Pin1 */
487  EVSYS_CHMUX_PORTC_PIN2_gc = (0x62<<0), /* Port C, Pin2 */
488  EVSYS_CHMUX_PORTC_PIN3_gc = (0x63<<0), /* Port C, Pin3 */
489  EVSYS_CHMUX_PORTC_PIN4_gc = (0x64<<0), /* Port C, Pin4 */
490  EVSYS_CHMUX_PORTC_PIN5_gc = (0x65<<0), /* Port C, Pin5 */
491  EVSYS_CHMUX_PORTC_PIN6_gc = (0x66<<0), /* Port C, Pin6 */
492  EVSYS_CHMUX_PORTC_PIN7_gc = (0x67<<0), /* Port C, Pin7 */
493  EVSYS_CHMUX_PORTD_PIN0_gc = (0x68<<0), /* Port D, Pin0 */
494  EVSYS_CHMUX_PORTD_PIN1_gc = (0x69<<0), /* Port D, Pin1 */
495  EVSYS_CHMUX_PORTD_PIN2_gc = (0x6A<<0), /* Port D, Pin2 */
496  EVSYS_CHMUX_PORTD_PIN3_gc = (0x6B<<0), /* Port D, Pin3 */
497  EVSYS_CHMUX_PORTD_PIN4_gc = (0x6C<<0), /* Port D, Pin4 */
498  EVSYS_CHMUX_PORTD_PIN5_gc = (0x6D<<0), /* Port D, Pin5 */
499  EVSYS_CHMUX_PORTD_PIN6_gc = (0x6E<<0), /* Port D, Pin6 */
500  EVSYS_CHMUX_PORTD_PIN7_gc = (0x6F<<0), /* Port D, Pin7 */
501  EVSYS_CHMUX_PORTE_PIN0_gc = (0x70<<0), /* Port E, Pin0 */
502  EVSYS_CHMUX_PORTE_PIN1_gc = (0x71<<0), /* Port E, Pin1 */
503  EVSYS_CHMUX_PORTE_PIN2_gc = (0x72<<0), /* Port E, Pin2 */
504  EVSYS_CHMUX_PORTE_PIN3_gc = (0x73<<0), /* Port E, Pin3 */
505  EVSYS_CHMUX_PORTE_PIN4_gc = (0x74<<0), /* Port E, Pin4 */
506  EVSYS_CHMUX_PORTE_PIN5_gc = (0x75<<0), /* Port E, Pin5 */
507  EVSYS_CHMUX_PORTE_PIN6_gc = (0x76<<0), /* Port E, Pin6 */
508  EVSYS_CHMUX_PORTE_PIN7_gc = (0x77<<0), /* Port E, Pin7 */
509  EVSYS_CHMUX_PORTF_PIN0_gc = (0x78<<0), /* Port F, Pin0 */
510  EVSYS_CHMUX_PORTF_PIN1_gc = (0x79<<0), /* Port F, Pin1 */
511  EVSYS_CHMUX_PORTF_PIN2_gc = (0x7A<<0), /* Port F, Pin2 */
512  EVSYS_CHMUX_PORTF_PIN3_gc = (0x7B<<0), /* Port F, Pin3 */
513  EVSYS_CHMUX_PORTF_PIN4_gc = (0x7C<<0), /* Port F, Pin4 */
514  EVSYS_CHMUX_PORTF_PIN5_gc = (0x7D<<0), /* Port F, Pin5 */
515  EVSYS_CHMUX_PORTF_PIN6_gc = (0x7E<<0), /* Port F, Pin6 */
516  EVSYS_CHMUX_PORTF_PIN7_gc = (0x7F<<0), /* Port F, Pin7 */
517  EVSYS_CHMUX_PRESCALER_1_gc = (0x80<<0), /* Prescaler, divide by 1 */
518  EVSYS_CHMUX_PRESCALER_2_gc = (0x81<<0), /* Prescaler, divide by 2 */
519  EVSYS_CHMUX_PRESCALER_4_gc = (0x82<<0), /* Prescaler, divide by 4 */
520  EVSYS_CHMUX_PRESCALER_8_gc = (0x83<<0), /* Prescaler, divide by 8 */
521  EVSYS_CHMUX_PRESCALER_16_gc = (0x84<<0), /* Prescaler, divide by 16 */
522  EVSYS_CHMUX_PRESCALER_32_gc = (0x85<<0), /* Prescaler, divide by 32 */
523  EVSYS_CHMUX_PRESCALER_64_gc = (0x86<<0), /* Prescaler, divide by 64 */
524  EVSYS_CHMUX_PRESCALER_128_gc = (0x87<<0), /* Prescaler, divide by 128 */
525  EVSYS_CHMUX_PRESCALER_256_gc = (0x88<<0), /* Prescaler, divide by 256 */
526  EVSYS_CHMUX_PRESCALER_512_gc = (0x89<<0), /* Prescaler, divide by 512 */
527  EVSYS_CHMUX_PRESCALER_1024_gc = (0x8A<<0), /* Prescaler, divide by 1024 */
528  EVSYS_CHMUX_PRESCALER_2048_gc = (0x8B<<0), /* Prescaler, divide by 2048 */
529  EVSYS_CHMUX_PRESCALER_4096_gc = (0x8C<<0), /* Prescaler, divide by 4096 */
530  EVSYS_CHMUX_PRESCALER_8192_gc = (0x8D<<0), /* Prescaler, divide by 8192 */
531  EVSYS_CHMUX_PRESCALER_16384_gc = (0x8E<<0), /* Prescaler, divide by 16384 */
532  EVSYS_CHMUX_PRESCALER_32768_gc = (0x8F<<0), /* Prescaler, divide by 32768 */
533  EVSYS_CHMUX_TCC0_OVF_gc = (0xC0<<0), /* Timer/Counter C0 Overflow */
534  EVSYS_CHMUX_TCC0_ERR_gc = (0xC1<<0), /* Timer/Counter C0 Error */
535  EVSYS_CHMUX_TCC0_CCA_gc = (0xC4<<0), /* Timer/Counter C0 Compare or Capture A */
536  EVSYS_CHMUX_TCC0_CCB_gc = (0xC5<<0), /* Timer/Counter C0 Compare or Capture B */
537  EVSYS_CHMUX_TCC0_CCC_gc = (0xC6<<0), /* Timer/Counter C0 Compare or Capture C */
538  EVSYS_CHMUX_TCC0_CCD_gc = (0xC7<<0), /* Timer/Counter C0 Compare or Capture D */
539  EVSYS_CHMUX_TCC1_OVF_gc = (0xC8<<0), /* Timer/Counter C1 Overflow */
540  EVSYS_CHMUX_TCC1_ERR_gc = (0xC9<<0), /* Timer/Counter C1 Error */
541  EVSYS_CHMUX_TCC1_CCA_gc = (0xCC<<0), /* Timer/Counter C1 Compare or Capture A */
542  EVSYS_CHMUX_TCC1_CCB_gc = (0xCD<<0), /* Timer/Counter C1 Compare or Capture B */
543  EVSYS_CHMUX_TCD0_OVF_gc = (0xD0<<0), /* Timer/Counter D0 Overflow */
544  EVSYS_CHMUX_TCD0_ERR_gc = (0xD1<<0), /* Timer/Counter D0 Error */
545  EVSYS_CHMUX_TCD0_CCA_gc = (0xD4<<0), /* Timer/Counter D0 Compare or Capture A */
546  EVSYS_CHMUX_TCD0_CCB_gc = (0xD5<<0), /* Timer/Counter D0 Compare or Capture B */
547  EVSYS_CHMUX_TCD0_CCC_gc = (0xD6<<0), /* Timer/Counter D0 Compare or Capture C */
548  EVSYS_CHMUX_TCD0_CCD_gc = (0xD7<<0), /* Timer/Counter D0 Compare or Capture D */
549  EVSYS_CHMUX_TCD1_OVF_gc = (0xD8<<0), /* Timer/Counter D1 Overflow */
550  EVSYS_CHMUX_TCD1_ERR_gc = (0xD9<<0), /* Timer/Counter D1 Error */
551  EVSYS_CHMUX_TCD1_CCA_gc = (0xDC<<0), /* Timer/Counter D1 Compare or Capture A */
552  EVSYS_CHMUX_TCD1_CCB_gc = (0xDD<<0), /* Timer/Counter D1 Compare or Capture B */
553  EVSYS_CHMUX_TCE0_OVF_gc = (0xE0<<0), /* Timer/Counter E0 Overflow */
554  EVSYS_CHMUX_TCE0_ERR_gc = (0xE1<<0), /* Timer/Counter E0 Error */
555  EVSYS_CHMUX_TCE0_CCA_gc = (0xE4<<0), /* Timer/Counter E0 Compare or Capture A */
556  EVSYS_CHMUX_TCE0_CCB_gc = (0xE5<<0), /* Timer/Counter E0 Compare or Capture B */
557  EVSYS_CHMUX_TCE0_CCC_gc = (0xE6<<0), /* Timer/Counter E0 Compare or Capture C */
558  EVSYS_CHMUX_TCE0_CCD_gc = (0xE7<<0), /* Timer/Counter E0 Compare or Capture D */
559  EVSYS_CHMUX_TCE1_OVF_gc = (0xE8<<0), /* Timer/Counter E1 Overflow */
560  EVSYS_CHMUX_TCE1_ERR_gc = (0xE9<<0), /* Timer/Counter E1 Error */
561  EVSYS_CHMUX_TCE1_CCA_gc = (0xEC<<0), /* Timer/Counter E1 Compare or Capture A */
562  EVSYS_CHMUX_TCE1_CCB_gc = (0xED<<0), /* Timer/Counter E1 Compare or Capture B */
563  EVSYS_CHMUX_TCF0_OVF_gc = (0xF0<<0), /* Timer/Counter F0 Overflow */
564  EVSYS_CHMUX_TCF0_ERR_gc = (0xF1<<0), /* Timer/Counter F0 Error */
565  EVSYS_CHMUX_TCF0_CCA_gc = (0xF4<<0), /* Timer/Counter F0 Compare or Capture A */
566  EVSYS_CHMUX_TCF0_CCB_gc = (0xF5<<0), /* Timer/Counter F0 Compare or Capture B */
567  EVSYS_CHMUX_TCF0_CCC_gc = (0xF6<<0), /* Timer/Counter F0 Compare or Capture C */
568  EVSYS_CHMUX_TCF0_CCD_gc = (0xF7<<0), /* Timer/Counter F0 Compare or Capture D */
569  EVSYS_CHMUX_TCF1_OVF_gc = (0xF8<<0), /* Timer/Counter F1 Overflow */
570  EVSYS_CHMUX_TCF1_ERR_gc = (0xF9<<0), /* Timer/Counter F1 Error */
571  EVSYS_CHMUX_TCF1_CCA_gc = (0xFC<<0), /* Timer/Counter F1 Compare or Capture A */
572  EVSYS_CHMUX_TCF1_CCB_gc = (0xFD<<0), /* Timer/Counter F1 Compare or Capture B */
573 } EVSYS_CHMUX_t;
574 
575 
576 /*
577 --------------------------------------------------------------------------
578 NVM - Non Volatile Memory Controller
579 --------------------------------------------------------------------------
580 */
581 
582 /* Non-volatile Memory Controller */
583 typedef struct NVM_struct
584 {
585  register8_t ADDR0; /* Address Register 0 */
586  register8_t ADDR1; /* Address Register 1 */
587  register8_t ADDR2; /* Address Register 2 */
588  register8_t reserved_0x03;
589  register8_t DATA0; /* Data Register 0 */
590  register8_t DATA1; /* Data Register 1 */
591  register8_t DATA2; /* Data Register 2 */
592  register8_t reserved_0x07;
593  register8_t reserved_0x08;
594  register8_t reserved_0x09;
595  register8_t CMD; /* Command */
596  register8_t CTRLA; /* Control Register A */
597  register8_t CTRLB; /* Control Register B */
598  register8_t INTCTRL; /* Interrupt Control */
599  register8_t reserved_0x0E;
600  register8_t STATUS; /* Status */
601  register8_t LOCKBITS; /* Lock Bits */
602 } NVM_t;
603 
604 /*
605 --------------------------------------------------------------------------
606 NVM - Non Volatile Memory Controller
607 --------------------------------------------------------------------------
608 */
609 
610 /* Lock Bits */
611 typedef struct NVM_LOCKBITS_struct
612 {
613  register8_t LOCKBITS; /* Lock Bits */
615 
616 /*
617 --------------------------------------------------------------------------
618 NVM - Non Volatile Memory Controller
619 --------------------------------------------------------------------------
620 */
621 
622 /* Fuses */
623 typedef struct NVM_FUSES_struct
624 {
625  register8_t FUSEBYTE0; /* User ID */
626  register8_t FUSEBYTE1; /* Watchdog Configuration */
627  register8_t FUSEBYTE2; /* Reset Configuration */
628  register8_t reserved_0x03;
629  register8_t FUSEBYTE4; /* Start-up Configuration */
630  register8_t FUSEBYTE5; /* EESAVE and BOD Level */
631 } NVM_FUSES_t;
632 
633 /*
634 --------------------------------------------------------------------------
635 NVM - Non Volatile Memory Controller
636 --------------------------------------------------------------------------
637 */
638 
639 /* Production Signatures */
640 typedef struct NVM_PROD_SIGNATURES_struct
641 {
642  register8_t RCOSC2M; /* RCOSC 2MHz Calibration Value */
643  register8_t reserved_0x01;
644  register8_t RCOSC32K; /* RCOSC 32kHz Calibration Value */
645  register8_t RCOSC32M; /* RCOSC 32MHz Calibration Value */
646  register8_t reserved_0x04;
647  register8_t reserved_0x05;
648  register8_t reserved_0x06;
649  register8_t reserved_0x07;
650  register8_t LOTNUM0; /* Lot Number Byte 0, ASCII */
651  register8_t LOTNUM1; /* Lot Number Byte 1, ASCII */
652  register8_t LOTNUM2; /* Lot Number Byte 2, ASCII */
653  register8_t LOTNUM3; /* Lot Number Byte 3, ASCII */
654  register8_t LOTNUM4; /* Lot Number Byte 4, ASCII */
655  register8_t LOTNUM5; /* Lot Number Byte 5, ASCII */
656  register8_t reserved_0x0E;
657  register8_t reserved_0x0F;
658  register8_t WAFNUM; /* Wafer Number */
659  register8_t reserved_0x11;
660  register8_t COORDX0; /* Wafer Coordinate X Byte 0 */
661  register8_t COORDX1; /* Wafer Coordinate X Byte 1 */
662  register8_t COORDY0; /* Wafer Coordinate Y Byte 0 */
663  register8_t COORDY1; /* Wafer Coordinate Y Byte 1 */
664  register8_t reserved_0x16;
665  register8_t reserved_0x17;
666  register8_t reserved_0x18;
667  register8_t reserved_0x19;
668  register8_t reserved_0x1A;
669  register8_t reserved_0x1B;
670  register8_t reserved_0x1C;
671  register8_t reserved_0x1D;
672  register8_t reserved_0x1E;
673  register8_t reserved_0x1F;
674  register8_t ADCACAL0; /* ADCA Calibration Byte 0 */
675  register8_t ADCACAL1; /* ADCA Calibration Byte 1 */
676  register8_t reserved_0x22;
677  register8_t reserved_0x23;
678  register8_t ADCBCAL0; /* ADCB Calibration Byte 0 */
679  register8_t ADCBCAL1; /* ADCB Calibration Byte 1 */
680  register8_t reserved_0x26;
681  register8_t reserved_0x27;
682  register8_t reserved_0x28;
683  register8_t reserved_0x29;
684  register8_t reserved_0x2A;
685  register8_t reserved_0x2B;
686  register8_t reserved_0x2C;
687  register8_t reserved_0x2D;
688  register8_t TEMPSENSE0; /* Temperature Sensor Calibration Byte 0 */
689  register8_t TEMPSENSE1; /* Temperature Sensor Calibration Byte 0 */
690  register8_t DACAOFFCAL; /* DACA Calibration Byte 0 */
691  register8_t DACAGAINCAL; /* DACA Calibration Byte 1 */
692  register8_t DACBOFFCAL; /* DACB Calibration Byte 0 */
693  register8_t DACBGAINCAL; /* DACB Calibration Byte 1 */
694  register8_t reserved_0x34;
695  register8_t reserved_0x35;
696  register8_t reserved_0x36;
697  register8_t reserved_0x37;
698  register8_t reserved_0x38;
699  register8_t reserved_0x39;
700  register8_t reserved_0x3A;
701  register8_t reserved_0x3B;
702  register8_t reserved_0x3C;
703  register8_t reserved_0x3D;
704  register8_t reserved_0x3E;
706 
707 /* NVM Command */
708 typedef enum NVM_CMD_enum
709 {
710  NVM_CMD_NO_OPERATION_gc = (0x00<<0), /* Noop/Ordinary LPM */
711  NVM_CMD_READ_CALIB_ROW_gc = (0x02<<0), /* Read calibration row */
712  NVM_CMD_READ_USER_SIG_ROW_gc = (0x01<<0), /* Read user signature row */
713  NVM_CMD_READ_EEPROM_gc = (0x06<<0), /* Read EEPROM */
714  NVM_CMD_READ_FUSES_gc = (0x07<<0), /* Read fuse byte */
715  NVM_CMD_WRITE_LOCK_BITS_gc = (0x08<<0), /* Write lock bits */
716  NVM_CMD_ERASE_USER_SIG_ROW_gc = (0x18<<0), /* Erase user signature row */
717  NVM_CMD_WRITE_USER_SIG_ROW_gc = (0x1A<<0), /* Write user signature row */
718  NVM_CMD_ERASE_APP_gc = (0x20<<0), /* Erase Application Section */
719  NVM_CMD_ERASE_APP_PAGE_gc = (0x22<<0), /* Erase Application Section page */
720  NVM_CMD_LOAD_FLASH_BUFFER_gc = (0x23<<0), /* Load Flash page buffer */
721  NVM_CMD_WRITE_APP_PAGE_gc = (0x24<<0), /* Write Application Section page */
722  NVM_CMD_ERASE_WRITE_APP_PAGE_gc = (0x25<<0), /* Erase-and-write Application Section page */
723  NVM_CMD_ERASE_FLASH_BUFFER_gc = (0x26<<0), /* Erase/flush Flash page buffer */
724  NVM_CMD_ERASE_BOOT_PAGE_gc = (0x2A<<0), /* Erase Boot Section page */
725  NVM_CMD_WRITE_BOOT_PAGE_gc = (0x2C<<0), /* Write Boot Section page */
726  NVM_CMD_ERASE_WRITE_BOOT_PAGE_gc = (0x2D<<0), /* Erase-and-write Boot Section page */
727  NVM_CMD_ERASE_EEPROM_gc = (0x30<<0), /* Erase EEPROM */
728  NVM_CMD_ERASE_EEPROM_PAGE_gc = (0x32<<0), /* Erase EEPROM page */
729  NVM_CMD_LOAD_EEPROM_BUFFER_gc = (0x33<<0), /* Load EEPROM page buffer */
730  NVM_CMD_WRITE_EEPROM_PAGE_gc = (0x34<<0), /* Write EEPROM page */
731  NVM_CMD_ERASE_WRITE_EEPROM_PAGE_gc = (0x35<<0), /* Erase-and-write EEPROM page */
732  NVM_CMD_ERASE_EEPROM_BUFFER_gc = (0x36<<0), /* Erase/flush EEPROM page buffer */
733  NVM_CMD_APP_CRC_gc = (0x38<<0), /* Generate Application section CRC */
734  NVM_CMD_BOOT_CRC_gc = (0x39<<0), /* Generate Boot Section CRC */
735  NVM_CMD_FLASH_RANGE_CRC_gc = (0x3A<<0), /* Generate Flash Range CRC */
736 } NVM_CMD_t;
737 
738 /* SPM ready interrupt level */
739 typedef enum NVM_SPMLVL_enum
740 {
741  NVM_SPMLVL_OFF_gc = (0x00<<2), /* Interrupt disabled */
742  NVM_SPMLVL_LO_gc = (0x01<<2), /* Low level */
743  NVM_SPMLVL_MED_gc = (0x02<<2), /* Medium level */
744  NVM_SPMLVL_HI_gc = (0x03<<2), /* High level */
745 } NVM_SPMLVL_t;
746 
747 /* EEPROM ready interrupt level */
748 typedef enum NVM_EELVL_enum
749 {
750  NVM_EELVL_OFF_gc = (0x00<<0), /* Interrupt disabled */
751  NVM_EELVL_LO_gc = (0x01<<0), /* Low level */
752  NVM_EELVL_MED_gc = (0x02<<0), /* Medium level */
753  NVM_EELVL_HI_gc = (0x03<<0), /* High level */
754 } NVM_EELVL_t;
755 
756 /* Boot lock bits - boot setcion */
757 typedef enum NVM_BLBB_enum
758 {
759  NVM_BLBB_NOLOCK_gc = (0x03<<6), /* No locks */
760  NVM_BLBB_WLOCK_gc = (0x02<<6), /* Write not allowed */
761  NVM_BLBB_RLOCK_gc = (0x01<<6), /* Read not allowed */
762  NVM_BLBB_RWLOCK_gc = (0x00<<6), /* Read and write not allowed */
763 } NVM_BLBB_t;
764 
765 /* Boot lock bits - application section */
766 typedef enum NVM_BLBA_enum
767 {
768  NVM_BLBA_NOLOCK_gc = (0x03<<4), /* No locks */
769  NVM_BLBA_WLOCK_gc = (0x02<<4), /* Write not allowed */
770  NVM_BLBA_RLOCK_gc = (0x01<<4), /* Read not allowed */
771  NVM_BLBA_RWLOCK_gc = (0x00<<4), /* Read and write not allowed */
772 } NVM_BLBA_t;
773 
774 /* Boot lock bits - application table section */
775 typedef enum NVM_BLBAT_enum
776 {
777  NVM_BLBAT_NOLOCK_gc = (0x03<<2), /* No locks */
778  NVM_BLBAT_WLOCK_gc = (0x02<<2), /* Write not allowed */
779  NVM_BLBAT_RLOCK_gc = (0x01<<2), /* Read not allowed */
780  NVM_BLBAT_RWLOCK_gc = (0x00<<2), /* Read and write not allowed */
781 } NVM_BLBAT_t;
782 
783 /* Lock bits */
784 typedef enum NVM_LB_enum
785 {
786  NVM_LB_NOLOCK_gc = (0x03<<0), /* No locks */
787  NVM_LB_WLOCK_gc = (0x02<<0), /* Write not allowed */
788  NVM_LB_RWLOCK_gc = (0x00<<0), /* Read and write not allowed */
789 } NVM_LB_t;
790 
791 /* Boot Loader Section Reset Vector */
792 typedef enum BOOTRST_enum
793 {
794  BOOTRST_BOOTLDR_gc = (0x00<<6), /* Boot Loader Reset */
795  BOOTRST_APPLICATION_gc = (0x01<<6), /* Application Reset */
796 } BOOTRST_t;
797 
798 /* BOD operation */
799 typedef enum BOD_enum
800 {
801  BOD_INSAMPLEDMODE_gc = (0x01<<0), /* BOD enabled in sampled mode */
802  BOD_CONTINOUSLY_gc = (0x02<<0), /* BOD enabled continuously */
803  BOD_DISABLED_gc = (0x03<<0), /* BOD Disabled */
804 } BOD_t;
805 
806 /* Watchdog (Window) Timeout Period */
807 typedef enum WD_enum
808 {
809  WD_8CLK_gc = (0x00<<4), /* 8 cycles (8ms @ 3.3V) */
810  WD_16CLK_gc = (0x01<<4), /* 16 cycles (16ms @ 3.3V) */
811  WD_32CLK_gc = (0x02<<4), /* 32 cycles (32ms @ 3.3V) */
812  WD_64CLK_gc = (0x03<<4), /* 64 cycles (64ms @ 3.3V) */
813  WD_128CLK_gc = (0x04<<4), /* 128 cycles (0.125s @ 3.3V) */
814  WD_256CLK_gc = (0x05<<4), /* 256 cycles (0.25s @ 3.3V) */
815  WD_512CLK_gc = (0x06<<4), /* 512 cycles (0.5s @ 3.3V) */
816  WD_1KCLK_gc = (0x07<<4), /* 1K cycles (1s @ 3.3V) */
817  WD_2KCLK_gc = (0x08<<4), /* 2K cycles (2s @ 3.3V) */
818  WD_4KCLK_gc = (0x09<<4), /* 4K cycles (4s @ 3.3V) */
819  WD_8KCLK_gc = (0x0A<<4), /* 8K cycles (8s @ 3.3V) */
820 } WD_t;
821 
822 /* Start-up Time */
823 typedef enum SUT_enum
824 {
825  SUT_0MS_gc = (0x03<<2), /* 0 ms */
826  SUT_4MS_gc = (0x01<<2), /* 4 ms */
827  SUT_64MS_gc = (0x00<<2), /* 64 ms */
828 } SUT_t;
829 
830 /* Brown Out Detection Voltage Level */
831 typedef enum BODLVL_enum
832 {
833  BODLVL_1V6_gc = (0x07<<0), /* 1.6 V */
834  BODLVL_1V9_gc = (0x06<<0), /* 1.8 V */
835  BODLVL_2V1_gc = (0x05<<0), /* 2.0 V */
836  BODLVL_2V4_gc = (0x04<<0), /* 2.2 V */
837  BODLVL_2V6_gc = (0x03<<0), /* 2.4 V */
838  BODLVL_2V9_gc = (0x02<<0), /* 2.7 V */
839  BODLVL_3V2_gc = (0x01<<0), /* 2.9 V */
840 } BODLVL_t;
841 
842 
843 /*
844 --------------------------------------------------------------------------
845 AC - Analog Comparator
846 --------------------------------------------------------------------------
847 */
848 
849 /* Analog Comparator */
850 typedef struct AC_struct
851 {
852  register8_t AC0CTRL; /* Comparator 0 Control */
853  register8_t AC1CTRL; /* Comparator 1 Control */
854  register8_t AC0MUXCTRL; /* Comparator 0 MUX Control */
855  register8_t AC1MUXCTRL; /* Comparator 1 MUX Control */
856  register8_t CTRLA; /* Control Register A */
857  register8_t CTRLB; /* Control Register B */
858  register8_t WINCTRL; /* Window Mode Control */
859  register8_t STATUS; /* Status */
860 } AC_t;
861 
862 /* Interrupt mode */
863 typedef enum AC_INTMODE_enum
864 {
865  AC_INTMODE_BOTHEDGES_gc = (0x00<<6), /* Interrupt on both edges */
866  AC_INTMODE_FALLING_gc = (0x02<<6), /* Interrupt on falling edge */
867  AC_INTMODE_RISING_gc = (0x03<<6), /* Interrupt on rising edge */
868 } AC_INTMODE_t;
869 
870 /* Interrupt level */
871 typedef enum AC_INTLVL_enum
872 {
873  AC_INTLVL_OFF_gc = (0x00<<4), /* Interrupt disabled */
874  AC_INTLVL_LO_gc = (0x01<<4), /* Low level */
875  AC_INTLVL_MED_gc = (0x02<<4), /* Medium level */
876  AC_INTLVL_HI_gc = (0x03<<4), /* High level */
877 } AC_INTLVL_t;
878 
879 /* Hysteresis mode selection */
880 typedef enum AC_HYSMODE_enum
881 {
882  AC_HYSMODE_NO_gc = (0x00<<1), /* No hysteresis */
883  AC_HYSMODE_SMALL_gc = (0x01<<1), /* Small hysteresis */
884  AC_HYSMODE_LARGE_gc = (0x02<<1), /* Large hysteresis */
885 } AC_HYSMODE_t;
886 
887 /* Positive input multiplexer selection */
888 typedef enum AC_MUXPOS_enum
889 {
890  AC_MUXPOS_PIN0_gc = (0x00<<3), /* Pin 0 */
891  AC_MUXPOS_PIN1_gc = (0x01<<3), /* Pin 1 */
892  AC_MUXPOS_PIN2_gc = (0x02<<3), /* Pin 2 */
893  AC_MUXPOS_PIN3_gc = (0x03<<3), /* Pin 3 */
894  AC_MUXPOS_PIN4_gc = (0x04<<3), /* Pin 4 */
895  AC_MUXPOS_PIN5_gc = (0x05<<3), /* Pin 5 */
896  AC_MUXPOS_PIN6_gc = (0x06<<3), /* Pin 6 */
897  AC_MUXPOS_DAC_gc = (0x07<<3), /* DAC output */
898 } AC_MUXPOS_t;
899 
900 /* Negative input multiplexer selection */
901 typedef enum AC_MUXNEG_enum
902 {
903  AC_MUXNEG_PIN0_gc = (0x00<<0), /* Pin 0 */
904  AC_MUXNEG_PIN1_gc = (0x01<<0), /* Pin 1 */
905  AC_MUXNEG_PIN3_gc = (0x02<<0), /* Pin 3 */
906  AC_MUXNEG_PIN5_gc = (0x03<<0), /* Pin 5 */
907  AC_MUXNEG_PIN7_gc = (0x04<<0), /* Pin 7 */
908  AC_MUXNEG_DAC_gc = (0x05<<0), /* DAC output */
909  AC_MUXNEG_BANDGAP_gc = (0x06<<0), /* Bandgap Reference */
910  AC_MUXNEG_SCALER_gc = (0x07<<0), /* Internal voltage scaler */
911 } AC_MUXNEG_t;
912 
913 /* Windows interrupt mode */
914 typedef enum AC_WINTMODE_enum
915 {
916  AC_WINTMODE_ABOVE_gc = (0x00<<2), /* Interrupt on above window */
917  AC_WINTMODE_INSIDE_gc = (0x01<<2), /* Interrupt on inside window */
918  AC_WINTMODE_BELOW_gc = (0x02<<2), /* Interrupt on below window */
919  AC_WINTMODE_OUTSIDE_gc = (0x03<<2), /* Interrupt on outside window */
920 } AC_WINTMODE_t;
921 
922 /* Window interrupt level */
923 typedef enum AC_WINTLVL_enum
924 {
925  AC_WINTLVL_OFF_gc = (0x00<<0), /* Interrupt disabled */
926  AC_WINTLVL_LO_gc = (0x01<<0), /* Low priority */
927  AC_WINTLVL_MED_gc = (0x02<<0), /* Medium priority */
928  AC_WINTLVL_HI_gc = (0x03<<0), /* High priority */
929 } AC_WINTLVL_t;
930 
931 /* Window mode state */
932 typedef enum AC_WSTATE_enum
933 {
934  AC_WSTATE_ABOVE_gc = (0x00<<6), /* Signal above window */
935  AC_WSTATE_INSIDE_gc = (0x01<<6), /* Signal inside window */
936  AC_WSTATE_BELOW_gc = (0x02<<6), /* Signal below window */
937 } AC_WSTATE_t;
938 
939 
940 /*
941 --------------------------------------------------------------------------
942 ADC - Analog/Digital Converter
943 --------------------------------------------------------------------------
944 */
945 
946 /* ADC Channel */
947 typedef struct ADC_CH_struct
948 {
949  register8_t CTRL; /* Control Register */
950  register8_t MUXCTRL; /* MUX Control */
951  register8_t INTCTRL; /* Channel Interrupt Control */
952  register8_t INTFLAGS; /* Interrupt Flags */
953  _WORDREGISTER(RES); /* Channel Result */
954  register8_t reserved_0x6;
955  register8_t reserved_0x7;
956 } ADC_CH_t;
957 
958 /*
959 --------------------------------------------------------------------------
960 ADC - Analog/Digital Converter
961 --------------------------------------------------------------------------
962 */
963 
964 /* Analog-to-Digital Converter */
965 typedef struct ADC_struct
966 {
967  register8_t CTRLA; /* Control Register A */
968  register8_t CTRLB; /* Control Register B */
969  register8_t REFCTRL; /* Reference Control */
970  register8_t EVCTRL; /* Event Control */
971  register8_t PRESCALER; /* Clock Prescaler */
972  register8_t CALCTRL; /* Calibration Control Register */
973  register8_t INTFLAGS; /* Interrupt Flags */
974  register8_t reserved_0x07;
975  register8_t reserved_0x08;
976  register8_t reserved_0x09;
977  register8_t reserved_0x0A;
978  register8_t reserved_0x0B;
979  _WORDREGISTER(CAL); /* Calibration Value */
980  register8_t reserved_0x0E;
981  register8_t reserved_0x0F;
982  _WORDREGISTER(CH0RES); /* Channel 0 Result */
983  _WORDREGISTER(CMP); /* Compare Value */
984  register8_t reserved_0x1A;
985  register8_t reserved_0x1B;
986  register8_t reserved_0x1C;
987  register8_t reserved_0x1D;
988  register8_t reserved_0x1E;
989  register8_t reserved_0x1F;
990  ADC_CH_t CH0; /* ADC Channel 0 */
991 } ADC_t;
992 
993 /* Positive input multiplexer selection */
994 typedef enum ADC_CH_MUXPOS_enum
995 {
996  ADC_CH_MUXPOS_PIN0_gc = (0x00<<3), /* Input pin 0 */
997  ADC_CH_MUXPOS_PIN1_gc = (0x01<<3), /* Input pin 1 */
998  ADC_CH_MUXPOS_PIN2_gc = (0x02<<3), /* Input pin 2 */
999  ADC_CH_MUXPOS_PIN3_gc = (0x03<<3), /* Input pin 3 */
1000  ADC_CH_MUXPOS_PIN4_gc = (0x04<<3), /* Input pin 4 */
1001  ADC_CH_MUXPOS_PIN5_gc = (0x05<<3), /* Input pin 5 */
1002  ADC_CH_MUXPOS_PIN6_gc = (0x06<<3), /* Input pin 6 */
1003  ADC_CH_MUXPOS_PIN7_gc = (0x07<<3), /* Input pin 7 */
1004 } ADC_CH_MUXPOS_t;
1005 
1006 /* Internal input multiplexer selections */
1007 typedef enum ADC_CH_MUXINT_enum
1008 {
1009  ADC_CH_MUXINT_TEMP_gc = (0x00<<3), /* Temperature Reference */
1010  ADC_CH_MUXINT_BANDGAP_gc = (0x01<<3), /* Bandgap Reference */
1011  ADC_CH_MUXINT_SCALEDVCC_gc = (0x02<<3), /* 1/10 scaled VCC */
1012  ADC_CH_MUXINT_DAC_gc = (0x03<<3), /* DAC output */
1013 } ADC_CH_MUXINT_t;
1014 
1015 /* Negative input multiplexer selection */
1016 typedef enum ADC_CH_MUXNEG_enum
1017 {
1018  ADC_CH_MUXNEG_PIN0_gc = (0x00<<0), /* Input pin 0 */
1019  ADC_CH_MUXNEG_PIN1_gc = (0x01<<0), /* Input pin 1 */
1020  ADC_CH_MUXNEG_PIN2_gc = (0x02<<0), /* Input pin 2 */
1021  ADC_CH_MUXNEG_PIN3_gc = (0x03<<0), /* Input pin 3 */
1022  ADC_CH_MUXNEG_PIN4_gc = (0x04<<0), /* Input pin 4 */
1023  ADC_CH_MUXNEG_PIN5_gc = (0x05<<0), /* Input pin 5 */
1024  ADC_CH_MUXNEG_PIN6_gc = (0x06<<0), /* Input pin 6 */
1025  ADC_CH_MUXNEG_PIN7_gc = (0x07<<0), /* Input pin 7 */
1026 } ADC_CH_MUXNEG_t;
1027 
1028 /* Input mode */
1029 typedef enum ADC_CH_INPUTMODE_enum
1030 {
1031  ADC_CH_INPUTMODE_INTERNAL_gc = (0x00<<0), /* Internal inputs, no gain */
1032  ADC_CH_INPUTMODE_SINGLEENDED_gc = (0x01<<0), /* Single-ended input, no gain */
1033  ADC_CH_INPUTMODE_DIFF_gc = (0x02<<0), /* Differential input, no gain */
1034  ADC_CH_INPUTMODE_DIFFWGAIN_gc = (0x03<<0), /* Differential input, with gain */
1035 } ADC_CH_INPUTMODE_t;
1036 
1037 /* Gain factor */
1038 typedef enum ADC_CH_GAIN_enum
1039 {
1040  ADC_CH_GAIN_1X_gc = (0x00<<2), /* 1x gain */
1041  ADC_CH_GAIN_2X_gc = (0x01<<2), /* 2x gain */
1042  ADC_CH_GAIN_4X_gc = (0x02<<2), /* 4x gain */
1043  ADC_CH_GAIN_8X_gc = (0x03<<2), /* 8x gain */
1044  ADC_CH_GAIN_16X_gc = (0x04<<2), /* 16x gain */
1045  ADC_CH_GAIN_32X_gc = (0x05<<2), /* 32x gain */
1046  ADC_CH_GAIN_64X_gc = (0x06<<2), /* 64x gain */
1047 } ADC_CH_GAIN_t;
1048 
1049 /* Conversion result resolution */
1050 typedef enum ADC_RESOLUTION_enum
1051 {
1052  ADC_RESOLUTION_12BIT_gc = (0x00<<1), /* 12-bit right-adjusted result */
1053  ADC_RESOLUTION_8BIT_gc = (0x02<<1), /* 8-bit right-adjusted result */
1054  ADC_RESOLUTION_LEFT12BIT_gc = (0x03<<1), /* 12-bit left-adjusted result */
1055 } ADC_RESOLUTION_t;
1056 
1057 /* Voltage reference selection */
1058 typedef enum ADC_REFSEL_enum
1059 {
1060  ADC_REFSEL_INT1V_gc = (0x00<<4), /* Internal 1V */
1061  ADC_REFSEL_VCC_gc = (0x01<<4), /* Internal VCC/1.6V */
1062  ADC_REFSEL_AREFA_gc = (0x02<<4), /* External reference on PORT A */
1063  ADC_REFSEL_AREFB_gc = (0x03<<4), /* External reference on PORT B */
1064 } ADC_REFSEL_t;
1065 
1066 /* Channel sweep selection */
1067 typedef enum ADC_SWEEP_enum
1068 {
1069  ADC_SWEEP_0_gc = (0x00<<6), /* ADC Channel 0 */
1070 } ADC_SWEEP_t;
1071 
1072 /* Event channel input selection */
1073 typedef enum ADC_EVSEL_enum
1074 {
1075  ADC_EVSEL_0123_gc = (0x00<<3), /* Event Channel 0,1,2,3 */
1076  ADC_EVSEL_1234_gc = (0x01<<3), /* Event Channel 1,2,3,4 */
1077  ADC_EVSEL_2345_gc = (0x02<<3), /* Event Channel 2,3,4,5 */
1078  ADC_EVSEL_3456_gc = (0x03<<3), /* Event Channel 3,4,5,6 */
1079  ADC_EVSEL_4567_gc = (0x04<<3), /* Event Channel 4,5,6,7 */
1080  ADC_EVSEL_567_gc = (0x05<<3), /* Event Channel 5,6,7 */
1081  ADC_EVSEL_67_gc = (0x06<<3), /* Event Channel 6,7 */
1082  ADC_EVSEL_7_gc = (0x07<<3), /* Event Channel 7 */
1083 } ADC_EVSEL_t;
1084 
1085 /* Event action selection */
1086 typedef enum ADC_EVACT_enum
1087 {
1088  ADC_EVACT_NONE_gc = (0x00<<0), /* No event action */
1089  ADC_EVACT_CH0_gc = (0x01<<0), /* First event triggers channel 0 */
1090 } ADC_EVACT_t;
1091 
1092 /* Interupt mode */
1093 typedef enum ADC_CH_INTMODE_enum
1094 {
1095  ADC_CH_INTMODE_COMPLETE_gc = (0x00<<2), /* Interrupt on conversion complete */
1096  ADC_CH_INTMODE_BELOW_gc = (0x01<<2), /* Interrupt on result below compare value */
1097  ADC_CH_INTMODE_ABOVE_gc = (0x03<<2), /* Interrupt on result above compare value */
1098 } ADC_CH_INTMODE_t;
1099 
1100 /* Interrupt level */
1101 typedef enum ADC_CH_INTLVL_enum
1102 {
1103  ADC_CH_INTLVL_OFF_gc = (0x00<<0), /* Interrupt disabled */
1104  ADC_CH_INTLVL_LO_gc = (0x01<<0), /* Low level */
1105  ADC_CH_INTLVL_MED_gc = (0x02<<0), /* Medium level */
1106  ADC_CH_INTLVL_HI_gc = (0x03<<0), /* High level */
1107 } ADC_CH_INTLVL_t;
1108 
1109 /* Clock prescaler */
1110 typedef enum ADC_PRESCALER_enum
1111 {
1112  ADC_PRESCALER_DIV4_gc = (0x00<<0), /* Divide clock by 4 */
1113  ADC_PRESCALER_DIV8_gc = (0x01<<0), /* Divide clock by 8 */
1114  ADC_PRESCALER_DIV16_gc = (0x02<<0), /* Divide clock by 16 */
1115  ADC_PRESCALER_DIV32_gc = (0x03<<0), /* Divide clock by 32 */
1116  ADC_PRESCALER_DIV64_gc = (0x04<<0), /* Divide clock by 64 */
1117  ADC_PRESCALER_DIV128_gc = (0x05<<0), /* Divide clock by 128 */
1118  ADC_PRESCALER_DIV256_gc = (0x06<<0), /* Divide clock by 256 */
1119  ADC_PRESCALER_DIV512_gc = (0x07<<0), /* Divide clock by 512 */
1120 } ADC_PRESCALER_t;
1121 
1122 
1123 /*
1124 --------------------------------------------------------------------------
1125 RTC - Real-Time Clounter
1126 --------------------------------------------------------------------------
1127 */
1128 
1129 /* Real-Time Counter */
1130 typedef struct RTC_struct
1131 {
1132  register8_t CTRL; /* Control Register */
1133  register8_t STATUS; /* Status Register */
1134  register8_t INTCTRL; /* Interrupt Control Register */
1135  register8_t INTFLAGS; /* Interrupt Flags */
1136  register8_t TEMP; /* Temporary register */
1137  register8_t reserved_0x05;
1138  register8_t reserved_0x06;
1139  register8_t reserved_0x07;
1140  _WORDREGISTER(CNT); /* Count Register */
1141  _WORDREGISTER(PER); /* Period Register */
1142  _WORDREGISTER(COMP); /* Compare Register */
1143 } RTC_t;
1144 
1145 /* Prescaler Factor */
1146 typedef enum RTC_PRESCALER_enum
1147 {
1148  RTC_PRESCALER_OFF_gc = (0x00<<0), /* RTC Off */
1149  RTC_PRESCALER_DIV1_gc = (0x01<<0), /* RTC Clock */
1150  RTC_PRESCALER_DIV2_gc = (0x02<<0), /* RTC Clock / 2 */
1151  RTC_PRESCALER_DIV8_gc = (0x03<<0), /* RTC Clock / 8 */
1152  RTC_PRESCALER_DIV16_gc = (0x04<<0), /* RTC Clock / 16 */
1153  RTC_PRESCALER_DIV64_gc = (0x05<<0), /* RTC Clock / 64 */
1154  RTC_PRESCALER_DIV256_gc = (0x06<<0), /* RTC Clock / 256 */
1155  RTC_PRESCALER_DIV1024_gc = (0x07<<0), /* RTC Clock / 1024 */
1156 } RTC_PRESCALER_t;
1157 
1158 /* Compare Interrupt level */
1159 typedef enum RTC_COMPINTLVL_enum
1160 {
1161  RTC_COMPINTLVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
1162  RTC_COMPINTLVL_LO_gc = (0x01<<2), /* Low Level */
1163  RTC_COMPINTLVL_MED_gc = (0x02<<2), /* Medium Level */
1164  RTC_COMPINTLVL_HI_gc = (0x03<<2), /* High Level */
1165 } RTC_COMPINTLVL_t;
1166 
1167 /* Overflow Interrupt level */
1168 typedef enum RTC_OVFINTLVL_enum
1169 {
1170  RTC_OVFINTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
1171  RTC_OVFINTLVL_LO_gc = (0x01<<0), /* Low Level */
1172  RTC_OVFINTLVL_MED_gc = (0x02<<0), /* Medium Level */
1173  RTC_OVFINTLVL_HI_gc = (0x03<<0), /* High Level */
1174 } RTC_OVFINTLVL_t;
1175 
1176 
1177 /*
1178 --------------------------------------------------------------------------
1179 EBI - External Bus Interface
1180 --------------------------------------------------------------------------
1181 */
1182 
1183 /* EBI Chip Select Module */
1184 typedef struct EBI_CS_struct
1185 {
1186  register8_t CTRLA; /* Chip Select Control Register A */
1187  register8_t CTRLB; /* Chip Select Control Register B */
1188  _WORDREGISTER(BASEADDR); /* Chip Select Base Address */
1189 } EBI_CS_t;
1190 
1191 /*
1192 --------------------------------------------------------------------------
1193 EBI - External Bus Interface
1194 --------------------------------------------------------------------------
1195 */
1196 
1197 /* External Bus Interface */
1198 typedef struct EBI_struct
1199 {
1200  register8_t CTRL; /* Control */
1201  register8_t SDRAMCTRLA; /* SDRAM Control Register A */
1202  register8_t reserved_0x02;
1203  register8_t reserved_0x03;
1204  _WORDREGISTER(REFRESH); /* SDRAM Refresh Period */
1205  _WORDREGISTER(INITDLY); /* SDRAM Initialization Delay */
1206  register8_t SDRAMCTRLB; /* SDRAM Control Register B */
1207  register8_t SDRAMCTRLC; /* SDRAM Control Register C */
1208  register8_t reserved_0x0A;
1209  register8_t reserved_0x0B;
1210  register8_t reserved_0x0C;
1211  register8_t reserved_0x0D;
1212  register8_t reserved_0x0E;
1213  register8_t reserved_0x0F;
1214  EBI_CS_t CS0; /* Chip Select 0 */
1215  EBI_CS_t CS1; /* Chip Select 1 */
1216  EBI_CS_t CS2; /* Chip Select 2 */
1217  EBI_CS_t CS3; /* Chip Select 3 */
1218 } EBI_t;
1219 
1220 /* Chip Select adress space */
1221 typedef enum EBI_CS_ASPACE_enum
1222 {
1223  EBI_CS_ASPACE_256B_gc = (0x00<<2), /* 256 bytes */
1224  EBI_CS_ASPACE_512B_gc = (0x01<<2), /* 512 bytes */
1225  EBI_CS_ASPACE_1KB_gc = (0x02<<2), /* 1K bytes */
1226  EBI_CS_ASPACE_2KB_gc = (0x03<<2), /* 2K bytes */
1227  EBI_CS_ASPACE_4KB_gc = (0x04<<2), /* 4K bytes */
1228  EBI_CS_ASPACE_8KB_gc = (0x05<<2), /* 8K bytes */
1229  EBI_CS_ASPACE_16KB_gc = (0x06<<2), /* 16K bytes */
1230  EBI_CS_ASPACE_32KB_gc = (0x07<<2), /* 32K bytes */
1231  EBI_CS_ASPACE_64KB_gc = (0x08<<2), /* 64K bytes */
1232  EBI_CS_ASPACE_128KB_gc = (0x09<<2), /* 128K bytes */
1233  EBI_CS_ASPACE_256KB_gc = (0x0A<<2), /* 256K bytes */
1234  EBI_CS_ASPACE_512KB_gc = (0x0B<<2), /* 512K bytes */
1235  EBI_CS_ASPACE_1MB_gc = (0x0C<<2), /* 1M bytes */
1236  EBI_CS_ASPACE_2MB_gc = (0x0D<<2), /* 2M bytes */
1237  EBI_CS_ASPACE_4MB_gc = (0x0E<<2), /* 4M bytes */
1238  EBI_CS_ASPACE_8MB_gc = (0x0F<<2), /* 8M bytes */
1239  EBI_CS_ASPACE_16M_gc = (0x10<<2), /* 16M bytes */
1240 } EBI_CS_ASPACE_t;
1241 
1242 /* */
1243 typedef enum EBI_CS_SRWS_enum
1244 {
1245  EBI_CS_SRWS_0CLK_gc = (0x00<<0), /* 0 cycles */
1246  EBI_CS_SRWS_1CLK_gc = (0x01<<0), /* 1 cycle */
1247  EBI_CS_SRWS_2CLK_gc = (0x02<<0), /* 2 cycles */
1248  EBI_CS_SRWS_3CLK_gc = (0x03<<0), /* 3 cycles */
1249  EBI_CS_SRWS_4CLK_gc = (0x04<<0), /* 4 cycles */
1250  EBI_CS_SRWS_5CLK_gc = (0x05<<0), /* 5 cycle */
1251  EBI_CS_SRWS_6CLK_gc = (0x06<<0), /* 6 cycles */
1252  EBI_CS_SRWS_7CLK_gc = (0x07<<0), /* 7 cycles */
1253 } EBI_CS_SRWS_t;
1254 
1255 /* Chip Select address mode */
1256 typedef enum EBI_CS_MODE_enum
1257 {
1258  EBI_CS_MODE_DISABLED_gc = (0x00<<0), /* Chip Select Disabled */
1259  EBI_CS_MODE_SRAM_gc = (0x01<<0), /* Chip Select in SRAM mode */
1260  EBI_CS_MODE_LPC_gc = (0x02<<0), /* Chip Select in SRAM LPC mode */
1261  EBI_CS_MODE_SDRAM_gc = (0x03<<0), /* Chip Select in SDRAM mode */
1262 } EBI_CS_MODE_t;
1263 
1264 /* Chip Select SDRAM mode */
1265 typedef enum EBI_CS_SDMODE_enum
1266 {
1267  EBI_CS_SDMODE_NORMAL_gc = (0x00<<0), /* Normal mode */
1268  EBI_CS_SDMODE_LOAD_gc = (0x01<<0), /* Load Mode Register command mode */
1269 } EBI_CS_SDMODE_t;
1270 
1271 /* */
1272 typedef enum EBI_SDDATAW_enum
1273 {
1274  EBI_SDDATAW_4BIT_gc = (0x00<<6), /* 4-bit data bus */
1275  EBI_SDDATAW_8BIT_gc = (0x01<<6), /* 8-bit data bus */
1276 } EBI_SDDATAW_t;
1277 
1278 /* */
1279 typedef enum EBI_LPCMODE_enum
1280 {
1281  EBI_LPCMODE_ALE1_gc = (0x00<<4), /* Data muxed with addr byte 0 */
1282  EBI_LPCMODE_ALE12_gc = (0x02<<4), /* Data muxed with addr byte 0 and 1 */
1283 } EBI_LPCMODE_t;
1284 
1285 /* */
1286 typedef enum EBI_SRMODE_enum
1287 {
1288  EBI_SRMODE_ALE1_gc = (0x00<<2), /* Addr byte 0 muxed with 1 */
1289  EBI_SRMODE_ALE2_gc = (0x01<<2), /* Addr byte 0 muxed with 2 */
1290  EBI_SRMODE_ALE12_gc = (0x02<<2), /* Addr byte 0 muxed with 1 and 2 */
1291  EBI_SRMODE_NOALE_gc = (0x03<<2), /* No addr muxing */
1292 } EBI_SRMODE_t;
1293 
1294 /* */
1295 typedef enum EBI_IFMODE_enum
1296 {
1297  EBI_IFMODE_DISABLED_gc = (0x00<<0), /* EBI Disabled */
1298  EBI_IFMODE_3PORT_gc = (0x01<<0), /* 3-port mode */
1299  EBI_IFMODE_4PORT_gc = (0x02<<0), /* 4-port mode */
1300  EBI_IFMODE_2PORT_gc = (0x03<<0), /* 2-port mode */
1301 } EBI_IFMODE_t;
1302 
1303 /* */
1304 typedef enum EBI_SDCOL_enum
1305 {
1306  EBI_SDCOL_8BIT_gc = (0x00<<0), /* 8 column bits */
1307  EBI_SDCOL_9BIT_gc = (0x01<<0), /* 9 column bits */
1308  EBI_SDCOL_10BIT_gc = (0x02<<0), /* 10 column bits */
1309  EBI_SDCOL_11BIT_gc = (0x03<<0), /* 11 column bits */
1310 } EBI_SDCOL_t;
1311 
1312 /* */
1313 typedef enum EBI_MRDLY_enum
1314 {
1315  EBI_MRDLY_0CLK_gc = (0x00<<6), /* 0 cycles */
1316  EBI_MRDLY_1CLK_gc = (0x01<<6), /* 1 cycle */
1317  EBI_MRDLY_2CLK_gc = (0x02<<6), /* 2 cycles */
1318  EBI_MRDLY_3CLK_gc = (0x03<<6), /* 3 cycles */
1319 } EBI_MRDLY_t;
1320 
1321 /* */
1322 typedef enum EBI_ROWCYCDLY_enum
1323 {
1324  EBI_ROWCYCDLY_0CLK_gc = (0x00<<3), /* 0 cycles */
1325  EBI_ROWCYCDLY_1CLK_gc = (0x01<<3), /* 1 cycle */
1326  EBI_ROWCYCDLY_2CLK_gc = (0x02<<3), /* 2 cycles */
1327  EBI_ROWCYCDLY_3CLK_gc = (0x03<<3), /* 3 cycles */
1328  EBI_ROWCYCDLY_4CLK_gc = (0x04<<3), /* 4 cycles */
1329  EBI_ROWCYCDLY_5CLK_gc = (0x05<<3), /* 5 cycle */
1330  EBI_ROWCYCDLY_6CLK_gc = (0x06<<3), /* 6 cycles */
1331  EBI_ROWCYCDLY_7CLK_gc = (0x07<<3), /* 7 cycles */
1332 } EBI_ROWCYCDLY_t;
1333 
1334 /* */
1335 typedef enum EBI_RPDLY_enum
1336 {
1337  EBI_RPDLY_0CLK_gc = (0x00<<0), /* 0 cycles */
1338  EBI_RPDLY_1CLK_gc = (0x01<<0), /* 1 cycle */
1339  EBI_RPDLY_2CLK_gc = (0x02<<0), /* 2 cycles */
1340  EBI_RPDLY_3CLK_gc = (0x03<<0), /* 3 cycles */
1341  EBI_RPDLY_4CLK_gc = (0x04<<0), /* 4 cycles */
1342  EBI_RPDLY_5CLK_gc = (0x05<<0), /* 5 cycle */
1343  EBI_RPDLY_6CLK_gc = (0x06<<0), /* 6 cycles */
1344  EBI_RPDLY_7CLK_gc = (0x07<<0), /* 7 cycles */
1345 } EBI_RPDLY_t;
1346 
1347 /* */
1348 typedef enum EBI_WRDLY_enum
1349 {
1350  EBI_WRDLY_0CLK_gc = (0x00<<6), /* 0 cycles */
1351  EBI_WRDLY_1CLK_gc = (0x01<<6), /* 1 cycle */
1352  EBI_WRDLY_2CLK_gc = (0x02<<6), /* 2 cycles */
1353  EBI_WRDLY_3CLK_gc = (0x03<<6), /* 3 cycles */
1354 } EBI_WRDLY_t;
1355 
1356 /* */
1357 typedef enum EBI_ESRDLY_enum
1358 {
1359  EBI_ESRDLY_0CLK_gc = (0x00<<3), /* 0 cycles */
1360  EBI_ESRDLY_1CLK_gc = (0x01<<3), /* 1 cycle */
1361  EBI_ESRDLY_2CLK_gc = (0x02<<3), /* 2 cycles */
1362  EBI_ESRDLY_3CLK_gc = (0x03<<3), /* 3 cycles */
1363  EBI_ESRDLY_4CLK_gc = (0x04<<3), /* 4 cycles */
1364  EBI_ESRDLY_5CLK_gc = (0x05<<3), /* 5 cycle */
1365  EBI_ESRDLY_6CLK_gc = (0x06<<3), /* 6 cycles */
1366  EBI_ESRDLY_7CLK_gc = (0x07<<3), /* 7 cycles */
1367 } EBI_ESRDLY_t;
1368 
1369 /* */
1370 typedef enum EBI_ROWCOLDLY_enum
1371 {
1372  EBI_ROWCOLDLY_0CLK_gc = (0x00<<0), /* 0 cycles */
1373  EBI_ROWCOLDLY_1CLK_gc = (0x01<<0), /* 1 cycle */
1374  EBI_ROWCOLDLY_2CLK_gc = (0x02<<0), /* 2 cycles */
1375  EBI_ROWCOLDLY_3CLK_gc = (0x03<<0), /* 3 cycles */
1376  EBI_ROWCOLDLY_4CLK_gc = (0x04<<0), /* 4 cycles */
1377  EBI_ROWCOLDLY_5CLK_gc = (0x05<<0), /* 5 cycle */
1378  EBI_ROWCOLDLY_6CLK_gc = (0x06<<0), /* 6 cycles */
1379  EBI_ROWCOLDLY_7CLK_gc = (0x07<<0), /* 7 cycles */
1380 } EBI_ROWCOLDLY_t;
1381 
1382 
1383 /*
1384 --------------------------------------------------------------------------
1385 TWI - Two-Wire Interface
1386 --------------------------------------------------------------------------
1387 */
1388 
1389 /* */
1390 typedef struct TWI_MASTER_struct
1391 {
1392  register8_t CTRLA; /* Control Register A */
1393  register8_t CTRLB; /* Control Register B */
1394  register8_t CTRLC; /* Control Register C */
1395  register8_t STATUS; /* Status Register */
1396  register8_t BAUD; /* Baurd Rate Control Register */
1397  register8_t ADDR; /* Address Register */
1398  register8_t DATA; /* Data Register */
1399 } TWI_MASTER_t;
1400 
1401 /*
1402 --------------------------------------------------------------------------
1403 TWI - Two-Wire Interface
1404 --------------------------------------------------------------------------
1405 */
1406 
1407 /* */
1408 typedef struct TWI_SLAVE_struct
1409 {
1410  register8_t CTRLA; /* Control Register A */
1411  register8_t CTRLB; /* Control Register B */
1412  register8_t STATUS; /* Status Register */
1413  register8_t ADDR; /* Address Register */
1414  register8_t DATA; /* Data Register */
1415  register8_t ADDRMASK; /* Address Mask Register */
1416 } TWI_SLAVE_t;
1417 
1418 /*
1419 --------------------------------------------------------------------------
1420 TWI - Two-Wire Interface
1421 --------------------------------------------------------------------------
1422 */
1423 
1424 /* Two-Wire Interface */
1425 typedef struct TWI_struct
1426 {
1427  register8_t CTRL; /* TWI Common Control Register */
1428  TWI_MASTER_t MASTER; /* TWI master module */
1429  TWI_SLAVE_t SLAVE; /* TWI slave module */
1430 } TWI_t;
1431 
1432 /* Master Interrupt Level */
1433 typedef enum TWI_MASTER_INTLVL_enum
1434 {
1435  TWI_MASTER_INTLVL_OFF_gc = (0x00<<6), /* Interrupt Disabled */
1436  TWI_MASTER_INTLVL_LO_gc = (0x01<<6), /* Low Level */
1437  TWI_MASTER_INTLVL_MED_gc = (0x02<<6), /* Medium Level */
1438  TWI_MASTER_INTLVL_HI_gc = (0x03<<6), /* High Level */
1439 } TWI_MASTER_INTLVL_t;
1440 
1441 /* Inactive Timeout */
1442 typedef enum TWI_MASTER_TIMEOUT_enum
1443 {
1444  TWI_MASTER_TIMEOUT_DISABLED_gc = (0x00<<2), /* Bus Timeout Disabled */
1445  TWI_MASTER_TIMEOUT_50US_gc = (0x01<<2), /* 50 Microseconds */
1446  TWI_MASTER_TIMEOUT_100US_gc = (0x02<<2), /* 100 Microseconds */
1447  TWI_MASTER_TIMEOUT_200US_gc = (0x03<<2), /* 200 Microseconds */
1448 } TWI_MASTER_TIMEOUT_t;
1449 
1450 /* Master Command */
1451 typedef enum TWI_MASTER_CMD_enum
1452 {
1453  TWI_MASTER_CMD_NOACT_gc = (0x00<<0), /* No Action */
1454  TWI_MASTER_CMD_REPSTART_gc = (0x01<<0), /* Issue Repeated Start Condition */
1455  TWI_MASTER_CMD_RECVTRANS_gc = (0x02<<0), /* Receive or Transmit Data */
1456  TWI_MASTER_CMD_STOP_gc = (0x03<<0), /* Issue Stop Condition */
1457 } TWI_MASTER_CMD_t;
1458 
1459 /* Master Bus State */
1460 typedef enum TWI_MASTER_BUSSTATE_enum
1461 {
1462  TWI_MASTER_BUSSTATE_UNKNOWN_gc = (0x00<<0), /* Unknown Bus State */
1463  TWI_MASTER_BUSSTATE_IDLE_gc = (0x01<<0), /* Bus is Idle */
1464  TWI_MASTER_BUSSTATE_OWNER_gc = (0x02<<0), /* This Module Controls The Bus */
1465  TWI_MASTER_BUSSTATE_BUSY_gc = (0x03<<0), /* The Bus is Busy */
1466 } TWI_MASTER_BUSSTATE_t;
1467 
1468 /* Slave Interrupt Level */
1469 typedef enum TWI_SLAVE_INTLVL_enum
1470 {
1471  TWI_SLAVE_INTLVL_OFF_gc = (0x00<<6), /* Interrupt Disabled */
1472  TWI_SLAVE_INTLVL_LO_gc = (0x01<<6), /* Low Level */
1473  TWI_SLAVE_INTLVL_MED_gc = (0x02<<6), /* Medium Level */
1474  TWI_SLAVE_INTLVL_HI_gc = (0x03<<6), /* High Level */
1475 } TWI_SLAVE_INTLVL_t;
1476 
1477 /* Slave Command */
1478 typedef enum TWI_SLAVE_CMD_enum
1479 {
1480  TWI_SLAVE_CMD_NOACT_gc = (0x00<<0), /* No Action */
1481  TWI_SLAVE_CMD_COMPTRANS_gc = (0x02<<0), /* Used To Complete a Transaction */
1482  TWI_SLAVE_CMD_RESPONSE_gc = (0x03<<0), /* Used in Response to Address/Data Interrupt */
1483 } TWI_SLAVE_CMD_t;
1484 
1485 
1486 /*
1487 --------------------------------------------------------------------------
1488 PORT - Port Configuration
1489 --------------------------------------------------------------------------
1490 */
1491 
1492 /* I/O port Configuration */
1493 typedef struct PORTCFG_struct
1494 {
1495  register8_t MPCMASK; /* Multi-pin Configuration Mask */
1496  register8_t reserved_0x01;
1497  register8_t VPCTRLA; /* Virtual Port Control Register A */
1498  register8_t VPCTRLB; /* Virtual Port Control Register B */
1499  register8_t CLKEVOUT; /* Clock and Event Out Register */
1500 } PORTCFG_t;
1501 
1502 /*
1503 --------------------------------------------------------------------------
1504 PORT - Port Configuration
1505 --------------------------------------------------------------------------
1506 */
1507 
1508 /* Virtual Port */
1509 typedef struct VPORT_struct
1510 {
1511  register8_t DIR; /* I/O Port Data Direction */
1512  register8_t OUT; /* I/O Port Output */
1513  register8_t IN; /* I/O Port Input */
1514  register8_t INTFLAGS; /* Interrupt Flag Register */
1515 } VPORT_t;
1516 
1517 /*
1518 --------------------------------------------------------------------------
1519 PORT - Port Configuration
1520 --------------------------------------------------------------------------
1521 */
1522 
1523 /* I/O Ports */
1524 typedef struct PORT_struct
1525 {
1526  register8_t DIR; /* I/O Port Data Direction */
1527  register8_t DIRSET; /* I/O Port Data Direction Set */
1528  register8_t DIRCLR; /* I/O Port Data Direction Clear */
1529  register8_t DIRTGL; /* I/O Port Data Direction Toggle */
1530  register8_t OUT; /* I/O Port Output */
1531  register8_t OUTSET; /* I/O Port Output Set */
1532  register8_t OUTCLR; /* I/O Port Output Clear */
1533  register8_t OUTTGL; /* I/O Port Output Toggle */
1534  register8_t IN; /* I/O port Input */
1535  register8_t INTCTRL; /* Interrupt Control Register */
1536  register8_t INT0MASK; /* Port Interrupt 0 Mask */
1537  register8_t INT1MASK; /* Port Interrupt 1 Mask */
1538  register8_t INTFLAGS; /* Interrupt Flag Register */
1539  register8_t reserved_0x0D;
1540  register8_t reserved_0x0E;
1541  register8_t reserved_0x0F;
1542  register8_t PIN0CTRL; /* Pin 0 Control Register */
1543  register8_t PIN1CTRL; /* Pin 1 Control Register */
1544  register8_t PIN2CTRL; /* Pin 2 Control Register */
1545  register8_t PIN3CTRL; /* Pin 3 Control Register */
1546  register8_t PIN4CTRL; /* Pin 4 Control Register */
1547  register8_t PIN5CTRL; /* Pin 5 Control Register */
1548  register8_t PIN6CTRL; /* Pin 6 Control Register */
1549  register8_t PIN7CTRL; /* Pin 7 Control Register */
1550 } PORT_t;
1551 
1552 /* Virtual Port 0 Mapping */
1553 typedef enum PORTCFG_VP0MAP_enum
1554 {
1555  PORTCFG_VP0MAP_PORTA_gc = (0x00<<0), /* Mapped To PORTA */
1556  PORTCFG_VP0MAP_PORTB_gc = (0x01<<0), /* Mapped To PORTB */
1557  PORTCFG_VP0MAP_PORTC_gc = (0x02<<0), /* Mapped To PORTC */
1558  PORTCFG_VP0MAP_PORTD_gc = (0x03<<0), /* Mapped To PORTD */
1559  PORTCFG_VP0MAP_PORTE_gc = (0x04<<0), /* Mapped To PORTE */
1560  PORTCFG_VP0MAP_PORTF_gc = (0x05<<0), /* Mapped To PORTF */
1561  PORTCFG_VP0MAP_PORTG_gc = (0x06<<0), /* Mapped To PORTG */
1562  PORTCFG_VP0MAP_PORTH_gc = (0x07<<0), /* Mapped To PORTH */
1563  PORTCFG_VP0MAP_PORTJ_gc = (0x08<<0), /* Mapped To PORTJ */
1564  PORTCFG_VP0MAP_PORTK_gc = (0x09<<0), /* Mapped To PORTK */
1565  PORTCFG_VP0MAP_PORTL_gc = (0x0A<<0), /* Mapped To PORTL */
1566  PORTCFG_VP0MAP_PORTM_gc = (0x0B<<0), /* Mapped To PORTM */
1567  PORTCFG_VP0MAP_PORTN_gc = (0x0C<<0), /* Mapped To PORTN */
1568  PORTCFG_VP0MAP_PORTP_gc = (0x0D<<0), /* Mapped To PORTP */
1569  PORTCFG_VP0MAP_PORTQ_gc = (0x0E<<0), /* Mapped To PORTQ */
1570  PORTCFG_VP0MAP_PORTR_gc = (0x0F<<0), /* Mapped To PORTR */
1571 } PORTCFG_VP0MAP_t;
1572 
1573 /* Virtual Port 1 Mapping */
1574 typedef enum PORTCFG_VP1MAP_enum
1575 {
1576  PORTCFG_VP1MAP_PORTA_gc = (0x00<<4), /* Mapped To PORTA */
1577  PORTCFG_VP1MAP_PORTB_gc = (0x01<<4), /* Mapped To PORTB */
1578  PORTCFG_VP1MAP_PORTC_gc = (0x02<<4), /* Mapped To PORTC */
1579  PORTCFG_VP1MAP_PORTD_gc = (0x03<<4), /* Mapped To PORTD */
1580  PORTCFG_VP1MAP_PORTE_gc = (0x04<<4), /* Mapped To PORTE */
1581  PORTCFG_VP1MAP_PORTF_gc = (0x05<<4), /* Mapped To PORTF */
1582  PORTCFG_VP1MAP_PORTG_gc = (0x06<<4), /* Mapped To PORTG */
1583  PORTCFG_VP1MAP_PORTH_gc = (0x07<<4), /* Mapped To PORTH */
1584  PORTCFG_VP1MAP_PORTJ_gc = (0x08<<4), /* Mapped To PORTJ */
1585  PORTCFG_VP1MAP_PORTK_gc = (0x09<<4), /* Mapped To PORTK */
1586  PORTCFG_VP1MAP_PORTL_gc = (0x0A<<4), /* Mapped To PORTL */
1587  PORTCFG_VP1MAP_PORTM_gc = (0x0B<<4), /* Mapped To PORTM */
1588  PORTCFG_VP1MAP_PORTN_gc = (0x0C<<4), /* Mapped To PORTN */
1589  PORTCFG_VP1MAP_PORTP_gc = (0x0D<<4), /* Mapped To PORTP */
1590  PORTCFG_VP1MAP_PORTQ_gc = (0x0E<<4), /* Mapped To PORTQ */
1591  PORTCFG_VP1MAP_PORTR_gc = (0x0F<<4), /* Mapped To PORTR */
1592 } PORTCFG_VP1MAP_t;
1593 
1594 /* Virtual Port 2 Mapping */
1595 typedef enum PORTCFG_VP2MAP_enum
1596 {
1597  PORTCFG_VP2MAP_PORTA_gc = (0x00<<0), /* Mapped To PORTA */
1598  PORTCFG_VP2MAP_PORTB_gc = (0x01<<0), /* Mapped To PORTB */
1599  PORTCFG_VP2MAP_PORTC_gc = (0x02<<0), /* Mapped To PORTC */
1600  PORTCFG_VP2MAP_PORTD_gc = (0x03<<0), /* Mapped To PORTD */
1601  PORTCFG_VP2MAP_PORTE_gc = (0x04<<0), /* Mapped To PORTE */
1602  PORTCFG_VP2MAP_PORTF_gc = (0x05<<0), /* Mapped To PORTF */
1603  PORTCFG_VP2MAP_PORTG_gc = (0x06<<0), /* Mapped To PORTG */
1604  PORTCFG_VP2MAP_PORTH_gc = (0x07<<0), /* Mapped To PORTH */
1605  PORTCFG_VP2MAP_PORTJ_gc = (0x08<<0), /* Mapped To PORTJ */
1606  PORTCFG_VP2MAP_PORTK_gc = (0x09<<0), /* Mapped To PORTK */
1607  PORTCFG_VP2MAP_PORTL_gc = (0x0A<<0), /* Mapped To PORTL */
1608  PORTCFG_VP2MAP_PORTM_gc = (0x0B<<0), /* Mapped To PORTM */
1609  PORTCFG_VP2MAP_PORTN_gc = (0x0C<<0), /* Mapped To PORTN */
1610  PORTCFG_VP2MAP_PORTP_gc = (0x0D<<0), /* Mapped To PORTP */
1611  PORTCFG_VP2MAP_PORTQ_gc = (0x0E<<0), /* Mapped To PORTQ */
1612  PORTCFG_VP2MAP_PORTR_gc = (0x0F<<0), /* Mapped To PORTR */
1613 } PORTCFG_VP2MAP_t;
1614 
1615 /* Virtual Port 3 Mapping */
1616 typedef enum PORTCFG_VP3MAP_enum
1617 {
1618  PORTCFG_VP3MAP_PORTA_gc = (0x00<<4), /* Mapped To PORTA */
1619  PORTCFG_VP3MAP_PORTB_gc = (0x01<<4), /* Mapped To PORTB */
1620  PORTCFG_VP3MAP_PORTC_gc = (0x02<<4), /* Mapped To PORTC */
1621  PORTCFG_VP3MAP_PORTD_gc = (0x03<<4), /* Mapped To PORTD */
1622  PORTCFG_VP3MAP_PORTE_gc = (0x04<<4), /* Mapped To PORTE */
1623  PORTCFG_VP3MAP_PORTF_gc = (0x05<<4), /* Mapped To PORTF */
1624  PORTCFG_VP3MAP_PORTG_gc = (0x06<<4), /* Mapped To PORTG */
1625  PORTCFG_VP3MAP_PORTH_gc = (0x07<<4), /* Mapped To PORTH */
1626  PORTCFG_VP3MAP_PORTJ_gc = (0x08<<4), /* Mapped To PORTJ */
1627  PORTCFG_VP3MAP_PORTK_gc = (0x09<<4), /* Mapped To PORTK */
1628  PORTCFG_VP3MAP_PORTL_gc = (0x0A<<4), /* Mapped To PORTL */
1629  PORTCFG_VP3MAP_PORTM_gc = (0x0B<<4), /* Mapped To PORTM */
1630  PORTCFG_VP3MAP_PORTN_gc = (0x0C<<4), /* Mapped To PORTN */
1631  PORTCFG_VP3MAP_PORTP_gc = (0x0D<<4), /* Mapped To PORTP */
1632  PORTCFG_VP3MAP_PORTQ_gc = (0x0E<<4), /* Mapped To PORTQ */
1633  PORTCFG_VP3MAP_PORTR_gc = (0x0F<<4), /* Mapped To PORTR */
1634 } PORTCFG_VP3MAP_t;
1635 
1636 /* Clock Output Port */
1637 typedef enum PORTCFG_CLKOUT_enum
1638 {
1639  PORTCFG_CLKOUT_OFF_gc = (0x00<<0), /* Clock Output Disabled */
1640  PORTCFG_CLKOUT_PC7_gc = (0x01<<0), /* Clock Output on Port C pin 7 */
1641  PORTCFG_CLKOUT_PD7_gc = (0x02<<0), /* Clock Output on Port D pin 7 */
1642  PORTCFG_CLKOUT_PE7_gc = (0x03<<0), /* Clock Output on Port E pin 7 */
1643 } PORTCFG_CLKOUT_t;
1644 
1645 /* Event Output Port */
1646 typedef enum PORTCFG_EVOUT_enum
1647 {
1648  PORTCFG_EVOUT_OFF_gc = (0x00<<4), /* Event Output Disabled */
1649  PORTCFG_EVOUT_PC7_gc = (0x01<<4), /* Event Channel 7 Output on Port C pin 7 */
1650  PORTCFG_EVOUT_PD7_gc = (0x02<<4), /* Event Channel 7 Output on Port D pin 7 */
1651  PORTCFG_EVOUT_PE7_gc = (0x03<<4), /* Event Channel 7 Output on Port E pin 7 */
1652 } PORTCFG_EVOUT_t;
1653 
1654 /* Port Interrupt 0 Level */
1655 typedef enum PORT_INT0LVL_enum
1656 {
1657  PORT_INT0LVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
1658  PORT_INT0LVL_LO_gc = (0x01<<0), /* Low Level */
1659  PORT_INT0LVL_MED_gc = (0x02<<0), /* Medium Level */
1660  PORT_INT0LVL_HI_gc = (0x03<<0), /* High Level */
1661 } PORT_INT0LVL_t;
1662 
1663 /* Port Interrupt 1 Level */
1664 typedef enum PORT_INT1LVL_enum
1665 {
1666  PORT_INT1LVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
1667  PORT_INT1LVL_LO_gc = (0x01<<2), /* Low Level */
1668  PORT_INT1LVL_MED_gc = (0x02<<2), /* Medium Level */
1669  PORT_INT1LVL_HI_gc = (0x03<<2), /* High Level */
1670 } PORT_INT1LVL_t;
1671 
1672 /* Output/Pull Configuration */
1673 typedef enum PORT_OPC_enum
1674 {
1675  PORT_OPC_TOTEM_gc = (0x00<<3), /* Totempole */
1676  PORT_OPC_BUSKEEPER_gc = (0x01<<3), /* Totempole w/ Bus keeper on Input and Output */
1677  PORT_OPC_PULLDOWN_gc = (0x02<<3), /* Totempole w/ Pull-down on Input */
1678  PORT_OPC_PULLUP_gc = (0x03<<3), /* Totempole w/ Pull-up on Input */
1679  PORT_OPC_WIREDOR_gc = (0x04<<3), /* Wired OR */
1680  PORT_OPC_WIREDAND_gc = (0x05<<3), /* Wired AND */
1681  PORT_OPC_WIREDORPULL_gc = (0x06<<3), /* Wired OR w/ Pull-down */
1682  PORT_OPC_WIREDANDPULL_gc = (0x07<<3), /* Wired AND w/ Pull-up */
1683 } PORT_OPC_t;
1684 
1685 /* Input/Sense Configuration */
1686 typedef enum PORT_ISC_enum
1687 {
1688  PORT_ISC_BOTHEDGES_gc = (0x00<<0), /* Sense Both Edges */
1689  PORT_ISC_RISING_gc = (0x01<<0), /* Sense Rising Edge */
1690  PORT_ISC_FALLING_gc = (0x02<<0), /* Sense Falling Edge */
1691  PORT_ISC_LEVEL_gc = (0x03<<0), /* Sense Level (Transparent For Events) */
1692  PORT_ISC_INPUT_DISABLE_gc = (0x07<<0), /* Disable Digital Input Buffer */
1693 } PORT_ISC_t;
1694 
1695 
1696 /*
1697 --------------------------------------------------------------------------
1698 TC - 16-bit Timer/Counter With PWM
1699 --------------------------------------------------------------------------
1700 */
1701 
1702 /* 16-bit Timer/Counter 0 */
1703 typedef struct TC0_struct
1704 {
1705  register8_t CTRLA; /* Control Register A */
1706  register8_t CTRLB; /* Control Register B */
1707  register8_t CTRLC; /* Control register C */
1708  register8_t CTRLD; /* Control Register D */
1709  register8_t CTRLE; /* Control Register E */
1710  register8_t reserved_0x05;
1711  register8_t INTCTRLA; /* Interrupt Control Register A */
1712  register8_t INTCTRLB; /* Interrupt Control Register B */
1713  register8_t CTRLFCLR; /* Control Register F Clear */
1714  register8_t CTRLFSET; /* Control Register F Set */
1715  register8_t CTRLGCLR; /* Control Register G Clear */
1716  register8_t CTRLGSET; /* Control Register G Set */
1717  register8_t INTFLAGS; /* Interrupt Flag Register */
1718  register8_t reserved_0x0D;
1719  register8_t reserved_0x0E;
1720  register8_t TEMP; /* Temporary Register For 16-bit Access */
1721  register8_t reserved_0x10;
1722  register8_t reserved_0x11;
1723  register8_t reserved_0x12;
1724  register8_t reserved_0x13;
1725  register8_t reserved_0x14;
1726  register8_t reserved_0x15;
1727  register8_t reserved_0x16;
1728  register8_t reserved_0x17;
1729  register8_t reserved_0x18;
1730  register8_t reserved_0x19;
1731  register8_t reserved_0x1A;
1732  register8_t reserved_0x1B;
1733  register8_t reserved_0x1C;
1734  register8_t reserved_0x1D;
1735  register8_t reserved_0x1E;
1736  register8_t reserved_0x1F;
1737  _WORDREGISTER(CNT); /* Count */
1738  register8_t reserved_0x22;
1739  register8_t reserved_0x23;
1740  register8_t reserved_0x24;
1741  register8_t reserved_0x25;
1742  _WORDREGISTER(PER); /* Period */
1743  _WORDREGISTER(CCA); /* Compare or Capture A */
1744  _WORDREGISTER(CCB); /* Compare or Capture B */
1745  _WORDREGISTER(CCC); /* Compare or Capture C */
1746  _WORDREGISTER(CCD); /* Compare or Capture D */
1747  register8_t reserved_0x30;
1748  register8_t reserved_0x31;
1749  register8_t reserved_0x32;
1750  register8_t reserved_0x33;
1751  register8_t reserved_0x34;
1752  register8_t reserved_0x35;
1753  _WORDREGISTER(PERBUF); /* Period Buffer */
1754  _WORDREGISTER(CCABUF); /* Compare Or Capture A Buffer */
1755  _WORDREGISTER(CCBBUF); /* Compare Or Capture B Buffer */
1756  _WORDREGISTER(CCCBUF); /* Compare Or Capture C Buffer */
1757  _WORDREGISTER(CCDBUF); /* Compare Or Capture D Buffer */
1758 } TC0_t;
1759 
1760 /*
1761 --------------------------------------------------------------------------
1762 TC - 16-bit Timer/Counter With PWM
1763 --------------------------------------------------------------------------
1764 */
1765 
1766 /* 16-bit Timer/Counter 1 */
1767 typedef struct TC1_struct
1768 {
1769  register8_t CTRLA; /* Control Register A */
1770  register8_t CTRLB; /* Control Register B */
1771  register8_t CTRLC; /* Control register C */
1772  register8_t CTRLD; /* Control Register D */
1773  register8_t CTRLE; /* Control Register E */
1774  register8_t reserved_0x05;
1775  register8_t INTCTRLA; /* Interrupt Control Register A */
1776  register8_t INTCTRLB; /* Interrupt Control Register B */
1777  register8_t CTRLFCLR; /* Control Register F Clear */
1778  register8_t CTRLFSET; /* Control Register F Set */
1779  register8_t CTRLGCLR; /* Control Register G Clear */
1780  register8_t CTRLGSET; /* Control Register G Set */
1781  register8_t INTFLAGS; /* Interrupt Flag Register */
1782  register8_t reserved_0x0D;
1783  register8_t reserved_0x0E;
1784  register8_t TEMP; /* Temporary Register For 16-bit Access */
1785  register8_t reserved_0x10;
1786  register8_t reserved_0x11;
1787  register8_t reserved_0x12;
1788  register8_t reserved_0x13;
1789  register8_t reserved_0x14;
1790  register8_t reserved_0x15;
1791  register8_t reserved_0x16;
1792  register8_t reserved_0x17;
1793  register8_t reserved_0x18;
1794  register8_t reserved_0x19;
1795  register8_t reserved_0x1A;
1796  register8_t reserved_0x1B;
1797  register8_t reserved_0x1C;
1798  register8_t reserved_0x1D;
1799  register8_t reserved_0x1E;
1800  register8_t reserved_0x1F;
1801  _WORDREGISTER(CNT); /* Count */
1802  register8_t reserved_0x22;
1803  register8_t reserved_0x23;
1804  register8_t reserved_0x24;
1805  register8_t reserved_0x25;
1806  _WORDREGISTER(PER); /* Period */
1807  _WORDREGISTER(CCA); /* Compare or Capture A */
1808  _WORDREGISTER(CCB); /* Compare or Capture B */
1809  register8_t reserved_0x2C;
1810  register8_t reserved_0x2D;
1811  register8_t reserved_0x2E;
1812  register8_t reserved_0x2F;
1813  register8_t reserved_0x30;
1814  register8_t reserved_0x31;
1815  register8_t reserved_0x32;
1816  register8_t reserved_0x33;
1817  register8_t reserved_0x34;
1818  register8_t reserved_0x35;
1819  _WORDREGISTER(PERBUF); /* Period Buffer */
1820  _WORDREGISTER(CCABUF); /* Compare Or Capture A Buffer */
1821  _WORDREGISTER(CCBBUF); /* Compare Or Capture B Buffer */
1822 } TC1_t;
1823 
1824 /*
1825 --------------------------------------------------------------------------
1826 TC - 16-bit Timer/Counter With PWM
1827 --------------------------------------------------------------------------
1828 */
1829 
1830 /* Advanced Waveform Extension */
1831 typedef struct AWEX_struct
1832 {
1833  register8_t CTRL; /* Control Register */
1834  register8_t reserved_0x01;
1835  register8_t FDEMASK; /* Fault Detection Event Mask */
1836  register8_t FDCTRL; /* Fault Detection Control Register */
1837  register8_t STATUS; /* Status Register */
1838  register8_t reserved_0x05;
1839  register8_t DTBOTH; /* Dead Time Both Sides */
1840  register8_t DTBOTHBUF; /* Dead Time Both Sides Buffer */
1841  register8_t DTLS; /* Dead Time Low Side */
1842  register8_t DTHS; /* Dead Time High Side */
1843  register8_t DTLSBUF; /* Dead Time Low Side Buffer */
1844  register8_t DTHSBUF; /* Dead Time High Side Buffer */
1845  register8_t OUTOVEN; /* Output Override Enable */
1846 } AWEX_t;
1847 
1848 /*
1849 --------------------------------------------------------------------------
1850 TC - 16-bit Timer/Counter With PWM
1851 --------------------------------------------------------------------------
1852 */
1853 
1854 /* High-Resolution Extension */
1855 typedef struct HIRES_struct
1856 {
1857  register8_t CTRLA; /* Control Register */
1858 } HIRES_t;
1859 
1860 /* Clock Selection */
1861 typedef enum TC_CLKSEL_enum
1862 {
1863  TC_CLKSEL_OFF_gc = (0x00<<0), /* Timer Off */
1864  TC_CLKSEL_DIV1_gc = (0x01<<0), /* System Clock */
1865  TC_CLKSEL_DIV2_gc = (0x02<<0), /* System Clock / 2 */
1866  TC_CLKSEL_DIV4_gc = (0x03<<0), /* System Clock / 4 */
1867  TC_CLKSEL_DIV8_gc = (0x04<<0), /* System Clock / 8 */
1868  TC_CLKSEL_DIV64_gc = (0x05<<0), /* System Clock / 64 */
1869  TC_CLKSEL_DIV256_gc = (0x06<<0), /* System Clock / 256 */
1870  TC_CLKSEL_DIV1024_gc = (0x07<<0), /* System Clock / 1024 */
1871  TC_CLKSEL_EVCH0_gc = (0x08<<0), /* Event Channel 0 */
1872  TC_CLKSEL_EVCH1_gc = (0x09<<0), /* Event Channel 1 */
1873  TC_CLKSEL_EVCH2_gc = (0x0A<<0), /* Event Channel 2 */
1874  TC_CLKSEL_EVCH3_gc = (0x0B<<0), /* Event Channel 3 */
1875  TC_CLKSEL_EVCH4_gc = (0x0C<<0), /* Event Channel 4 */
1876  TC_CLKSEL_EVCH5_gc = (0x0D<<0), /* Event Channel 5 */
1877  TC_CLKSEL_EVCH6_gc = (0x0E<<0), /* Event Channel 6 */
1878  TC_CLKSEL_EVCH7_gc = (0x0F<<0), /* Event Channel 7 */
1879 } TC_CLKSEL_t;
1880 
1881 /* Waveform Generation Mode */
1882 typedef enum TC_WGMODE_enum
1883 {
1884  TC_WGMODE_NORMAL_gc = (0x00<<0), /* Normal Mode */
1885  TC_WGMODE_FRQ_gc = (0x01<<0), /* Frequency Generation Mode */
1886  TC_WGMODE_SS_gc = (0x03<<0), /* Single Slope */
1887  TC_WGMODE_DS_T_gc = (0x05<<0), /* Dual Slope, Update on TOP */
1888  TC_WGMODE_DS_TB_gc = (0x06<<0), /* Dual Slope, Update on TOP and BOTTOM */
1889  TC_WGMODE_DS_B_gc = (0x07<<0), /* Dual Slope, Update on BOTTOM */
1890 } TC_WGMODE_t;
1891 
1892 /* Event Action */
1893 typedef enum TC_EVACT_enum
1894 {
1895  TC_EVACT_OFF_gc = (0x00<<5), /* No Event Action */
1896  TC_EVACT_CAPT_gc = (0x01<<5), /* Input Capture */
1897  TC_EVACT_UPDOWN_gc = (0x02<<5), /* Externally Controlled Up/Down Count */
1898  TC_EVACT_QDEC_gc = (0x03<<5), /* Quadrature Decode */
1899  TC_EVACT_RESTART_gc = (0x04<<5), /* Restart */
1900  TC_EVACT_FRQ_gc = (0x05<<5), /* Frequency Capture */
1901  TC_EVACT_PW_gc = (0x06<<5), /* Pulse-width Capture */
1902 } TC_EVACT_t;
1903 
1904 /* Event Selection */
1905 typedef enum TC_EVSEL_enum
1906 {
1907  TC_EVSEL_OFF_gc = (0x00<<0), /* No Event Source */
1908  TC_EVSEL_CH0_gc = (0x08<<0), /* Event Channel 0 */
1909  TC_EVSEL_CH1_gc = (0x09<<0), /* Event Channel 1 */
1910  TC_EVSEL_CH2_gc = (0x0A<<0), /* Event Channel 2 */
1911  TC_EVSEL_CH3_gc = (0x0B<<0), /* Event Channel 3 */
1912  TC_EVSEL_CH4_gc = (0x0C<<0), /* Event Channel 4 */
1913  TC_EVSEL_CH5_gc = (0x0D<<0), /* Event Channel 5 */
1914  TC_EVSEL_CH6_gc = (0x0E<<0), /* Event Channel 6 */
1915  TC_EVSEL_CH7_gc = (0x0F<<0), /* Event Channel 7 */
1916 } TC_EVSEL_t;
1917 
1918 /* Error Interrupt Level */
1919 typedef enum TC_ERRINTLVL_enum
1920 {
1921  TC_ERRINTLVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
1922  TC_ERRINTLVL_LO_gc = (0x01<<2), /* Low Level */
1923  TC_ERRINTLVL_MED_gc = (0x02<<2), /* Medium Level */
1924  TC_ERRINTLVL_HI_gc = (0x03<<2), /* High Level */
1925 } TC_ERRINTLVL_t;
1926 
1927 /* Overflow Interrupt Level */
1928 typedef enum TC_OVFINTLVL_enum
1929 {
1930  TC_OVFINTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
1931  TC_OVFINTLVL_LO_gc = (0x01<<0), /* Low Level */
1932  TC_OVFINTLVL_MED_gc = (0x02<<0), /* Medium Level */
1933  TC_OVFINTLVL_HI_gc = (0x03<<0), /* High Level */
1934 } TC_OVFINTLVL_t;
1935 
1936 /* Compare or Capture D Interrupt Level */
1937 typedef enum TC_CCDINTLVL_enum
1938 {
1939  TC_CCDINTLVL_OFF_gc = (0x00<<6), /* Interrupt Disabled */
1940  TC_CCDINTLVL_LO_gc = (0x01<<6), /* Low Level */
1941  TC_CCDINTLVL_MED_gc = (0x02<<6), /* Medium Level */
1942  TC_CCDINTLVL_HI_gc = (0x03<<6), /* High Level */
1943 } TC_CCDINTLVL_t;
1944 
1945 /* Compare or Capture C Interrupt Level */
1946 typedef enum TC_CCCINTLVL_enum
1947 {
1948  TC_CCCINTLVL_OFF_gc = (0x00<<4), /* Interrupt Disabled */
1949  TC_CCCINTLVL_LO_gc = (0x01<<4), /* Low Level */
1950  TC_CCCINTLVL_MED_gc = (0x02<<4), /* Medium Level */
1951  TC_CCCINTLVL_HI_gc = (0x03<<4), /* High Level */
1952 } TC_CCCINTLVL_t;
1953 
1954 /* Compare or Capture B Interrupt Level */
1955 typedef enum TC_CCBINTLVL_enum
1956 {
1957  TC_CCBINTLVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
1958  TC_CCBINTLVL_LO_gc = (0x01<<2), /* Low Level */
1959  TC_CCBINTLVL_MED_gc = (0x02<<2), /* Medium Level */
1960  TC_CCBINTLVL_HI_gc = (0x03<<2), /* High Level */
1961 } TC_CCBINTLVL_t;
1962 
1963 /* Compare or Capture A Interrupt Level */
1964 typedef enum TC_CCAINTLVL_enum
1965 {
1966  TC_CCAINTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
1967  TC_CCAINTLVL_LO_gc = (0x01<<0), /* Low Level */
1968  TC_CCAINTLVL_MED_gc = (0x02<<0), /* Medium Level */
1969  TC_CCAINTLVL_HI_gc = (0x03<<0), /* High Level */
1970 } TC_CCAINTLVL_t;
1971 
1972 /* Timer/Counter Command */
1973 typedef enum TC_CMD_enum
1974 {
1975  TC_CMD_NONE_gc = (0x00<<2), /* No Command */
1976  TC_CMD_UPDATE_gc = (0x01<<2), /* Force Update */
1977  TC_CMD_RESTART_gc = (0x02<<2), /* Force Restart */
1978  TC_CMD_RESET_gc = (0x03<<2), /* Force Hard Reset */
1979 } TC_CMD_t;
1980 
1981 /* Fault Detect Action */
1982 typedef enum AWEX_FDACT_enum
1983 {
1984  AWEX_FDACT_NONE_gc = (0x00<<0), /* No Fault Protection */
1985  AWEX_FDACT_CLEAROE_gc = (0x01<<0), /* Clear Output Enable Bits */
1986  AWEX_FDACT_CLEARDIR_gc = (0x03<<0), /* Clear I/O Port Direction Bits */
1987 } AWEX_FDACT_t;
1988 
1989 /* High Resolution Enable */
1990 typedef enum HIRES_HREN_enum
1991 {
1992  HIRES_HREN_NONE_gc = (0x00<<0), /* No Fault Protection */
1993  HIRES_HREN_TC0_gc = (0x01<<0), /* Enable High Resolution on Timer/Counter 0 */
1994  HIRES_HREN_TC1_gc = (0x02<<0), /* Enable High Resolution on Timer/Counter 1 */
1995  HIRES_HREN_BOTH_gc = (0x03<<0), /* Enable High Resolution both Timer/Counters */
1996 } HIRES_HREN_t;
1997 
1998 
1999 /*
2000 --------------------------------------------------------------------------
2001 USART - Universal Asynchronous Receiver-Transmitter
2002 --------------------------------------------------------------------------
2003 */
2004 
2005 /* Universal Synchronous/Asynchronous Receiver/Transmitter */
2006 typedef struct USART_struct
2007 {
2008  register8_t DATA; /* Data Register */
2009  register8_t STATUS; /* Status Register */
2010  register8_t reserved_0x02;
2011  register8_t CTRLA; /* Control Register A */
2012  register8_t CTRLB; /* Control Register B */
2013  register8_t CTRLC; /* Control Register C */
2014  register8_t BAUDCTRLA; /* Baud Rate Control Register A */
2015  register8_t BAUDCTRLB; /* Baud Rate Control Register B */
2016 } USART_t;
2017 
2018 /* Receive Complete Interrupt level */
2019 typedef enum USART_RXCINTLVL_enum
2020 {
2021  USART_RXCINTLVL_OFF_gc = (0x00<<4), /* Interrupt Disabled */
2022  USART_RXCINTLVL_LO_gc = (0x01<<4), /* Low Level */
2023  USART_RXCINTLVL_MED_gc = (0x02<<4), /* Medium Level */
2024  USART_RXCINTLVL_HI_gc = (0x03<<4), /* High Level */
2025 } USART_RXCINTLVL_t;
2026 
2027 /* Transmit Complete Interrupt level */
2028 typedef enum USART_TXCINTLVL_enum
2029 {
2030  USART_TXCINTLVL_OFF_gc = (0x00<<2), /* Interrupt Disabled */
2031  USART_TXCINTLVL_LO_gc = (0x01<<2), /* Low Level */
2032  USART_TXCINTLVL_MED_gc = (0x02<<2), /* Medium Level */
2033  USART_TXCINTLVL_HI_gc = (0x03<<2), /* High Level */
2034 } USART_TXCINTLVL_t;
2035 
2036 /* Data Register Empty Interrupt level */
2037 typedef enum USART_DREINTLVL_enum
2038 {
2039  USART_DREINTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
2040  USART_DREINTLVL_LO_gc = (0x01<<0), /* Low Level */
2041  USART_DREINTLVL_MED_gc = (0x02<<0), /* Medium Level */
2042  USART_DREINTLVL_HI_gc = (0x03<<0), /* High Level */
2043 } USART_DREINTLVL_t;
2044 
2045 /* Character Size */
2046 typedef enum USART_CHSIZE_enum
2047 {
2048  USART_CHSIZE_5BIT_gc = (0x00<<0), /* Character size: 5 bit */
2049  USART_CHSIZE_6BIT_gc = (0x01<<0), /* Character size: 6 bit */
2050  USART_CHSIZE_7BIT_gc = (0x02<<0), /* Character size: 7 bit */
2051  USART_CHSIZE_8BIT_gc = (0x03<<0), /* Character size: 8 bit */
2052  USART_CHSIZE_9BIT_gc = (0x07<<0), /* Character size: 9 bit */
2053 } USART_CHSIZE_t;
2054 
2055 /* Communication Mode */
2056 typedef enum USART_CMODE_enum
2057 {
2058  USART_CMODE_ASYNCHRONOUS_gc = (0x00<<6), /* Asynchronous Mode */
2059  USART_CMODE_SYNCHRONOUS_gc = (0x01<<6), /* Synchronous Mode */
2060  USART_CMODE_IRDA_gc = (0x02<<6), /* IrDA Mode */
2061  USART_CMODE_MSPI_gc = (0x03<<6), /* Master SPI Mode */
2062 } USART_CMODE_t;
2063 
2064 /* Parity Mode */
2065 typedef enum USART_PMODE_enum
2066 {
2067  USART_PMODE_DISABLED_gc = (0x00<<4), /* No Parity */
2068  USART_PMODE_EVEN_gc = (0x02<<4), /* Even Parity */
2069  USART_PMODE_ODD_gc = (0x03<<4), /* Odd Parity */
2070 } USART_PMODE_t;
2071 
2072 
2073 /*
2074 --------------------------------------------------------------------------
2075 SPI - Serial Peripheral Interface
2076 --------------------------------------------------------------------------
2077 */
2078 
2079 /* Serial Peripheral Interface */
2080 typedef struct SPI_struct
2081 {
2082  register8_t CTRL; /* Control Register */
2083  register8_t INTCTRL; /* Interrupt Control Register */
2084  register8_t STATUS; /* Status Register */
2085  register8_t DATA; /* Data Register */
2086 } SPI_t;
2087 
2088 /* SPI Mode */
2089 typedef enum SPI_MODE_enum
2090 {
2091  SPI_MODE_0_gc = (0x00<<2), /* SPI Mode 0 */
2092  SPI_MODE_1_gc = (0x01<<2), /* SPI Mode 1 */
2093  SPI_MODE_2_gc = (0x02<<2), /* SPI Mode 2 */
2094  SPI_MODE_3_gc = (0x03<<2), /* SPI Mode 3 */
2095 } SPI_MODE_t;
2096 
2097 /* Prescaler setting */
2098 typedef enum SPI_PRESCALER_enum
2099 {
2100  SPI_PRESCALER_DIV4_gc = (0x00<<0), /* System Clock / 4 */
2101  SPI_PRESCALER_DIV16_gc = (0x01<<0), /* System Clock / 16 */
2102  SPI_PRESCALER_DIV64_gc = (0x02<<0), /* System Clock / 64 */
2103  SPI_PRESCALER_DIV128_gc = (0x03<<0), /* System Clock / 128 */
2104 } SPI_PRESCALER_t;
2105 
2106 /* Interrupt level */
2107 typedef enum SPI_INTLVL_enum
2108 {
2109  SPI_INTLVL_OFF_gc = (0x00<<0), /* Interrupt Disabled */
2110  SPI_INTLVL_LO_gc = (0x01<<0), /* Low Level */
2111  SPI_INTLVL_MED_gc = (0x02<<0), /* Medium Level */
2112  SPI_INTLVL_HI_gc = (0x03<<0), /* High Level */
2113 } SPI_INTLVL_t;
2114 
2115 
2116 /*
2117 --------------------------------------------------------------------------
2118 IRCOM - IR Communication Module
2119 --------------------------------------------------------------------------
2120 */
2121 
2122 /* IR Communication Module */
2123 typedef struct IRCOM_struct
2124 {
2125  register8_t TXPLCTRL; /* IrDA Transmitter Pulse Length Control Register */
2126  register8_t RXPLCTRL; /* IrDA Receiver Pulse Length Control Register */
2127  register8_t CTRL; /* Control Register */
2128 } IRCOM_t;
2129 
2130 /* Event channel selection */
2131 typedef enum IRDA_EVSEL_enum
2132 {
2133  IRDA_EVSEL_OFF_gc = (0x00<<0), /* No Event Source */
2134  IRDA_EVSEL_0_gc = (0x08<<0), /* Event Channel 0 */
2135  IRDA_EVSEL_1_gc = (0x09<<0), /* Event Channel 1 */
2136  IRDA_EVSEL_2_gc = (0x0A<<0), /* Event Channel 2 */
2137  IRDA_EVSEL_3_gc = (0x0B<<0), /* Event Channel 3 */
2138  IRDA_EVSEL_4_gc = (0x0C<<0), /* Event Channel 4 */
2139  IRDA_EVSEL_5_gc = (0x0D<<0), /* Event Channel 5 */
2140  IRDA_EVSEL_6_gc = (0x0E<<0), /* Event Channel 6 */
2141  IRDA_EVSEL_7_gc = (0x0F<<0), /* Event Channel 7 */
2142 } IRDA_EVSEL_t;
2143 
2144 
2145 
2146 /*
2147 ==========================================================================
2148 IO Module Instances. Mapped to memory.
2149 ==========================================================================
2150 */
2151 
2152 #define GPIO (*(GPIO_t *) 0x0000) /* General Purpose IO Registers */
2153 #define VPORT0 (*(VPORT_t *) 0x0010) /* Virtual Port 0 */
2154 #define VPORT1 (*(VPORT_t *) 0x0014) /* Virtual Port 1 */
2155 #define VPORT2 (*(VPORT_t *) 0x0018) /* Virtual Port 2 */
2156 #define VPORT3 (*(VPORT_t *) 0x001C) /* Virtual Port 3 */
2157 #define OCD (*(OCD_t *) 0x002E) /* On-Chip Debug System */
2158 #define CPU (*(CPU_t *) 0x0030) /* CPU Registers */
2159 #define CLK (*(CLK_t *) 0x0040) /* Clock System */
2160 #define SLEEP (*(SLEEP_t *) 0x0048) /* Sleep Controller */
2161 #define OSC (*(OSC_t *) 0x0050) /* Oscillator Control */
2162 #define DFLLRC32M (*(DFLL_t *) 0x0060) /* DFLL for 32MHz RC Oscillator */
2163 #define DFLLRC2M (*(DFLL_t *) 0x0068) /* DFLL for 2MHz RC Oscillator */
2164 #define PR (*(PR_t *) 0x0070) /* Power Reduction */
2165 #define RST (*(RST_t *) 0x0078) /* Reset Controller */
2166 #define WDT (*(WDT_t *) 0x0080) /* Watch-Dog Timer */
2167 #define MCU (*(MCU_t *) 0x0090) /* MCU Control */
2168 #define PMIC (*(PMIC_t *) 0x00A0) /* Programmable Interrupt Controller */
2169 #define PORTCFG (*(PORTCFG_t *) 0x00B0) /* Port Configuration */
2170 #define EVSYS (*(EVSYS_t *) 0x0180) /* Event System */
2171 #define NVM (*(NVM_t *) 0x01C0) /* Non Volatile Memory Controller */
2172 #define ADCA (*(ADC_t *) 0x0200) /* Analog to Digital Converter A */
2173 #define ACA (*(AC_t *) 0x0380) /* Analog Comparator A */
2174 #define RTC (*(RTC_t *) 0x0400) /* Real-Time Counter */
2175 #define TWIC (*(TWI_t *) 0x0480) /* Two-Wire Interface C */
2176 #define PORTA (*(PORT_t *) 0x0600) /* Port A */
2177 #define PORTB (*(PORT_t *) 0x0620) /* Port B */
2178 #define PORTC (*(PORT_t *) 0x0640) /* Port C */
2179 #define PORTD (*(PORT_t *) 0x0660) /* Port D */
2180 #define PORTE (*(PORT_t *) 0x0680) /* Port E */
2181 #define PORTF (*(PORT_t *) 0x06A0) /* Port F */
2182 #define PORTR (*(PORT_t *) 0x07E0) /* Port R */
2183 #define TCC0 (*(TC0_t *) 0x0800) /* Timer/Counter C0 */
2184 #define TCC1 (*(TC1_t *) 0x0840) /* Timer/Counter C1 */
2185 #define AWEXC (*(AWEX_t *) 0x0880) /* Advanced Waveform Extension C */
2186 #define HIRESC (*(HIRES_t *) 0x0890) /* High-Resolution Extension C */
2187 #define USARTC0 (*(USART_t *) 0x08A0) /* Universal Asynchronous Receiver-Transmitter C0 */
2188 #define SPIC (*(SPI_t *) 0x08C0) /* Serial Peripheral Interface C */
2189 #define IRCOM (*(IRCOM_t *) 0x08F8) /* IR Communication Module */
2190 #define TCD0 (*(TC0_t *) 0x0900) /* Timer/Counter D0 */
2191 #define USARTD0 (*(USART_t *) 0x09A0) /* Universal Asynchronous Receiver-Transmitter D0 */
2192 #define SPID (*(SPI_t *) 0x09C0) /* Serial Peripheral Interface D */
2193 #define TCE0 (*(TC0_t *) 0x0A00) /* Timer/Counter E0 */
2194 #define AWEXE (*(AWEX_t *) 0x0A80) /* Advanced Waveform Extension E */
2195 #define USARTE0 (*(USART_t *) 0x0AA0) /* Universal Asynchronous Receiver-Transmitter E0 */
2196 #define SPIE (*(SPI_t *) 0x0AC0) /* Serial Peripheral Interface E */
2197 #define TCF0 (*(TC0_t *) 0x0B00) /* Timer/Counter F0 */
2198 
2199 
2200 #endif /* !defined (__ASSEMBLER__) */
2201 
2202 
2203 /* ========== Flattened fully qualified IO register names ========== */
2204 
2205 /* GPIO - General Purpose IO Registers */
2206 #define GPIO_GPIOR0 _SFR_MEM8(0x0000)
2207 #define GPIO_GPIOR1 _SFR_MEM8(0x0001)
2208 #define GPIO_GPIOR2 _SFR_MEM8(0x0002)
2209 #define GPIO_GPIOR3 _SFR_MEM8(0x0003)
2210 #define GPIO_GPIOR4 _SFR_MEM8(0x0004)
2211 #define GPIO_GPIOR5 _SFR_MEM8(0x0005)
2212 #define GPIO_GPIOR6 _SFR_MEM8(0x0006)
2213 #define GPIO_GPIOR7 _SFR_MEM8(0x0007)
2214 #define GPIO_GPIOR8 _SFR_MEM8(0x0008)
2215 #define GPIO_GPIOR9 _SFR_MEM8(0x0009)
2216 #define GPIO_GPIORA _SFR_MEM8(0x000A)
2217 #define GPIO_GPIORB _SFR_MEM8(0x000B)
2218 #define GPIO_GPIORC _SFR_MEM8(0x000C)
2219 #define GPIO_GPIORD _SFR_MEM8(0x000D)
2220 #define GPIO_GPIORE _SFR_MEM8(0x000E)
2221 #define GPIO_GPIORF _SFR_MEM8(0x000F)
2222 
2223 /* VPORT0 - Virtual Port 0 */
2224 #define VPORT0_DIR _SFR_MEM8(0x0010)
2225 #define VPORT0_OUT _SFR_MEM8(0x0011)
2226 #define VPORT0_IN _SFR_MEM8(0x0012)
2227 #define VPORT0_INTFLAGS _SFR_MEM8(0x0013)
2228 
2229 /* VPORT1 - Virtual Port 1 */
2230 #define VPORT1_DIR _SFR_MEM8(0x0014)
2231 #define VPORT1_OUT _SFR_MEM8(0x0015)
2232 #define VPORT1_IN _SFR_MEM8(0x0016)
2233 #define VPORT1_INTFLAGS _SFR_MEM8(0x0017)
2234 
2235 /* VPORT2 - Virtual Port 2 */
2236 #define VPORT2_DIR _SFR_MEM8(0x0018)
2237 #define VPORT2_OUT _SFR_MEM8(0x0019)
2238 #define VPORT2_IN _SFR_MEM8(0x001A)
2239 #define VPORT2_INTFLAGS _SFR_MEM8(0x001B)
2240 
2241 /* VPORT3 - Virtual Port 3 */
2242 #define VPORT3_DIR _SFR_MEM8(0x001C)
2243 #define VPORT3_OUT _SFR_MEM8(0x001D)
2244 #define VPORT3_IN _SFR_MEM8(0x001E)
2245 #define VPORT3_INTFLAGS _SFR_MEM8(0x001F)
2246 
2247 /* OCD - On-Chip Debug System */
2248 #define OCD_OCDR0 _SFR_MEM8(0x002E)
2249 #define OCD_OCDR1 _SFR_MEM8(0x002F)
2250 
2251 /* CPU - CPU Registers */
2252 #define CPU_CCP _SFR_MEM8(0x0034)
2253 #define CPU_RAMPD _SFR_MEM8(0x0038)
2254 #define CPU_RAMPX _SFR_MEM8(0x0039)
2255 #define CPU_RAMPY _SFR_MEM8(0x003A)
2256 #define CPU_RAMPZ _SFR_MEM8(0x003B)
2257 #define CPU_EIND _SFR_MEM8(0x003C)
2258 #define CPU_SPL _SFR_MEM8(0x003D)
2259 #define CPU_SPH _SFR_MEM8(0x003E)
2260 #define CPU_SREG _SFR_MEM8(0x003F)
2261 
2262 /* CLK - Clock System */
2263 #define CLK_CTRL _SFR_MEM8(0x0040)
2264 #define CLK_PSCTRL _SFR_MEM8(0x0041)
2265 #define CLK_LOCK _SFR_MEM8(0x0042)
2266 #define CLK_RTCCTRL _SFR_MEM8(0x0043)
2267 
2268 /* SLEEP - Sleep Controller */
2269 #define SLEEP_CTRL _SFR_MEM8(0x0048)
2270 
2271 /* OSC - Oscillator Control */
2272 #define OSC_CTRL _SFR_MEM8(0x0050)
2273 #define OSC_STATUS _SFR_MEM8(0x0051)
2274 #define OSC_XOSCCTRL _SFR_MEM8(0x0052)
2275 #define OSC_XOSCFAIL _SFR_MEM8(0x0053)
2276 #define OSC_RC32KCAL _SFR_MEM8(0x0054)
2277 #define OSC_PLLCTRL _SFR_MEM8(0x0055)
2278 #define OSC_DFLLCTRL _SFR_MEM8(0x0056)
2279 
2280 /* DFLLRC32M - DFLL for 32MHz RC Oscillator */
2281 #define DFLLRC32M_CTRL _SFR_MEM8(0x0060)
2282 #define DFLLRC32M_CALA _SFR_MEM8(0x0062)
2283 #define DFLLRC32M_CALB _SFR_MEM8(0x0063)
2284 #define DFLLRC32M_COMP0 _SFR_MEM8(0x0064)
2285 #define DFLLRC32M_COMP1 _SFR_MEM8(0x0065)
2286 #define DFLLRC32M_COMP2 _SFR_MEM8(0x0066)
2287 
2288 /* DFLLRC2M - DFLL for 2MHz RC Oscillator */
2289 #define DFLLRC2M_CTRL _SFR_MEM8(0x0068)
2290 #define DFLLRC2M_CALA _SFR_MEM8(0x006A)
2291 #define DFLLRC2M_CALB _SFR_MEM8(0x006B)
2292 #define DFLLRC2M_COMP0 _SFR_MEM8(0x006C)
2293 #define DFLLRC2M_COMP1 _SFR_MEM8(0x006D)
2294 #define DFLLRC2M_COMP2 _SFR_MEM8(0x006E)
2295 
2296 /* PR - Power Reduction */
2297 #define PR_PRGEN _SFR_MEM8(0x0070)
2298 #define PR_PRPA _SFR_MEM8(0x0071)
2299 #define PR_PRPB _SFR_MEM8(0x0072)
2300 #define PR_PRPC _SFR_MEM8(0x0073)
2301 #define PR_PRPD _SFR_MEM8(0x0074)
2302 #define PR_PRPE _SFR_MEM8(0x0075)
2303 #define PR_PRPF _SFR_MEM8(0x0076)
2304 
2305 /* RST - Reset Controller */
2306 #define RST_STATUS _SFR_MEM8(0x0078)
2307 #define RST_CTRL _SFR_MEM8(0x0079)
2308 
2309 /* WDT - Watch-Dog Timer */
2310 #define WDT_CTRL _SFR_MEM8(0x0080)
2311 #define WDT_WINCTRL _SFR_MEM8(0x0081)
2312 #define WDT_STATUS _SFR_MEM8(0x0082)
2313 
2314 /* MCU - MCU Control */
2315 #define MCU_DEVID0 _SFR_MEM8(0x0090)
2316 #define MCU_DEVID1 _SFR_MEM8(0x0091)
2317 #define MCU_DEVID2 _SFR_MEM8(0x0092)
2318 #define MCU_REVID _SFR_MEM8(0x0093)
2319 #define MCU_JTAGUID _SFR_MEM8(0x0094)
2320 #define MCU_MCUCR _SFR_MEM8(0x0096)
2321 #define MCU_EVSYSLOCK _SFR_MEM8(0x0098)
2322 #define MCU_AWEXLOCK _SFR_MEM8(0x0099)
2323 
2324 /* PMIC - Programmable Interrupt Controller */
2325 #define PMIC_STATUS _SFR_MEM8(0x00A0)
2326 #define PMIC_INTPRI _SFR_MEM8(0x00A1)
2327 #define PMIC_CTRL _SFR_MEM8(0x00A2)
2328 
2329 /* PORTCFG - Port Configuration */
2330 #define PORTCFG_MPCMASK _SFR_MEM8(0x00B0)
2331 #define PORTCFG_VPCTRLA _SFR_MEM8(0x00B2)
2332 #define PORTCFG_VPCTRLB _SFR_MEM8(0x00B3)
2333 #define PORTCFG_CLKEVOUT _SFR_MEM8(0x00B4)
2334 
2335 /* EVSYS - Event System */
2336 #define EVSYS_CH0MUX _SFR_MEM8(0x0180)
2337 #define EVSYS_CH1MUX _SFR_MEM8(0x0181)
2338 #define EVSYS_CH2MUX _SFR_MEM8(0x0182)
2339 #define EVSYS_CH3MUX _SFR_MEM8(0x0183)
2340 #define EVSYS_CH0CTRL _SFR_MEM8(0x0188)
2341 #define EVSYS_CH1CTRL _SFR_MEM8(0x0189)
2342 #define EVSYS_CH2CTRL _SFR_MEM8(0x018A)
2343 #define EVSYS_CH3CTRL _SFR_MEM8(0x018B)
2344 #define EVSYS_STROBE _SFR_MEM8(0x0190)
2345 #define EVSYS_DATA _SFR_MEM8(0x0191)
2346 
2347 /* NVM - Non Volatile Memory Controller */
2348 #define NVM_ADDR0 _SFR_MEM8(0x01C0)
2349 #define NVM_ADDR1 _SFR_MEM8(0x01C1)
2350 #define NVM_ADDR2 _SFR_MEM8(0x01C2)
2351 #define NVM_DATA0 _SFR_MEM8(0x01C4)
2352 #define NVM_DATA1 _SFR_MEM8(0x01C5)
2353 #define NVM_DATA2 _SFR_MEM8(0x01C6)
2354 #define NVM_CMD _SFR_MEM8(0x01CA)
2355 #define NVM_CTRLA _SFR_MEM8(0x01CB)
2356 #define NVM_CTRLB _SFR_MEM8(0x01CC)
2357 #define NVM_INTCTRL _SFR_MEM8(0x01CD)
2358 #define NVM_STATUS _SFR_MEM8(0x01CF)
2359 #define NVM_LOCKBITS _SFR_MEM8(0x01D0)
2360 
2361 /* ADCA - Analog to Digital Converter A */
2362 #define ADCA_CTRLA _SFR_MEM8(0x0200)
2363 #define ADCA_CTRLB _SFR_MEM8(0x0201)
2364 #define ADCA_REFCTRL _SFR_MEM8(0x0202)
2365 #define ADCA_EVCTRL _SFR_MEM8(0x0203)
2366 #define ADCA_PRESCALER _SFR_MEM8(0x0204)
2367 #define ADCA_CALCTRL _SFR_MEM8(0x0205)
2368 #define ADCA_INTFLAGS _SFR_MEM8(0x0206)
2369 #define ADCA_CAL _SFR_MEM16(0x020C)
2370 #define ADCA_CH0RES _SFR_MEM16(0x0210)
2371 #define ADCA_CMP _SFR_MEM16(0x0218)
2372 #define ADCA_CH0_CTRL _SFR_MEM8(0x0220)
2373 #define ADCA_CH0_MUXCTRL _SFR_MEM8(0x0221)
2374 #define ADCA_CH0_INTCTRL _SFR_MEM8(0x0222)
2375 #define ADCA_CH0_INTFLAGS _SFR_MEM8(0x0223)
2376 #define ADCA_CH0_RES _SFR_MEM16(0x0224)
2377 
2378 /* ACA - Analog Comparator A */
2379 #define ACA_AC0CTRL _SFR_MEM8(0x0380)
2380 #define ACA_AC1CTRL _SFR_MEM8(0x0381)
2381 #define ACA_AC0MUXCTRL _SFR_MEM8(0x0382)
2382 #define ACA_AC1MUXCTRL _SFR_MEM8(0x0383)
2383 #define ACA_CTRLA _SFR_MEM8(0x0384)
2384 #define ACA_CTRLB _SFR_MEM8(0x0385)
2385 #define ACA_WINCTRL _SFR_MEM8(0x0386)
2386 #define ACA_STATUS _SFR_MEM8(0x0387)
2387 
2388 /* RTC - Real-Time Counter */
2389 #define RTC_CTRL _SFR_MEM8(0x0400)
2390 #define RTC_STATUS _SFR_MEM8(0x0401)
2391 #define RTC_INTCTRL _SFR_MEM8(0x0402)
2392 #define RTC_INTFLAGS _SFR_MEM8(0x0403)
2393 #define RTC_TEMP _SFR_MEM8(0x0404)
2394 #define RTC_CNT _SFR_MEM16(0x0408)
2395 #define RTC_PER _SFR_MEM16(0x040A)
2396 #define RTC_COMP _SFR_MEM16(0x040C)
2397 
2398 /* TWIC - Two-Wire Interface C */
2399 #define TWIC_CTRL _SFR_MEM8(0x0480)
2400 #define TWIC_MASTER_CTRLA _SFR_MEM8(0x0482)
2401 #define TWIC_MASTER_CTRLB _SFR_MEM8(0x0483)
2402 #define TWIC_MASTER_CTRLC _SFR_MEM8(0x0484)
2403 #define TWIC_MASTER_STATUS _SFR_MEM8(0x0485)
2404 #define TWIC_MASTER_BAUD _SFR_MEM8(0x0486)
2405 #define TWIC_MASTER_ADDR _SFR_MEM8(0x0487)
2406 #define TWIC_MASTER_DATA _SFR_MEM8(0x0488)
2407 #define TWIC_SLAVE_CTRLA _SFR_MEM8(0x0488)
2408 #define TWIC_SLAVE_CTRLB _SFR_MEM8(0x0489)
2409 #define TWIC_SLAVE_STATUS _SFR_MEM8(0x048A)
2410 #define TWIC_SLAVE_ADDR _SFR_MEM8(0x048B)
2411 #define TWIC_SLAVE_DATA _SFR_MEM8(0x048C)
2412 #define TWIC_SLAVE_ADDRMASK _SFR_MEM8(0x048D)
2413 
2414 /* PORTA - Port A */
2415 #define PORTA_DIR _SFR_MEM8(0x0600)
2416 #define PORTA_DIRSET _SFR_MEM8(0x0601)
2417 #define PORTA_DIRCLR _SFR_MEM8(0x0602)
2418 #define PORTA_DIRTGL _SFR_MEM8(0x0603)
2419 #define PORTA_OUT _SFR_MEM8(0x0604)
2420 #define PORTA_OUTSET _SFR_MEM8(0x0605)
2421 #define PORTA_OUTCLR _SFR_MEM8(0x0606)
2422 #define PORTA_OUTTGL _SFR_MEM8(0x0607)
2423 #define PORTA_IN _SFR_MEM8(0x0608)
2424 #define PORTA_INTCTRL _SFR_MEM8(0x0609)
2425 #define PORTA_INT0MASK _SFR_MEM8(0x060A)
2426 #define PORTA_INT1MASK _SFR_MEM8(0x060B)
2427 #define PORTA_INTFLAGS _SFR_MEM8(0x060C)
2428 #define PORTA_PIN0CTRL _SFR_MEM8(0x0610)
2429 #define PORTA_PIN1CTRL _SFR_MEM8(0x0611)
2430 #define PORTA_PIN2CTRL _SFR_MEM8(0x0612)
2431 #define PORTA_PIN3CTRL _SFR_MEM8(0x0613)
2432 #define PORTA_PIN4CTRL _SFR_MEM8(0x0614)
2433 #define PORTA_PIN5CTRL _SFR_MEM8(0x0615)
2434 #define PORTA_PIN6CTRL _SFR_MEM8(0x0616)
2435 #define PORTA_PIN7CTRL _SFR_MEM8(0x0617)
2436 
2437 /* PORTB - Port B */
2438 #define PORTB_DIR _SFR_MEM8(0x0620)
2439 #define PORTB_DIRSET _SFR_MEM8(0x0621)
2440 #define PORTB_DIRCLR _SFR_MEM8(0x0622)
2441 #define PORTB_DIRTGL _SFR_MEM8(0x0623)
2442 #define PORTB_OUT _SFR_MEM8(0x0624)
2443 #define PORTB_OUTSET _SFR_MEM8(0x0625)
2444 #define PORTB_OUTCLR _SFR_MEM8(0x0626)
2445 #define PORTB_OUTTGL _SFR_MEM8(0x0627)
2446 #define PORTB_IN _SFR_MEM8(0x0628)
2447 #define PORTB_INTCTRL _SFR_MEM8(0x0629)
2448 #define PORTB_INT0MASK _SFR_MEM8(0x062A)
2449 #define PORTB_INT1MASK _SFR_MEM8(0x062B)
2450 #define PORTB_INTFLAGS _SFR_MEM8(0x062C)
2451 #define PORTB_PIN0CTRL _SFR_MEM8(0x0630)
2452 #define PORTB_PIN1CTRL _SFR_MEM8(0x0631)
2453 #define PORTB_PIN2CTRL _SFR_MEM8(0x0632)
2454 #define PORTB_PIN3CTRL _SFR_MEM8(0x0633)
2455 #define PORTB_PIN4CTRL _SFR_MEM8(0x0634)
2456 #define PORTB_PIN5CTRL _SFR_MEM8(0x0635)
2457 #define PORTB_PIN6CTRL _SFR_MEM8(0x0636)
2458 #define PORTB_PIN7CTRL _SFR_MEM8(0x0637)
2459 
2460 /* PORTC - Port C */
2461 #define PORTC_DIR _SFR_MEM8(0x0640)
2462 #define PORTC_DIRSET _SFR_MEM8(0x0641)
2463 #define PORTC_DIRCLR _SFR_MEM8(0x0642)
2464 #define PORTC_DIRTGL _SFR_MEM8(0x0643)
2465 #define PORTC_OUT _SFR_MEM8(0x0644)
2466 #define PORTC_OUTSET _SFR_MEM8(0x0645)
2467 #define PORTC_OUTCLR _SFR_MEM8(0x0646)
2468 #define PORTC_OUTTGL _SFR_MEM8(0x0647)
2469 #define PORTC_IN _SFR_MEM8(0x0648)
2470 #define PORTC_INTCTRL _SFR_MEM8(0x0649)
2471 #define PORTC_INT0MASK _SFR_MEM8(0x064A)
2472 #define PORTC_INT1MASK _SFR_MEM8(0x064B)
2473 #define PORTC_INTFLAGS _SFR_MEM8(0x064C)
2474 #define PORTC_PIN0CTRL _SFR_MEM8(0x0650)
2475 #define PORTC_PIN1CTRL _SFR_MEM8(0x0651)
2476 #define PORTC_PIN2CTRL _SFR_MEM8(0x0652)
2477 #define PORTC_PIN3CTRL _SFR_MEM8(0x0653)
2478 #define PORTC_PIN4CTRL _SFR_MEM8(0x0654)
2479 #define PORTC_PIN5CTRL _SFR_MEM8(0x0655)
2480 #define PORTC_PIN6CTRL _SFR_MEM8(0x0656)
2481 #define PORTC_PIN7CTRL _SFR_MEM8(0x0657)
2482 
2483 /* PORTD - Port D */
2484 #define PORTD_DIR _SFR_MEM8(0x0660)
2485 #define PORTD_DIRSET _SFR_MEM8(0x0661)
2486 #define PORTD_DIRCLR _SFR_MEM8(0x0662)
2487 #define PORTD_DIRTGL _SFR_MEM8(0x0663)
2488 #define PORTD_OUT _SFR_MEM8(0x0664)
2489 #define PORTD_OUTSET _SFR_MEM8(0x0665)
2490 #define PORTD_OUTCLR _SFR_MEM8(0x0666)
2491 #define PORTD_OUTTGL _SFR_MEM8(0x0667)
2492 #define PORTD_IN _SFR_MEM8(0x0668)
2493 #define PORTD_INTCTRL _SFR_MEM8(0x0669)
2494 #define PORTD_INT0MASK _SFR_MEM8(0x066A)
2495 #define PORTD_INT1MASK _SFR_MEM8(0x066B)
2496 #define PORTD_INTFLAGS _SFR_MEM8(0x066C)
2497 #define PORTD_PIN0CTRL _SFR_MEM8(0x0670)
2498 #define PORTD_PIN1CTRL _SFR_MEM8(0x0671)
2499 #define PORTD_PIN2CTRL _SFR_MEM8(0x0672)
2500 #define PORTD_PIN3CTRL _SFR_MEM8(0x0673)
2501 #define PORTD_PIN4CTRL _SFR_MEM8(0x0674)
2502 #define PORTD_PIN5CTRL _SFR_MEM8(0x0675)
2503 #define PORTD_PIN6CTRL _SFR_MEM8(0x0676)
2504 #define PORTD_PIN7CTRL _SFR_MEM8(0x0677)
2505 
2506 /* PORTE - Port E */
2507 #define PORTE_DIR _SFR_MEM8(0x0680)
2508 #define PORTE_DIRSET _SFR_MEM8(0x0681)
2509 #define PORTE_DIRCLR _SFR_MEM8(0x0682)
2510 #define PORTE_DIRTGL _SFR_MEM8(0x0683)
2511 #define PORTE_OUT _SFR_MEM8(0x0684)
2512 #define PORTE_OUTSET _SFR_MEM8(0x0685)
2513 #define PORTE_OUTCLR _SFR_MEM8(0x0686)
2514 #define PORTE_OUTTGL _SFR_MEM8(0x0687)
2515 #define PORTE_IN _SFR_MEM8(0x0688)
2516 #define PORTE_INTCTRL _SFR_MEM8(0x0689)
2517 #define PORTE_INT0MASK _SFR_MEM8(0x068A)
2518 #define PORTE_INT1MASK _SFR_MEM8(0x068B)
2519 #define PORTE_INTFLAGS _SFR_MEM8(0x068C)
2520 #define PORTE_PIN0CTRL _SFR_MEM8(0x0690)
2521 #define PORTE_PIN1CTRL _SFR_MEM8(0x0691)
2522 #define PORTE_PIN2CTRL _SFR_MEM8(0x0692)
2523 #define PORTE_PIN3CTRL _SFR_MEM8(0x0693)
2524 #define PORTE_PIN4CTRL _SFR_MEM8(0x0694)
2525 #define PORTE_PIN5CTRL _SFR_MEM8(0x0695)
2526 #define PORTE_PIN6CTRL _SFR_MEM8(0x0696)
2527 #define PORTE_PIN7CTRL _SFR_MEM8(0x0697)
2528 
2529 /* PORTF - Port F */
2530 #define PORTF_DIR _SFR_MEM8(0x06A0)
2531 #define PORTF_DIRSET _SFR_MEM8(0x06A1)
2532 #define PORTF_DIRCLR _SFR_MEM8(0x06A2)
2533 #define PORTF_DIRTGL _SFR_MEM8(0x06A3)
2534 #define PORTF_OUT _SFR_MEM8(0x06A4)
2535 #define PORTF_OUTSET _SFR_MEM8(0x06A5)
2536 #define PORTF_OUTCLR _SFR_MEM8(0x06A6)
2537 #define PORTF_OUTTGL _SFR_MEM8(0x06A7)
2538 #define PORTF_IN _SFR_MEM8(0x06A8)
2539 #define PORTF_INTCTRL _SFR_MEM8(0x06A9)
2540 #define PORTF_INT0MASK _SFR_MEM8(0x06AA)
2541 #define PORTF_INT1MASK _SFR_MEM8(0x06AB)
2542 #define PORTF_INTFLAGS _SFR_MEM8(0x06AC)
2543 #define PORTF_PIN0CTRL _SFR_MEM8(0x06B0)
2544 #define PORTF_PIN1CTRL _SFR_MEM8(0x06B1)
2545 #define PORTF_PIN2CTRL _SFR_MEM8(0x06B2)
2546 #define PORTF_PIN3CTRL _SFR_MEM8(0x06B3)
2547 #define PORTF_PIN4CTRL _SFR_MEM8(0x06B4)
2548 #define PORTF_PIN5CTRL _SFR_MEM8(0x06B5)
2549 #define PORTF_PIN6CTRL _SFR_MEM8(0x06B6)
2550 #define PORTF_PIN7CTRL _SFR_MEM8(0x06B7)
2551 
2552 /* PORTR - Port R */
2553 #define PORTR_DIR _SFR_MEM8(0x07E0)
2554 #define PORTR_DIRSET _SFR_MEM8(0x07E1)
2555 #define PORTR_DIRCLR _SFR_MEM8(0x07E2)
2556 #define PORTR_DIRTGL _SFR_MEM8(0x07E3)
2557 #define PORTR_OUT _SFR_MEM8(0x07E4)
2558 #define PORTR_OUTSET _SFR_MEM8(0x07E5)
2559 #define PORTR_OUTCLR _SFR_MEM8(0x07E6)
2560 #define PORTR_OUTTGL _SFR_MEM8(0x07E7)
2561 #define PORTR_IN _SFR_MEM8(0x07E8)
2562 #define PORTR_INTCTRL _SFR_MEM8(0x07E9)
2563 #define PORTR_INT0MASK _SFR_MEM8(0x07EA)
2564 #define PORTR_INT1MASK _SFR_MEM8(0x07EB)
2565 #define PORTR_INTFLAGS _SFR_MEM8(0x07EC)
2566 #define PORTR_PIN0CTRL _SFR_MEM8(0x07F0)
2567 #define PORTR_PIN1CTRL _SFR_MEM8(0x07F1)
2568 #define PORTR_PIN2CTRL _SFR_MEM8(0x07F2)
2569 #define PORTR_PIN3CTRL _SFR_MEM8(0x07F3)
2570 #define PORTR_PIN4CTRL _SFR_MEM8(0x07F4)
2571 #define PORTR_PIN5CTRL _SFR_MEM8(0x07F5)
2572 #define PORTR_PIN6CTRL _SFR_MEM8(0x07F6)
2573 #define PORTR_PIN7CTRL _SFR_MEM8(0x07F7)
2574 
2575 /* TCC0 - Timer/Counter C0 */
2576 #define TCC0_CTRLA _SFR_MEM8(0x0800)
2577 #define TCC0_CTRLB _SFR_MEM8(0x0801)
2578 #define TCC0_CTRLC _SFR_MEM8(0x0802)
2579 #define TCC0_CTRLD _SFR_MEM8(0x0803)
2580 #define TCC0_CTRLE _SFR_MEM8(0x0804)
2581 #define TCC0_INTCTRLA _SFR_MEM8(0x0806)
2582 #define TCC0_INTCTRLB _SFR_MEM8(0x0807)
2583 #define TCC0_CTRLFCLR _SFR_MEM8(0x0808)
2584 #define TCC0_CTRLFSET _SFR_MEM8(0x0809)
2585 #define TCC0_CTRLGCLR _SFR_MEM8(0x080A)
2586 #define TCC0_CTRLGSET _SFR_MEM8(0x080B)
2587 #define TCC0_INTFLAGS _SFR_MEM8(0x080C)
2588 #define TCC0_TEMP _SFR_MEM8(0x080F)
2589 #define TCC0_CNT _SFR_MEM16(0x0820)
2590 #define TCC0_PER _SFR_MEM16(0x0826)
2591 #define TCC0_CCA _SFR_MEM16(0x0828)
2592 #define TCC0_CCB _SFR_MEM16(0x082A)
2593 #define TCC0_CCC _SFR_MEM16(0x082C)
2594 #define TCC0_CCD _SFR_MEM16(0x082E)
2595 #define TCC0_PERBUF _SFR_MEM16(0x0836)
2596 #define TCC0_CCABUF _SFR_MEM16(0x0838)
2597 #define TCC0_CCBBUF _SFR_MEM16(0x083A)
2598 #define TCC0_CCCBUF _SFR_MEM16(0x083C)
2599 #define TCC0_CCDBUF _SFR_MEM16(0x083E)
2600 
2601 /* TCC1 - Timer/Counter C1 */
2602 #define TCC1_CTRLA _SFR_MEM8(0x0840)
2603 #define TCC1_CTRLB _SFR_MEM8(0x0841)
2604 #define TCC1_CTRLC _SFR_MEM8(0x0842)
2605 #define TCC1_CTRLD _SFR_MEM8(0x0843)
2606 #define TCC1_CTRLE _SFR_MEM8(0x0844)
2607 #define TCC1_INTCTRLA _SFR_MEM8(0x0846)
2608 #define TCC1_INTCTRLB _SFR_MEM8(0x0847)
2609 #define TCC1_CTRLFCLR _SFR_MEM8(0x0848)
2610 #define TCC1_CTRLFSET _SFR_MEM8(0x0849)
2611 #define TCC1_CTRLGCLR _SFR_MEM8(0x084A)
2612 #define TCC1_CTRLGSET _SFR_MEM8(0x084B)
2613 #define TCC1_INTFLAGS _SFR_MEM8(0x084C)
2614 #define TCC1_TEMP _SFR_MEM8(0x084F)
2615 #define TCC1_CNT _SFR_MEM16(0x0860)
2616 #define TCC1_PER _SFR_MEM16(0x0866)
2617 #define TCC1_CCA _SFR_MEM16(0x0868)
2618 #define TCC1_CCB _SFR_MEM16(0x086A)
2619 #define TCC1_PERBUF _SFR_MEM16(0x0876)
2620 #define TCC1_CCABUF _SFR_MEM16(0x0878)
2621 #define TCC1_CCBBUF _SFR_MEM16(0x087A)
2622 
2623 /* AWEXC - Advanced Waveform Extension C */
2624 #define AWEXC_CTRL _SFR_MEM8(0x0880)
2625 #define AWEXC_FDEMASK _SFR_MEM8(0x0882)
2626 #define AWEXC_FDCTRL _SFR_MEM8(0x0883)
2627 #define AWEXC_STATUS _SFR_MEM8(0x0884)
2628 #define AWEXC_DTBOTH _SFR_MEM8(0x0886)
2629 #define AWEXC_DTBOTHBUF _SFR_MEM8(0x0887)
2630 #define AWEXC_DTLS _SFR_MEM8(0x0888)
2631 #define AWEXC_DTHS _SFR_MEM8(0x0889)
2632 #define AWEXC_DTLSBUF _SFR_MEM8(0x088A)
2633 #define AWEXC_DTHSBUF _SFR_MEM8(0x088B)
2634 #define AWEXC_OUTOVEN _SFR_MEM8(0x088C)
2635 
2636 /* HIRESC - High-Resolution Extension C */
2637 #define HIRESC_CTRLA _SFR_MEM8(0x0890)
2638 
2639 /* USARTC0 - Universal Asynchronous Receiver-Transmitter C0 */
2640 #define USARTC0_DATA _SFR_MEM8(0x08A0)
2641 #define USARTC0_STATUS _SFR_MEM8(0x08A1)
2642 #define USARTC0_CTRLA _SFR_MEM8(0x08A3)
2643 #define USARTC0_CTRLB _SFR_MEM8(0x08A4)
2644 #define USARTC0_CTRLC _SFR_MEM8(0x08A5)
2645 #define USARTC0_BAUDCTRLA _SFR_MEM8(0x08A6)
2646 #define USARTC0_BAUDCTRLB _SFR_MEM8(0x08A7)
2647 
2648 /* SPIC - Serial Peripheral Interface C */
2649 #define SPIC_CTRL _SFR_MEM8(0x08C0)
2650 #define SPIC_INTCTRL _SFR_MEM8(0x08C1)
2651 #define SPIC_STATUS _SFR_MEM8(0x08C2)
2652 #define SPIC_DATA _SFR_MEM8(0x08C3)
2653 
2654 /* IRCOM - IR Communication Module */
2655 #define IRCOM_TXPLCTRL _SFR_MEM8(0x08F8)
2656 #define IRCOM_RXPLCTRL _SFR_MEM8(0x08F9)
2657 #define IRCOM_CTRL _SFR_MEM8(0x08FA)
2658 
2659 /* TCD0 - Timer/Counter D0 */
2660 #define TCD0_CTRLA _SFR_MEM8(0x0900)
2661 #define TCD0_CTRLB _SFR_MEM8(0x0901)
2662 #define TCD0_CTRLC _SFR_MEM8(0x0902)
2663 #define TCD0_CTRLD _SFR_MEM8(0x0903)
2664 #define TCD0_CTRLE _SFR_MEM8(0x0904)
2665 #define TCD0_INTCTRLA _SFR_MEM8(0x0906)
2666 #define TCD0_INTCTRLB _SFR_MEM8(0x0907)
2667 #define TCD0_CTRLFCLR _SFR_MEM8(0x0908)
2668 #define TCD0_CTRLFSET _SFR_MEM8(0x0909)
2669 #define TCD0_CTRLGCLR _SFR_MEM8(0x090A)
2670 #define TCD0_CTRLGSET _SFR_MEM8(0x090B)
2671 #define TCD0_INTFLAGS _SFR_MEM8(0x090C)
2672 #define TCD0_TEMP _SFR_MEM8(0x090F)
2673 #define TCD0_CNT _SFR_MEM16(0x0920)
2674 #define TCD0_PER _SFR_MEM16(0x0926)
2675 #define TCD0_CCA _SFR_MEM16(0x0928)
2676 #define TCD0_CCB _SFR_MEM16(0x092A)
2677 #define TCD0_CCC _SFR_MEM16(0x092C)
2678 #define TCD0_CCD _SFR_MEM16(0x092E)
2679 #define TCD0_PERBUF _SFR_MEM16(0x0936)
2680 #define TCD0_CCABUF _SFR_MEM16(0x0938)
2681 #define TCD0_CCBBUF _SFR_MEM16(0x093A)
2682 #define TCD0_CCCBUF _SFR_MEM16(0x093C)
2683 #define TCD0_CCDBUF _SFR_MEM16(0x093E)
2684 
2685 /* USARTD0 - Universal Asynchronous Receiver-Transmitter D0 */
2686 #define USARTD0_DATA _SFR_MEM8(0x09A0)
2687 #define USARTD0_STATUS _SFR_MEM8(0x09A1)
2688 #define USARTD0_CTRLA _SFR_MEM8(0x09A3)
2689 #define USARTD0_CTRLB _SFR_MEM8(0x09A4)
2690 #define USARTD0_CTRLC _SFR_MEM8(0x09A5)
2691 #define USARTD0_BAUDCTRLA _SFR_MEM8(0x09A6)
2692 #define USARTD0_BAUDCTRLB _SFR_MEM8(0x09A7)
2693 
2694 /* SPID - Serial Peripheral Interface D */
2695 #define SPID_CTRL _SFR_MEM8(0x09C0)
2696 #define SPID_INTCTRL _SFR_MEM8(0x09C1)
2697 #define SPID_STATUS _SFR_MEM8(0x09C2)
2698 #define SPID_DATA _SFR_MEM8(0x09C3)
2699 
2700 /* TCE0 - Timer/Counter E0 */
2701 #define TCE0_CTRLA _SFR_MEM8(0x0A00)
2702 #define TCE0_CTRLB _SFR_MEM8(0x0A01)
2703 #define TCE0_CTRLC _SFR_MEM8(0x0A02)
2704 #define TCE0_CTRLD _SFR_MEM8(0x0A03)
2705 #define TCE0_CTRLE _SFR_MEM8(0x0A04)
2706 #define TCE0_INTCTRLA _SFR_MEM8(0x0A06)
2707 #define TCE0_INTCTRLB _SFR_MEM8(0x0A07)
2708 #define TCE0_CTRLFCLR _SFR_MEM8(0x0A08)
2709 #define TCE0_CTRLFSET _SFR_MEM8(0x0A09)
2710 #define TCE0_CTRLGCLR _SFR_MEM8(0x0A0A)
2711 #define TCE0_CTRLGSET _SFR_MEM8(0x0A0B)
2712 #define TCE0_INTFLAGS _SFR_MEM8(0x0A0C)
2713 #define TCE0_TEMP _SFR_MEM8(0x0A0F)
2714 #define TCE0_CNT _SFR_MEM16(0x0A20)
2715 #define TCE0_PER _SFR_MEM16(0x0A26)
2716 #define TCE0_CCA _SFR_MEM16(0x0A28)
2717 #define TCE0_CCB _SFR_MEM16(0x0A2A)
2718 #define TCE0_CCC _SFR_MEM16(0x0A2C)
2719 #define TCE0_CCD _SFR_MEM16(0x0A2E)
2720 #define TCE0_PERBUF _SFR_MEM16(0x0A36)
2721 #define TCE0_CCABUF _SFR_MEM16(0x0A38)
2722 #define TCE0_CCBBUF _SFR_MEM16(0x0A3A)
2723 #define TCE0_CCCBUF _SFR_MEM16(0x0A3C)
2724 #define TCE0_CCDBUF _SFR_MEM16(0x0A3E)
2725 
2726 /* AWEXE - Advanced Waveform Extension E */
2727 #define AWEXE_CTRL _SFR_MEM8(0x0A80)
2728 #define AWEXE_FDEMASK _SFR_MEM8(0x0A82)
2729 #define AWEXE_FDCTRL _SFR_MEM8(0x0A83)
2730 #define AWEXE_STATUS _SFR_MEM8(0x0A84)
2731 #define AWEXE_DTBOTH _SFR_MEM8(0x0A86)
2732 #define AWEXE_DTBOTHBUF _SFR_MEM8(0x0A87)
2733 #define AWEXE_DTLS _SFR_MEM8(0x0A88)
2734 #define AWEXE_DTHS _SFR_MEM8(0x0A89)
2735 #define AWEXE_DTLSBUF _SFR_MEM8(0x0A8A)
2736 #define AWEXE_DTHSBUF _SFR_MEM8(0x0A8B)
2737 #define AWEXE_OUTOVEN _SFR_MEM8(0x0A8C)
2738 
2739 /* USARTE0 - Universal Asynchronous Receiver-Transmitter E0 */
2740 #define USARTE0_DATA _SFR_MEM8(0x0AA0)
2741 #define USARTE0_STATUS _SFR_MEM8(0x0AA1)
2742 #define USARTE0_CTRLA _SFR_MEM8(0x0AA3)
2743 #define USARTE0_CTRLB _SFR_MEM8(0x0AA4)
2744 #define USARTE0_CTRLC _SFR_MEM8(0x0AA5)
2745 #define USARTE0_BAUDCTRLA _SFR_MEM8(0x0AA6)
2746 #define USARTE0_BAUDCTRLB _SFR_MEM8(0x0AA7)
2747 
2748 /* SPIE - Serial Peripheral Interface E */
2749 #define SPIE_CTRL _SFR_MEM8(0x0AC0)
2750 #define SPIE_INTCTRL _SFR_MEM8(0x0AC1)
2751 #define SPIE_STATUS _SFR_MEM8(0x0AC2)
2752 #define SPIE_DATA _SFR_MEM8(0x0AC3)
2753 
2754 /* TCF0 - Timer/Counter F0 */
2755 #define TCF0_CTRLA _SFR_MEM8(0x0B00)
2756 #define TCF0_CTRLB _SFR_MEM8(0x0B01)
2757 #define TCF0_CTRLC _SFR_MEM8(0x0B02)
2758 #define TCF0_CTRLD _SFR_MEM8(0x0B03)
2759 #define TCF0_CTRLE _SFR_MEM8(0x0B04)
2760 #define TCF0_INTCTRLA _SFR_MEM8(0x0B06)
2761 #define TCF0_INTCTRLB _SFR_MEM8(0x0B07)
2762 #define TCF0_CTRLFCLR _SFR_MEM8(0x0B08)
2763 #define TCF0_CTRLFSET _SFR_MEM8(0x0B09)
2764 #define TCF0_CTRLGCLR _SFR_MEM8(0x0B0A)
2765 #define TCF0_CTRLGSET _SFR_MEM8(0x0B0B)
2766 #define TCF0_INTFLAGS _SFR_MEM8(0x0B0C)
2767 #define TCF0_TEMP _SFR_MEM8(0x0B0F)
2768 #define TCF0_CNT _SFR_MEM16(0x0B20)
2769 #define TCF0_PER _SFR_MEM16(0x0B26)
2770 #define TCF0_CCA _SFR_MEM16(0x0B28)
2771 #define TCF0_CCB _SFR_MEM16(0x0B2A)
2772 #define TCF0_CCC _SFR_MEM16(0x0B2C)
2773 #define TCF0_CCD _SFR_MEM16(0x0B2E)
2774 #define TCF0_PERBUF _SFR_MEM16(0x0B36)
2775 #define TCF0_CCABUF _SFR_MEM16(0x0B38)
2776 #define TCF0_CCBBUF _SFR_MEM16(0x0B3A)
2777 #define TCF0_CCCBUF _SFR_MEM16(0x0B3C)
2778 #define TCF0_CCDBUF _SFR_MEM16(0x0B3E)
2779 
2780 
2781 
2782 /*================== Bitfield Definitions ================== */
2783 
2784 /* XOCD - On-Chip Debug System */
2785 /* OCD.OCDR1 bit masks and bit positions */
2786 #define OCD_OCDRD_bm 0x01 /* OCDR Dirty bit mask. */
2787 #define OCD_OCDRD_bp 0 /* OCDR Dirty bit position. */
2788 
2789 
2790 /* CPU - CPU */
2791 /* CPU.CCP bit masks and bit positions */
2792 #define CPU_CCP_gm 0xFF /* CCP signature group mask. */
2793 #define CPU_CCP_gp 0 /* CCP signature group position. */
2794 #define CPU_CCP0_bm (1<<0) /* CCP signature bit 0 mask. */
2795 #define CPU_CCP0_bp 0 /* CCP signature bit 0 position. */
2796 #define CPU_CCP1_bm (1<<1) /* CCP signature bit 1 mask. */
2797 #define CPU_CCP1_bp 1 /* CCP signature bit 1 position. */
2798 #define CPU_CCP2_bm (1<<2) /* CCP signature bit 2 mask. */
2799 #define CPU_CCP2_bp 2 /* CCP signature bit 2 position. */
2800 #define CPU_CCP3_bm (1<<3) /* CCP signature bit 3 mask. */
2801 #define CPU_CCP3_bp 3 /* CCP signature bit 3 position. */
2802 #define CPU_CCP4_bm (1<<4) /* CCP signature bit 4 mask. */
2803 #define CPU_CCP4_bp 4 /* CCP signature bit 4 position. */
2804 #define CPU_CCP5_bm (1<<5) /* CCP signature bit 5 mask. */
2805 #define CPU_CCP5_bp 5 /* CCP signature bit 5 position. */
2806 #define CPU_CCP6_bm (1<<6) /* CCP signature bit 6 mask. */
2807 #define CPU_CCP6_bp 6 /* CCP signature bit 6 position. */
2808 #define CPU_CCP7_bm (1<<7) /* CCP signature bit 7 mask. */
2809 #define CPU_CCP7_bp 7 /* CCP signature bit 7 position. */
2810 
2811 
2812 /* CPU.SREG bit masks and bit positions */
2813 #define CPU_I_bm 0x80 /* Global Interrupt Enable Flag bit mask. */
2814 #define CPU_I_bp 7 /* Global Interrupt Enable Flag bit position. */
2815 
2816 #define CPU_T_bm 0x40 /* Transfer Bit bit mask. */
2817 #define CPU_T_bp 6 /* Transfer Bit bit position. */
2818 
2819 #define CPU_H_bm 0x20 /* Half Carry Flag bit mask. */
2820 #define CPU_H_bp 5 /* Half Carry Flag bit position. */
2821 
2822 #define CPU_S_bm 0x10 /* N Exclusive Or V Flag bit mask. */
2823 #define CPU_S_bp 4 /* N Exclusive Or V Flag bit position. */
2824 
2825 #define CPU_V_bm 0x08 /* Two's Complement Overflow Flag bit mask. */
2826 #define CPU_V_bp 3 /* Two's Complement Overflow Flag bit position. */
2827 
2828 #define CPU_N_bm 0x04 /* Negative Flag bit mask. */
2829 #define CPU_N_bp 2 /* Negative Flag bit position. */
2830 
2831 #define CPU_Z_bm 0x02 /* Zero Flag bit mask. */
2832 #define CPU_Z_bp 1 /* Zero Flag bit position. */
2833 
2834 #define CPU_C_bm 0x01 /* Carry Flag bit mask. */
2835 #define CPU_C_bp 0 /* Carry Flag bit position. */
2836 
2837 
2838 /* CLK - Clock System */
2839 /* CLK.CTRL bit masks and bit positions */
2840 #define CLK_SCLKSEL_gm 0x07 /* System Clock Selection group mask. */
2841 #define CLK_SCLKSEL_gp 0 /* System Clock Selection group position. */
2842 #define CLK_SCLKSEL0_bm (1<<0) /* System Clock Selection bit 0 mask. */
2843 #define CLK_SCLKSEL0_bp 0 /* System Clock Selection bit 0 position. */
2844 #define CLK_SCLKSEL1_bm (1<<1) /* System Clock Selection bit 1 mask. */
2845 #define CLK_SCLKSEL1_bp 1 /* System Clock Selection bit 1 position. */
2846 #define CLK_SCLKSEL2_bm (1<<2) /* System Clock Selection bit 2 mask. */
2847 #define CLK_SCLKSEL2_bp 2 /* System Clock Selection bit 2 position. */
2848 
2849 
2850 /* CLK.PSCTRL bit masks and bit positions */
2851 #define CLK_PSADIV_gm 0x7C /* Prescaler A Division Factor group mask. */
2852 #define CLK_PSADIV_gp 2 /* Prescaler A Division Factor group position. */
2853 #define CLK_PSADIV0_bm (1<<2) /* Prescaler A Division Factor bit 0 mask. */
2854 #define CLK_PSADIV0_bp 2 /* Prescaler A Division Factor bit 0 position. */
2855 #define CLK_PSADIV1_bm (1<<3) /* Prescaler A Division Factor bit 1 mask. */
2856 #define CLK_PSADIV1_bp 3 /* Prescaler A Division Factor bit 1 position. */
2857 #define CLK_PSADIV2_bm (1<<4) /* Prescaler A Division Factor bit 2 mask. */
2858 #define CLK_PSADIV2_bp 4 /* Prescaler A Division Factor bit 2 position. */
2859 #define CLK_PSADIV3_bm (1<<5) /* Prescaler A Division Factor bit 3 mask. */
2860 #define CLK_PSADIV3_bp 5 /* Prescaler A Division Factor bit 3 position. */
2861 #define CLK_PSADIV4_bm (1<<6) /* Prescaler A Division Factor bit 4 mask. */
2862 #define CLK_PSADIV4_bp 6 /* Prescaler A Division Factor bit 4 position. */
2863 
2864 #define CLK_PSBCDIV_gm 0x03 /* Prescaler B and C Division factor group mask. */
2865 #define CLK_PSBCDIV_gp 0 /* Prescaler B and C Division factor group position. */
2866 #define CLK_PSBCDIV0_bm (1<<0) /* Prescaler B and C Division factor bit 0 mask. */
2867 #define CLK_PSBCDIV0_bp 0 /* Prescaler B and C Division factor bit 0 position. */
2868 #define CLK_PSBCDIV1_bm (1<<1) /* Prescaler B and C Division factor bit 1 mask. */
2869 #define CLK_PSBCDIV1_bp 1 /* Prescaler B and C Division factor bit 1 position. */
2870 
2871 
2872 /* CLK.LOCK bit masks and bit positions */
2873 #define CLK_LOCK_bm 0x01 /* Clock System Lock bit mask. */
2874 #define CLK_LOCK_bp 0 /* Clock System Lock bit position. */
2875 
2876 
2877 /* CLK.RTCCTRL bit masks and bit positions */
2878 #define CLK_RTCSRC_gm 0x0E /* Clock Source group mask. */
2879 #define CLK_RTCSRC_gp 1 /* Clock Source group position. */
2880 #define CLK_RTCSRC0_bm (1<<1) /* Clock Source bit 0 mask. */
2881 #define CLK_RTCSRC0_bp 1 /* Clock Source bit 0 position. */
2882 #define CLK_RTCSRC1_bm (1<<2) /* Clock Source bit 1 mask. */
2883 #define CLK_RTCSRC1_bp 2 /* Clock Source bit 1 position. */
2884 #define CLK_RTCSRC2_bm (1<<3) /* Clock Source bit 2 mask. */
2885 #define CLK_RTCSRC2_bp 3 /* Clock Source bit 2 position. */
2886 
2887 #define CLK_RTCEN_bm 0x01 /* RTC Clock Source Enable bit mask. */
2888 #define CLK_RTCEN_bp 0 /* RTC Clock Source Enable bit position. */
2889 
2890 
2891 /* PR.PRGEN bit masks and bit positions */
2892 #define PR_AES_bm 0x10 /* AES bit mask. */
2893 #define PR_AES_bp 4 /* AES bit position. */
2894 
2895 #define PR_EBI_bm 0x08 /* External Bus Interface bit mask. */
2896 #define PR_EBI_bp 3 /* External Bus Interface bit position. */
2897 
2898 #define PR_RTC_bm 0x04 /* Real-time Counter bit mask. */
2899 #define PR_RTC_bp 2 /* Real-time Counter bit position. */
2900 
2901 #define PR_EVSYS_bm 0x02 /* Event System bit mask. */
2902 #define PR_EVSYS_bp 1 /* Event System bit position. */
2903 
2904 #define PR_DMA_bm 0x01 /* DMA-Controller bit mask. */
2905 #define PR_DMA_bp 0 /* DMA-Controller bit position. */
2906 
2907 
2908 /* PR.PRPA bit masks and bit positions */
2909 #define PR_DAC_bm 0x04 /* Port A DAC bit mask. */
2910 #define PR_DAC_bp 2 /* Port A DAC bit position. */
2911 
2912 #define PR_ADC_bm 0x02 /* Port A ADC bit mask. */
2913 #define PR_ADC_bp 1 /* Port A ADC bit position. */
2914 
2915 #define PR_AC_bm 0x01 /* Port A Analog Comparator bit mask. */
2916 #define PR_AC_bp 0 /* Port A Analog Comparator bit position. */
2917 
2918 
2919 /* PR.PRPB bit masks and bit positions */
2920 /* PR_DAC_bm Predefined. */
2921 /* PR_DAC_bp Predefined. */
2922 
2923 /* PR_ADC_bm Predefined. */
2924 /* PR_ADC_bp Predefined. */
2925 
2926 /* PR_AC_bm Predefined. */
2927 /* PR_AC_bp Predefined. */
2928 
2929 
2930 /* PR.PRPC bit masks and bit positions */
2931 #define PR_TWI_bm 0x40 /* Port C Two-wire Interface bit mask. */
2932 #define PR_TWI_bp 6 /* Port C Two-wire Interface bit position. */
2933 
2934 #define PR_USART1_bm 0x20 /* Port C USART1 bit mask. */
2935 #define PR_USART1_bp 5 /* Port C USART1 bit position. */
2936 
2937 #define PR_USART0_bm 0x10 /* Port C USART0 bit mask. */
2938 #define PR_USART0_bp 4 /* Port C USART0 bit position. */
2939 
2940 #define PR_SPI_bm 0x08 /* Port C SPI bit mask. */
2941 #define PR_SPI_bp 3 /* Port C SPI bit position. */
2942 
2943 #define PR_HIRES_bm 0x04 /* Port C AWEX bit mask. */
2944 #define PR_HIRES_bp 2 /* Port C AWEX bit position. */
2945 
2946 #define PR_TC1_bm 0x02 /* Port C Timer/Counter1 bit mask. */
2947 #define PR_TC1_bp 1 /* Port C Timer/Counter1 bit position. */
2948 
2949 #define PR_TC0_bm 0x01 /* Port C Timer/Counter0 bit mask. */
2950 #define PR_TC0_bp 0 /* Port C Timer/Counter0 bit position. */
2951 
2952 
2953 /* PR.PRPD bit masks and bit positions */
2954 /* PR_TWI_bm Predefined. */
2955 /* PR_TWI_bp Predefined. */
2956 
2957 /* PR_USART1_bm Predefined. */
2958 /* PR_USART1_bp Predefined. */
2959 
2960 /* PR_USART0_bm Predefined. */
2961 /* PR_USART0_bp Predefined. */
2962 
2963 /* PR_SPI_bm Predefined. */
2964 /* PR_SPI_bp Predefined. */
2965 
2966 /* PR_HIRES_bm Predefined. */
2967 /* PR_HIRES_bp Predefined. */
2968 
2969 /* PR_TC1_bm Predefined. */
2970 /* PR_TC1_bp Predefined. */
2971 
2972 /* PR_TC0_bm Predefined. */
2973 /* PR_TC0_bp Predefined. */
2974 
2975 
2976 /* PR.PRPE bit masks and bit positions */
2977 /* PR_TWI_bm Predefined. */
2978 /* PR_TWI_bp Predefined. */
2979 
2980 /* PR_USART1_bm Predefined. */
2981 /* PR_USART1_bp Predefined. */
2982 
2983 /* PR_USART0_bm Predefined. */
2984 /* PR_USART0_bp Predefined. */
2985 
2986 /* PR_SPI_bm Predefined. */
2987 /* PR_SPI_bp Predefined. */
2988 
2989 /* PR_HIRES_bm Predefined. */
2990 /* PR_HIRES_bp Predefined. */
2991 
2992 /* PR_TC1_bm Predefined. */
2993 /* PR_TC1_bp Predefined. */
2994 
2995 /* PR_TC0_bm Predefined. */
2996 /* PR_TC0_bp Predefined. */
2997 
2998 
2999 /* PR.PRPF bit masks and bit positions */
3000 /* PR_TWI_bm Predefined. */
3001 /* PR_TWI_bp Predefined. */
3002 
3003 /* PR_USART1_bm Predefined. */
3004 /* PR_USART1_bp Predefined. */
3005 
3006 /* PR_USART0_bm Predefined. */
3007 /* PR_USART0_bp Predefined. */
3008 
3009 /* PR_SPI_bm Predefined. */
3010 /* PR_SPI_bp Predefined. */
3011 
3012 /* PR_HIRES_bm Predefined. */
3013 /* PR_HIRES_bp Predefined. */
3014 
3015 /* PR_TC1_bm Predefined. */
3016 /* PR_TC1_bp Predefined. */
3017 
3018 /* PR_TC0_bm Predefined. */
3019 /* PR_TC0_bp Predefined. */
3020 
3021 
3022 /* SLEEP - Sleep Controller */
3023 /* SLEEP.CTRL bit masks and bit positions */
3024 #define SLEEP_SMODE_gm 0x0E /* Sleep Mode group mask. */
3025 #define SLEEP_SMODE_gp 1 /* Sleep Mode group position. */
3026 #define SLEEP_SMODE0_bm (1<<1) /* Sleep Mode bit 0 mask. */
3027 #define SLEEP_SMODE0_bp 1 /* Sleep Mode bit 0 position. */
3028 #define SLEEP_SMODE1_bm (1<<2) /* Sleep Mode bit 1 mask. */
3029 #define SLEEP_SMODE1_bp 2 /* Sleep Mode bit 1 position. */
3030 #define SLEEP_SMODE2_bm (1<<3) /* Sleep Mode bit 2 mask. */
3031 #define SLEEP_SMODE2_bp 3 /* Sleep Mode bit 2 position. */
3032 
3033 #define SLEEP_SEN_bm 0x01 /* Sleep Enable bit mask. */
3034 #define SLEEP_SEN_bp 0 /* Sleep Enable bit position. */
3035 
3036 
3037 /* OSC - Oscillator */
3038 /* OSC.CTRL bit masks and bit positions */
3039 #define OSC_PLLEN_bm 0x10 /* PLL Enable bit mask. */
3040 #define OSC_PLLEN_bp 4 /* PLL Enable bit position. */
3041 
3042 #define OSC_XOSCEN_bm 0x08 /* External Oscillator Enable bit mask. */
3043 #define OSC_XOSCEN_bp 3 /* External Oscillator Enable bit position. */
3044 
3045 #define OSC_RC32KEN_bm 0x04 /* Internal 32kHz RC Oscillator Enable bit mask. */
3046 #define OSC_RC32KEN_bp 2 /* Internal 32kHz RC Oscillator Enable bit position. */
3047 
3048 #define OSC_RC32MEN_bm 0x02 /* Internal 32MHz RC Oscillator Enable bit mask. */
3049 #define OSC_RC32MEN_bp 1 /* Internal 32MHz RC Oscillator Enable bit position. */
3050 
3051 #define OSC_RC2MEN_bm 0x01 /* Internal 2MHz RC Oscillator Enable bit mask. */
3052 #define OSC_RC2MEN_bp 0 /* Internal 2MHz RC Oscillator Enable bit position. */
3053 
3054 
3055 /* OSC.STATUS bit masks and bit positions */
3056 #define OSC_PLLRDY_bm 0x10 /* PLL Ready bit mask. */
3057 #define OSC_PLLRDY_bp 4 /* PLL Ready bit position. */
3058 
3059 #define OSC_XOSCRDY_bm 0x08 /* External Oscillator Ready bit mask. */
3060 #define OSC_XOSCRDY_bp 3 /* External Oscillator Ready bit position. */
3061 
3062 #define OSC_RC32KRDY_bm 0x04 /* Internal 32kHz RC Oscillator Ready bit mask. */
3063 #define OSC_RC32KRDY_bp 2 /* Internal 32kHz RC Oscillator Ready bit position. */
3064 
3065 #define OSC_RC32MRDY_bm 0x02 /* Internal 32MHz RC Oscillator Ready bit mask. */
3066 #define OSC_RC32MRDY_bp 1 /* Internal 32MHz RC Oscillator Ready bit position. */
3067 
3068 #define OSC_RC2MRDY_bm 0x01 /* Internal 2MHz RC Oscillator Ready bit mask. */
3069 #define OSC_RC2MRDY_bp 0 /* Internal 2MHz RC Oscillator Ready bit position. */
3070 
3071 
3072 /* OSC.XOSCCTRL bit masks and bit positions */
3073 #define OSC_FRQRANGE_gm 0xC0 /* Frequency Range group mask. */
3074 #define OSC_FRQRANGE_gp 6 /* Frequency Range group position. */
3075 #define OSC_FRQRANGE0_bm (1<<6) /* Frequency Range bit 0 mask. */
3076 #define OSC_FRQRANGE0_bp 6 /* Frequency Range bit 0 position. */
3077 #define OSC_FRQRANGE1_bm (1<<7) /* Frequency Range bit 1 mask. */
3078 #define OSC_FRQRANGE1_bp 7 /* Frequency Range bit 1 position. */
3079 
3080 #define OSC_X32KLPM_bm 0x20 /* 32kHz XTAL OSC Low-power Mode bit mask. */
3081 #define OSC_X32KLPM_bp 5 /* 32kHz XTAL OSC Low-power Mode bit position. */
3082 
3083 #define OSC_XOSCSEL_gm 0x0F /* External Oscillator Selection and Startup Time group mask. */
3084 #define OSC_XOSCSEL_gp 0 /* External Oscillator Selection and Startup Time group position. */
3085 #define OSC_XOSCSEL0_bm (1<<0) /* External Oscillator Selection and Startup Time bit 0 mask. */
3086 #define OSC_XOSCSEL0_bp 0 /* External Oscillator Selection and Startup Time bit 0 position. */
3087 #define OSC_XOSCSEL1_bm (1<<1) /* External Oscillator Selection and Startup Time bit 1 mask. */
3088 #define OSC_XOSCSEL1_bp 1 /* External Oscillator Selection and Startup Time bit 1 position. */
3089 #define OSC_XOSCSEL2_bm (1<<2) /* External Oscillator Selection and Startup Time bit 2 mask. */
3090 #define OSC_XOSCSEL2_bp 2 /* External Oscillator Selection and Startup Time bit 2 position. */
3091 #define OSC_XOSCSEL3_bm (1<<3) /* External Oscillator Selection and Startup Time bit 3 mask. */
3092 #define OSC_XOSCSEL3_bp 3 /* External Oscillator Selection and Startup Time bit 3 position. */
3093 
3094 
3095 /* OSC.XOSCFAIL bit masks and bit positions */
3096 #define OSC_XOSCFDIF_bm 0x02 /* Failure Detection Interrupt Flag bit mask. */
3097 #define OSC_XOSCFDIF_bp 1 /* Failure Detection Interrupt Flag bit position. */
3098 
3099 #define OSC_XOSCFDEN_bm 0x01 /* Failure Detection Enable bit mask. */
3100 #define OSC_XOSCFDEN_bp 0 /* Failure Detection Enable bit position. */
3101 
3102 
3103 /* OSC.PLLCTRL bit masks and bit positions */
3104 #define OSC_PLLSRC_gm 0xC0 /* Clock Source group mask. */
3105 #define OSC_PLLSRC_gp 6 /* Clock Source group position. */
3106 #define OSC_PLLSRC0_bm (1<<6) /* Clock Source bit 0 mask. */
3107 #define OSC_PLLSRC0_bp 6 /* Clock Source bit 0 position. */
3108 #define OSC_PLLSRC1_bm (1<<7) /* Clock Source bit 1 mask. */
3109 #define OSC_PLLSRC1_bp 7 /* Clock Source bit 1 position. */
3110 
3111 #define OSC_PLLFAC_gm 0x1F /* Multiplication Factor group mask. */
3112 #define OSC_PLLFAC_gp 0 /* Multiplication Factor group position. */
3113 #define OSC_PLLFAC0_bm (1<<0) /* Multiplication Factor bit 0 mask. */
3114 #define OSC_PLLFAC0_bp 0 /* Multiplication Factor bit 0 position. */
3115 #define OSC_PLLFAC1_bm (1<<1) /* Multiplication Factor bit 1 mask. */
3116 #define OSC_PLLFAC1_bp 1 /* Multiplication Factor bit 1 position. */
3117 #define OSC_PLLFAC2_bm (1<<2) /* Multiplication Factor bit 2 mask. */
3118 #define OSC_PLLFAC2_bp 2 /* Multiplication Factor bit 2 position. */
3119 #define OSC_PLLFAC3_bm (1<<3) /* Multiplication Factor bit 3 mask. */
3120 #define OSC_PLLFAC3_bp 3 /* Multiplication Factor bit 3 position. */
3121 #define OSC_PLLFAC4_bm (1<<4) /* Multiplication Factor bit 4 mask. */
3122 #define OSC_PLLFAC4_bp 4 /* Multiplication Factor bit 4 position. */
3123 
3124 
3125 /* OSC.DFLLCTRL bit masks and bit positions */
3126 #define OSC_RC32MCREF_bm 0x02 /* 32MHz Calibration Reference bit mask. */
3127 #define OSC_RC32MCREF_bp 1 /* 32MHz Calibration Reference bit position. */
3128 
3129 #define OSC_RC2MCREF_bm 0x01 /* 2MHz Calibration Reference bit mask. */
3130 #define OSC_RC2MCREF_bp 0 /* 2MHz Calibration Reference bit position. */
3131 
3132 
3133 /* DFLL - DFLL */
3134 /* DFLL.CTRL bit masks and bit positions */
3135 #define DFLL_ENABLE_bm 0x01 /* DFLL Enable bit mask. */
3136 #define DFLL_ENABLE_bp 0 /* DFLL Enable bit position. */
3137 
3138 
3139 /* DFLL.CALA bit masks and bit positions */
3140 #define DFLL_CALL_gm 0x7F /* DFLL Calibration bits [6:0] group mask. */
3141 #define DFLL_CALL_gp 0 /* DFLL Calibration bits [6:0] group position. */
3142 #define DFLL_CALL0_bm (1<<0) /* DFLL Calibration bits [6:0] bit 0 mask. */
3143 #define DFLL_CALL0_bp 0 /* DFLL Calibration bits [6:0] bit 0 position. */
3144 #define DFLL_CALL1_bm (1<<1) /* DFLL Calibration bits [6:0] bit 1 mask. */
3145 #define DFLL_CALL1_bp 1 /* DFLL Calibration bits [6:0] bit 1 position. */
3146 #define DFLL_CALL2_bm (1<<2) /* DFLL Calibration bits [6:0] bit 2 mask. */
3147 #define DFLL_CALL2_bp 2 /* DFLL Calibration bits [6:0] bit 2 position. */
3148 #define DFLL_CALL3_bm (1<<3) /* DFLL Calibration bits [6:0] bit 3 mask. */
3149 #define DFLL_CALL3_bp 3 /* DFLL Calibration bits [6:0] bit 3 position. */
3150 #define DFLL_CALL4_bm (1<<4) /* DFLL Calibration bits [6:0] bit 4 mask. */
3151 #define DFLL_CALL4_bp 4 /* DFLL Calibration bits [6:0] bit 4 position. */
3152 #define DFLL_CALL5_bm (1<<5) /* DFLL Calibration bits [6:0] bit 5 mask. */
3153 #define DFLL_CALL5_bp 5 /* DFLL Calibration bits [6:0] bit 5 position. */
3154 #define DFLL_CALL6_bm (1<<6) /* DFLL Calibration bits [6:0] bit 6 mask. */
3155 #define DFLL_CALL6_bp 6 /* DFLL Calibration bits [6:0] bit 6 position. */
3156 
3157 
3158 /* DFLL.CALB bit masks and bit positions */
3159 #define DFLL_CALH_gm 0x3F /* DFLL Calibration bits [12:7] group mask. */
3160 #define DFLL_CALH_gp 0 /* DFLL Calibration bits [12:7] group position. */
3161 #define DFLL_CALH0_bm (1<<0) /* DFLL Calibration bits [12:7] bit 0 mask. */
3162 #define DFLL_CALH0_bp 0 /* DFLL Calibration bits [12:7] bit 0 position. */
3163 #define DFLL_CALH1_bm (1<<1) /* DFLL Calibration bits [12:7] bit 1 mask. */
3164 #define DFLL_CALH1_bp 1 /* DFLL Calibration bits [12:7] bit 1 position. */
3165 #define DFLL_CALH2_bm (1<<2) /* DFLL Calibration bits [12:7] bit 2 mask. */
3166 #define DFLL_CALH2_bp 2 /* DFLL Calibration bits [12:7] bit 2 position. */
3167 #define DFLL_CALH3_bm (1<<3) /* DFLL Calibration bits [12:7] bit 3 mask. */
3168 #define DFLL_CALH3_bp 3 /* DFLL Calibration bits [12:7] bit 3 position. */
3169 #define DFLL_CALH4_bm (1<<4) /* DFLL Calibration bits [12:7] bit 4 mask. */
3170 #define DFLL_CALH4_bp 4 /* DFLL Calibration bits [12:7] bit 4 position. */
3171 #define DFLL_CALH5_bm (1<<5) /* DFLL Calibration bits [12:7] bit 5 mask. */
3172 #define DFLL_CALH5_bp 5 /* DFLL Calibration bits [12:7] bit 5 position. */
3173 
3174 
3175 /* RST - Reset */
3176 /* RST.STATUS bit masks and bit positions */
3177 #define RST_SDRF_bm 0x40 /* Spike Detection Reset Flag bit mask. */
3178 #define RST_SDRF_bp 6 /* Spike Detection Reset Flag bit position. */
3179 
3180 #define RST_SRF_bm 0x20 /* Software Reset Flag bit mask. */
3181 #define RST_SRF_bp 5 /* Software Reset Flag bit position. */
3182 
3183 #define RST_PDIRF_bm 0x10 /* Programming and Debug Interface Interface Reset Flag bit mask. */
3184 #define RST_PDIRF_bp 4 /* Programming and Debug Interface Interface Reset Flag bit position. */
3185 
3186 #define RST_WDRF_bm 0x08 /* Watchdog Reset Flag bit mask. */
3187 #define RST_WDRF_bp 3 /* Watchdog Reset Flag bit position. */
3188 
3189 #define RST_BORF_bm 0x04 /* Brown-out Reset Flag bit mask. */
3190 #define RST_BORF_bp 2 /* Brown-out Reset Flag bit position. */
3191 
3192 #define RST_EXTRF_bm 0x02 /* External Reset Flag bit mask. */
3193 #define RST_EXTRF_bp 1 /* External Reset Flag bit position. */
3194 
3195 #define RST_PORF_bm 0x01 /* Power-on Reset Flag bit mask. */
3196 #define RST_PORF_bp 0 /* Power-on Reset Flag bit position. */
3197 
3198 
3199 /* RST.CTRL bit masks and bit positions */
3200 #define RST_SWRST_bm 0x01 /* Software Reset bit mask. */
3201 #define RST_SWRST_bp 0 /* Software Reset bit position. */
3202 
3203 
3204 /* WDT - Watch-Dog Timer */
3205 /* WDT.CTRL bit masks and bit positions */
3206 #define WDT_PER_gm 0x3C /* Period group mask. */
3207 #define WDT_PER_gp 2 /* Period group position. */
3208 #define WDT_PER0_bm (1<<2) /* Period bit 0 mask. */
3209 #define WDT_PER0_bp 2 /* Period bit 0 position. */
3210 #define WDT_PER1_bm (1<<3) /* Period bit 1 mask. */
3211 #define WDT_PER1_bp 3 /* Period bit 1 position. */
3212 #define WDT_PER2_bm (1<<4) /* Period bit 2 mask. */
3213 #define WDT_PER2_bp 4 /* Period bit 2 position. */
3214 #define WDT_PER3_bm (1<<5) /* Period bit 3 mask. */
3215 #define WDT_PER3_bp 5 /* Period bit 3 position. */
3216 
3217 #define WDT_ENABLE_bm 0x02 /* Enable bit mask. */
3218 #define WDT_ENABLE_bp 1 /* Enable bit position. */
3219 
3220 #define WDT_CEN_bm 0x01 /* Change Enable bit mask. */
3221 #define WDT_CEN_bp 0 /* Change Enable bit position. */
3222 
3223 
3224 /* WDT.WINCTRL bit masks and bit positions */
3225 #define WDT_WPER_gm 0x3C /* Windowed Mode Period group mask. */
3226 #define WDT_WPER_gp 2 /* Windowed Mode Period group position. */
3227 #define WDT_WPER0_bm (1<<2) /* Windowed Mode Period bit 0 mask. */
3228 #define WDT_WPER0_bp 2 /* Windowed Mode Period bit 0 position. */
3229 #define WDT_WPER1_bm (1<<3) /* Windowed Mode Period bit 1 mask. */
3230 #define WDT_WPER1_bp 3 /* Windowed Mode Period bit 1 position. */
3231 #define WDT_WPER2_bm (1<<4) /* Windowed Mode Period bit 2 mask. */
3232 #define WDT_WPER2_bp 4 /* Windowed Mode Period bit 2 position. */
3233 #define WDT_WPER3_bm (1<<5) /* Windowed Mode Period bit 3 mask. */
3234 #define WDT_WPER3_bp 5 /* Windowed Mode Period bit 3 position. */
3235 
3236 #define WDT_WEN_bm 0x02 /* Windowed Mode Enable bit mask. */
3237 #define WDT_WEN_bp 1 /* Windowed Mode Enable bit position. */
3238 
3239 #define WDT_WCEN_bm 0x01 /* Windowed Mode Change Enable bit mask. */
3240 #define WDT_WCEN_bp 0 /* Windowed Mode Change Enable bit position. */
3241 
3242 
3243 /* WDT.STATUS bit masks and bit positions */
3244 #define WDT_SYNCBUSY_bm 0x01 /* Syncronization busy bit mask. */
3245 #define WDT_SYNCBUSY_bp 0 /* Syncronization busy bit position. */
3246 
3247 
3248 /* MCU - MCU Control */
3249 /* MCU.MCUCR bit masks and bit positions */
3250 #define MCU_JTAGD_bm 0x01 /* JTAG Disable bit mask. */
3251 #define MCU_JTAGD_bp 0 /* JTAG Disable bit position. */
3252 
3253 
3254 /* MCU.EVSYSLOCK bit masks and bit positions */
3255 #define MCU_EVSYS1LOCK_bm 0x10 /* Event Channel 4-7 Lock bit mask. */
3256 #define MCU_EVSYS1LOCK_bp 4 /* Event Channel 4-7 Lock bit position. */
3257 
3258 #define MCU_EVSYS0LOCK_bm 0x01 /* Event Channel 0-3 Lock bit mask. */
3259 #define MCU_EVSYS0LOCK_bp 0 /* Event Channel 0-3 Lock bit position. */
3260 
3261 
3262 /* MCU.AWEXLOCK bit masks and bit positions */
3263 #define MCU_AWEXELOCK_bm 0x04 /* AWeX on T/C E0 Lock bit mask. */
3264 #define MCU_AWEXELOCK_bp 2 /* AWeX on T/C E0 Lock bit position. */
3265 
3266 #define MCU_AWEXCLOCK_bm 0x01 /* AWeX on T/C C0 Lock bit mask. */
3267 #define MCU_AWEXCLOCK_bp 0 /* AWeX on T/C C0 Lock bit position. */
3268 
3269 
3270 /* PMIC - Programmable Multi-level Interrupt Controller */
3271 /* PMIC.STATUS bit masks and bit positions */
3272 #define PMIC_NMIEX_bm 0x80 /* Non-maskable Interrupt Executing bit mask. */
3273 #define PMIC_NMIEX_bp 7 /* Non-maskable Interrupt Executing bit position. */
3274 
3275 #define PMIC_HILVLEX_bm 0x04 /* High Level Interrupt Executing bit mask. */
3276 #define PMIC_HILVLEX_bp 2 /* High Level Interrupt Executing bit position. */
3277 
3278 #define PMIC_MEDLVLEX_bm 0x02 /* Medium Level Interrupt Executing bit mask. */
3279 #define PMIC_MEDLVLEX_bp 1 /* Medium Level Interrupt Executing bit position. */
3280 
3281 #define PMIC_LOLVLEX_bm 0x01 /* Low Level Interrupt Executing bit mask. */
3282 #define PMIC_LOLVLEX_bp 0 /* Low Level Interrupt Executing bit position. */
3283 
3284 
3285 /* PMIC.CTRL bit masks and bit positions */
3286 #define PMIC_RREN_bm 0x80 /* Round-Robin Priority Enable bit mask. */
3287 #define PMIC_RREN_bp 7 /* Round-Robin Priority Enable bit position. */
3288 
3289 #define PMIC_IVSEL_bm 0x40 /* Interrupt Vector Select bit mask. */
3290 #define PMIC_IVSEL_bp 6 /* Interrupt Vector Select bit position. */
3291 
3292 #define PMIC_HILVLEN_bm 0x04 /* High Level Enable bit mask. */
3293 #define PMIC_HILVLEN_bp 2 /* High Level Enable bit position. */
3294 
3295 #define PMIC_MEDLVLEN_bm 0x02 /* Medium Level Enable bit mask. */
3296 #define PMIC_MEDLVLEN_bp 1 /* Medium Level Enable bit position. */
3297 
3298 #define PMIC_LOLVLEN_bm 0x01 /* Low Level Enable bit mask. */
3299 #define PMIC_LOLVLEN_bp 0 /* Low Level Enable bit position. */
3300 
3301 
3302 /* EVSYS - Event System */
3303 /* EVSYS.CH0MUX bit masks and bit positions */
3304 #define EVSYS_CHMUX_gm 0xFF /* Event Channel 0 Multiplexer group mask. */
3305 #define EVSYS_CHMUX_gp 0 /* Event Channel 0 Multiplexer group position. */
3306 #define EVSYS_CHMUX0_bm (1<<0) /* Event Channel 0 Multiplexer bit 0 mask. */
3307 #define EVSYS_CHMUX0_bp 0 /* Event Channel 0 Multiplexer bit 0 position. */
3308 #define EVSYS_CHMUX1_bm (1<<1) /* Event Channel 0 Multiplexer bit 1 mask. */
3309 #define EVSYS_CHMUX1_bp 1 /* Event Channel 0 Multiplexer bit 1 position. */
3310 #define EVSYS_CHMUX2_bm (1<<2) /* Event Channel 0 Multiplexer bit 2 mask. */
3311 #define EVSYS_CHMUX2_bp 2 /* Event Channel 0 Multiplexer bit 2 position. */
3312 #define EVSYS_CHMUX3_bm (1<<3) /* Event Channel 0 Multiplexer bit 3 mask. */
3313 #define EVSYS_CHMUX3_bp 3 /* Event Channel 0 Multiplexer bit 3 position. */
3314 #define EVSYS_CHMUX4_bm (1<<4) /* Event Channel 0 Multiplexer bit 4 mask. */
3315 #define EVSYS_CHMUX4_bp 4 /* Event Channel 0 Multiplexer bit 4 position. */
3316 #define EVSYS_CHMUX5_bm (1<<5) /* Event Channel 0 Multiplexer bit 5 mask. */
3317 #define EVSYS_CHMUX5_bp 5 /* Event Channel 0 Multiplexer bit 5 position. */
3318 #define EVSYS_CHMUX6_bm (1<<6) /* Event Channel 0 Multiplexer bit 6 mask. */
3319 #define EVSYS_CHMUX6_bp 6 /* Event Channel 0 Multiplexer bit 6 position. */
3320 #define EVSYS_CHMUX7_bm (1<<7) /* Event Channel 0 Multiplexer bit 7 mask. */
3321 #define EVSYS_CHMUX7_bp 7 /* Event Channel 0 Multiplexer bit 7 position. */
3322 
3323 
3324 /* EVSYS.CH1MUX bit masks and bit positions */
3325 /* EVSYS_CHMUX_gm Predefined. */
3326 /* EVSYS_CHMUX_gp Predefined. */
3327 /* EVSYS_CHMUX0_bm Predefined. */
3328 /* EVSYS_CHMUX0_bp Predefined. */
3329 /* EVSYS_CHMUX1_bm Predefined. */
3330 /* EVSYS_CHMUX1_bp Predefined. */
3331 /* EVSYS_CHMUX2_bm Predefined. */
3332 /* EVSYS_CHMUX2_bp Predefined. */
3333 /* EVSYS_CHMUX3_bm Predefined. */
3334 /* EVSYS_CHMUX3_bp Predefined. */
3335 /* EVSYS_CHMUX4_bm Predefined. */
3336 /* EVSYS_CHMUX4_bp Predefined. */
3337 /* EVSYS_CHMUX5_bm Predefined. */
3338 /* EVSYS_CHMUX5_bp Predefined. */
3339 /* EVSYS_CHMUX6_bm Predefined. */
3340 /* EVSYS_CHMUX6_bp Predefined. */
3341 /* EVSYS_CHMUX7_bm Predefined. */
3342 /* EVSYS_CHMUX7_bp Predefined. */
3343 
3344 
3345 /* EVSYS.CH2MUX bit masks and bit positions */
3346 /* EVSYS_CHMUX_gm Predefined. */
3347 /* EVSYS_CHMUX_gp Predefined. */
3348 /* EVSYS_CHMUX0_bm Predefined. */
3349 /* EVSYS_CHMUX0_bp Predefined. */
3350 /* EVSYS_CHMUX1_bm Predefined. */
3351 /* EVSYS_CHMUX1_bp Predefined. */
3352 /* EVSYS_CHMUX2_bm Predefined. */
3353 /* EVSYS_CHMUX2_bp Predefined. */
3354 /* EVSYS_CHMUX3_bm Predefined. */
3355 /* EVSYS_CHMUX3_bp Predefined. */
3356 /* EVSYS_CHMUX4_bm Predefined. */
3357 /* EVSYS_CHMUX4_bp Predefined. */
3358 /* EVSYS_CHMUX5_bm Predefined. */
3359 /* EVSYS_CHMUX5_bp Predefined. */
3360 /* EVSYS_CHMUX6_bm Predefined. */
3361 /* EVSYS_CHMUX6_bp Predefined. */
3362 /* EVSYS_CHMUX7_bm Predefined. */
3363 /* EVSYS_CHMUX7_bp Predefined. */
3364 
3365 
3366 /* EVSYS.CH3MUX bit masks and bit positions */
3367 /* EVSYS_CHMUX_gm Predefined. */
3368 /* EVSYS_CHMUX_gp Predefined. */
3369 /* EVSYS_CHMUX0_bm Predefined. */
3370 /* EVSYS_CHMUX0_bp Predefined. */
3371 /* EVSYS_CHMUX1_bm Predefined. */
3372 /* EVSYS_CHMUX1_bp Predefined. */
3373 /* EVSYS_CHMUX2_bm Predefined. */
3374 /* EVSYS_CHMUX2_bp Predefined. */
3375 /* EVSYS_CHMUX3_bm Predefined. */
3376 /* EVSYS_CHMUX3_bp Predefined. */
3377 /* EVSYS_CHMUX4_bm Predefined. */
3378 /* EVSYS_CHMUX4_bp Predefined. */
3379 /* EVSYS_CHMUX5_bm Predefined. */
3380 /* EVSYS_CHMUX5_bp Predefined. */
3381 /* EVSYS_CHMUX6_bm Predefined. */
3382 /* EVSYS_CHMUX6_bp Predefined. */
3383 /* EVSYS_CHMUX7_bm Predefined. */
3384 /* EVSYS_CHMUX7_bp Predefined. */
3385 
3386 
3387 /* EVSYS.CH0CTRL bit masks and bit positions */
3388 #define EVSYS_QDIRM_gm 0x60 /* Quadrature Decoder Index Recognition Mode group mask. */
3389 #define EVSYS_QDIRM_gp 5 /* Quadrature Decoder Index Recognition Mode group position. */
3390 #define EVSYS_QDIRM0_bm (1<<5) /* Quadrature Decoder Index Recognition Mode bit 0 mask. */
3391 #define EVSYS_QDIRM0_bp 5 /* Quadrature Decoder Index Recognition Mode bit 0 position. */
3392 #define EVSYS_QDIRM1_bm (1<<6) /* Quadrature Decoder Index Recognition Mode bit 1 mask. */
3393 #define EVSYS_QDIRM1_bp 6 /* Quadrature Decoder Index Recognition Mode bit 1 position. */
3394 
3395 #define EVSYS_QDIEN_bm 0x10 /* Quadrature Decoder Index Enable bit mask. */
3396 #define EVSYS_QDIEN_bp 4 /* Quadrature Decoder Index Enable bit position. */
3397 
3398 #define EVSYS_QDEN_bm 0x08 /* Quadrature Decoder Enable bit mask. */
3399 #define EVSYS_QDEN_bp 3 /* Quadrature Decoder Enable bit position. */
3400 
3401 #define EVSYS_DIGFILT_gm 0x07 /* Digital Filter group mask. */
3402 #define EVSYS_DIGFILT_gp 0 /* Digital Filter group position. */
3403 #define EVSYS_DIGFILT0_bm (1<<0) /* Digital Filter bit 0 mask. */
3404 #define EVSYS_DIGFILT0_bp 0 /* Digital Filter bit 0 position. */
3405 #define EVSYS_DIGFILT1_bm (1<<1) /* Digital Filter bit 1 mask. */
3406 #define EVSYS_DIGFILT1_bp 1 /* Digital Filter bit 1 position. */
3407 #define EVSYS_DIGFILT2_bm (1<<2) /* Digital Filter bit 2 mask. */
3408 #define EVSYS_DIGFILT2_bp 2 /* Digital Filter bit 2 position. */
3409 
3410 
3411 /* EVSYS.CH1CTRL bit masks and bit positions */
3412 /* EVSYS_DIGFILT_gm Predefined. */
3413 /* EVSYS_DIGFILT_gp Predefined. */
3414 /* EVSYS_DIGFILT0_bm Predefined. */
3415 /* EVSYS_DIGFILT0_bp Predefined. */
3416 /* EVSYS_DIGFILT1_bm Predefined. */
3417 /* EVSYS_DIGFILT1_bp Predefined. */
3418 /* EVSYS_DIGFILT2_bm Predefined. */
3419 /* EVSYS_DIGFILT2_bp Predefined. */
3420 
3421 
3422 /* EVSYS.CH2CTRL bit masks and bit positions */
3423 /* EVSYS_QDIRM_gm Predefined. */
3424 /* EVSYS_QDIRM_gp Predefined. */
3425 /* EVSYS_QDIRM0_bm Predefined. */
3426 /* EVSYS_QDIRM0_bp Predefined. */
3427 /* EVSYS_QDIRM1_bm Predefined. */
3428 /* EVSYS_QDIRM1_bp Predefined. */
3429 
3430 /* EVSYS_QDIEN_bm Predefined. */
3431 /* EVSYS_QDIEN_bp Predefined. */
3432 
3433 /* EVSYS_QDEN_bm Predefined. */
3434 /* EVSYS_QDEN_bp Predefined. */
3435 
3436 /* EVSYS_DIGFILT_gm Predefined. */
3437 /* EVSYS_DIGFILT_gp Predefined. */
3438 /* EVSYS_DIGFILT0_bm Predefined. */
3439 /* EVSYS_DIGFILT0_bp Predefined. */
3440 /* EVSYS_DIGFILT1_bm Predefined. */
3441 /* EVSYS_DIGFILT1_bp Predefined. */
3442 /* EVSYS_DIGFILT2_bm Predefined. */
3443 /* EVSYS_DIGFILT2_bp Predefined. */
3444 
3445 
3446 /* EVSYS.CH3CTRL bit masks and bit positions */
3447 /* EVSYS_DIGFILT_gm Predefined. */
3448 /* EVSYS_DIGFILT_gp Predefined. */
3449 /* EVSYS_DIGFILT0_bm Predefined. */
3450 /* EVSYS_DIGFILT0_bp Predefined. */
3451 /* EVSYS_DIGFILT1_bm Predefined. */
3452 /* EVSYS_DIGFILT1_bp Predefined. */
3453 /* EVSYS_DIGFILT2_bm Predefined. */
3454 /* EVSYS_DIGFILT2_bp Predefined. */
3455 
3456 
3457 /* NVM - Non Volatile Memory Controller */
3458 /* NVM.CMD bit masks and bit positions */
3459 #define NVM_CMD_gm 0xFF /* Command group mask. */
3460 #define NVM_CMD_gp 0 /* Command group position. */
3461 #define NVM_CMD0_bm (1<<0) /* Command bit 0 mask. */
3462 #define NVM_CMD0_bp 0 /* Command bit 0 position. */
3463 #define NVM_CMD1_bm (1<<1) /* Command bit 1 mask. */
3464 #define NVM_CMD1_bp 1 /* Command bit 1 position. */
3465 #define NVM_CMD2_bm (1<<2) /* Command bit 2 mask. */
3466 #define NVM_CMD2_bp 2 /* Command bit 2 position. */
3467 #define NVM_CMD3_bm (1<<3) /* Command bit 3 mask. */
3468 #define NVM_CMD3_bp 3 /* Command bit 3 position. */
3469 #define NVM_CMD4_bm (1<<4) /* Command bit 4 mask. */
3470 #define NVM_CMD4_bp 4 /* Command bit 4 position. */
3471 #define NVM_CMD5_bm (1<<5) /* Command bit 5 mask. */
3472 #define NVM_CMD5_bp 5 /* Command bit 5 position. */
3473 #define NVM_CMD6_bm (1<<6) /* Command bit 6 mask. */
3474 #define NVM_CMD6_bp 6 /* Command bit 6 position. */
3475 #define NVM_CMD7_bm (1<<7) /* Command bit 7 mask. */
3476 #define NVM_CMD7_bp 7 /* Command bit 7 position. */
3477 
3478 
3479 /* NVM.CTRLA bit masks and bit positions */
3480 #define NVM_CMDEX_bm 0x01 /* Command Execute bit mask. */
3481 #define NVM_CMDEX_bp 0 /* Command Execute bit position. */
3482 
3483 
3484 /* NVM.CTRLB bit masks and bit positions */
3485 #define NVM_EEMAPEN_bm 0x08 /* EEPROM Mapping Enable bit mask. */
3486 #define NVM_EEMAPEN_bp 3 /* EEPROM Mapping Enable bit position. */
3487 
3488 #define NVM_FPRM_bm 0x04 /* Flash Power Reduction Enable bit mask. */
3489 #define NVM_FPRM_bp 2 /* Flash Power Reduction Enable bit position. */
3490 
3491 #define NVM_EPRM_bm 0x02 /* EEPROM Power Reduction Enable bit mask. */
3492 #define NVM_EPRM_bp 1 /* EEPROM Power Reduction Enable bit position. */
3493 
3494 #define NVM_SPMLOCK_bm 0x01 /* SPM Lock bit mask. */
3495 #define NVM_SPMLOCK_bp 0 /* SPM Lock bit position. */
3496 
3497 
3498 /* NVM.INTCTRL bit masks and bit positions */
3499 #define NVM_SPMLVL_gm 0x0C /* SPM Interrupt Level group mask. */
3500 #define NVM_SPMLVL_gp 2 /* SPM Interrupt Level group position. */
3501 #define NVM_SPMLVL0_bm (1<<2) /* SPM Interrupt Level bit 0 mask. */
3502 #define NVM_SPMLVL0_bp 2 /* SPM Interrupt Level bit 0 position. */
3503 #define NVM_SPMLVL1_bm (1<<3) /* SPM Interrupt Level bit 1 mask. */
3504 #define NVM_SPMLVL1_bp 3 /* SPM Interrupt Level bit 1 position. */
3505 
3506 #define NVM_EELVL_gm 0x03 /* EEPROM Interrupt Level group mask. */
3507 #define NVM_EELVL_gp 0 /* EEPROM Interrupt Level group position. */
3508 #define NVM_EELVL0_bm (1<<0) /* EEPROM Interrupt Level bit 0 mask. */
3509 #define NVM_EELVL0_bp 0 /* EEPROM Interrupt Level bit 0 position. */
3510 #define NVM_EELVL1_bm (1<<1) /* EEPROM Interrupt Level bit 1 mask. */
3511 #define NVM_EELVL1_bp 1 /* EEPROM Interrupt Level bit 1 position. */
3512 
3513 
3514 /* NVM.STATUS bit masks and bit positions */
3515 #define NVM_NVMBUSY_bm 0x80 /* Non-volatile Memory Busy bit mask. */
3516 #define NVM_NVMBUSY_bp 7 /* Non-volatile Memory Busy bit position. */
3517 
3518 #define NVM_FBUSY_bm 0x40 /* Flash Memory Busy bit mask. */
3519 #define NVM_FBUSY_bp 6 /* Flash Memory Busy bit position. */
3520 
3521 #define NVM_EELOAD_bm 0x02 /* EEPROM Page Buffer Active Loading bit mask. */
3522 #define NVM_EELOAD_bp 1 /* EEPROM Page Buffer Active Loading bit position. */
3523 
3524 #define NVM_FLOAD_bm 0x01 /* Flash Page Buffer Active Loading bit mask. */
3525 #define NVM_FLOAD_bp 0 /* Flash Page Buffer Active Loading bit position. */
3526 
3527 
3528 /* NVM.LOCKBITS bit masks and bit positions */
3529 #define NVM_BLBB_gm 0xC0 /* Boot Lock Bits - Boot Section group mask. */
3530 #define NVM_BLBB_gp 6 /* Boot Lock Bits - Boot Section group position. */
3531 #define NVM_BLBB0_bm (1<<6) /* Boot Lock Bits - Boot Section bit 0 mask. */
3532 #define NVM_BLBB0_bp 6 /* Boot Lock Bits - Boot Section bit 0 position. */
3533 #define NVM_BLBB1_bm (1<<7) /* Boot Lock Bits - Boot Section bit 1 mask. */
3534 #define NVM_BLBB1_bp 7 /* Boot Lock Bits - Boot Section bit 1 position. */
3535 
3536 #define NVM_BLBA_gm 0x30 /* Boot Lock Bits - Application Section group mask. */
3537 #define NVM_BLBA_gp 4 /* Boot Lock Bits - Application Section group position. */
3538 #define NVM_BLBA0_bm (1<<4) /* Boot Lock Bits - Application Section bit 0 mask. */
3539 #define NVM_BLBA0_bp 4 /* Boot Lock Bits - Application Section bit 0 position. */
3540 #define NVM_BLBA1_bm (1<<5) /* Boot Lock Bits - Application Section bit 1 mask. */
3541 #define NVM_BLBA1_bp 5 /* Boot Lock Bits - Application Section bit 1 position. */
3542 
3543 #define NVM_BLBAT_gm 0x0C /* Boot Lock Bits - Application Table group mask. */
3544 #define NVM_BLBAT_gp 2 /* Boot Lock Bits - Application Table group position. */
3545 #define NVM_BLBAT0_bm (1<<2) /* Boot Lock Bits - Application Table bit 0 mask. */
3546 #define NVM_BLBAT0_bp 2 /* Boot Lock Bits - Application Table bit 0 position. */
3547 #define NVM_BLBAT1_bm (1<<3) /* Boot Lock Bits - Application Table bit 1 mask. */
3548 #define NVM_BLBAT1_bp 3 /* Boot Lock Bits - Application Table bit 1 position. */
3549 
3550 #define NVM_LB_gm 0x03 /* Lock Bits group mask. */
3551 #define NVM_LB_gp 0 /* Lock Bits group position. */
3552 #define NVM_LB0_bm (1<<0) /* Lock Bits bit 0 mask. */
3553 #define NVM_LB0_bp 0 /* Lock Bits bit 0 position. */
3554 #define NVM_LB1_bm (1<<1) /* Lock Bits bit 1 mask. */
3555 #define NVM_LB1_bp 1 /* Lock Bits bit 1 position. */
3556 
3557 
3558 /* NVM_LOCKBITS.LOCKBITS bit masks and bit positions */
3559 #define NVM_LOCKBITS_BLBB_gm 0xC0 /* Boot Lock Bits - Boot Section group mask. */
3560 #define NVM_LOCKBITS_BLBB_gp 6 /* Boot Lock Bits - Boot Section group position. */
3561 #define NVM_LOCKBITS_BLBB0_bm (1<<6) /* Boot Lock Bits - Boot Section bit 0 mask. */
3562 #define NVM_LOCKBITS_BLBB0_bp 6 /* Boot Lock Bits - Boot Section bit 0 position. */
3563 #define NVM_LOCKBITS_BLBB1_bm (1<<7) /* Boot Lock Bits - Boot Section bit 1 mask. */
3564 #define NVM_LOCKBITS_BLBB1_bp 7 /* Boot Lock Bits - Boot Section bit 1 position. */
3565 
3566 #define NVM_LOCKBITS_BLBA_gm 0x30 /* Boot Lock Bits - Application Section group mask. */
3567 #define NVM_LOCKBITS_BLBA_gp 4 /* Boot Lock Bits - Application Section group position. */
3568 #define NVM_LOCKBITS_BLBA0_bm (1<<4) /* Boot Lock Bits - Application Section bit 0 mask. */
3569 #define NVM_LOCKBITS_BLBA0_bp 4 /* Boot Lock Bits - Application Section bit 0 position. */
3570 #define NVM_LOCKBITS_BLBA1_bm (1<<5) /* Boot Lock Bits - Application Section bit 1 mask. */
3571 #define NVM_LOCKBITS_BLBA1_bp 5 /* Boot Lock Bits - Application Section bit 1 position. */
3572 
3573 #define NVM_LOCKBITS_BLBAT_gm 0x0C /* Boot Lock Bits - Application Table group mask. */
3574 #define NVM_LOCKBITS_BLBAT_gp 2 /* Boot Lock Bits - Application Table group position. */
3575 #define NVM_LOCKBITS_BLBAT0_bm (1<<2) /* Boot Lock Bits - Application Table bit 0 mask. */
3576 #define NVM_LOCKBITS_BLBAT0_bp 2 /* Boot Lock Bits - Application Table bit 0 position. */
3577 #define NVM_LOCKBITS_BLBAT1_bm (1<<3) /* Boot Lock Bits - Application Table bit 1 mask. */
3578 #define NVM_LOCKBITS_BLBAT1_bp 3 /* Boot Lock Bits - Application Table bit 1 position. */
3579 
3580 #define NVM_LOCKBITS_LB_gm 0x03 /* Lock Bits group mask. */
3581 #define NVM_LOCKBITS_LB_gp 0 /* Lock Bits group position. */
3582 #define NVM_LOCKBITS_LB0_bm (1<<0) /* Lock Bits bit 0 mask. */
3583 #define NVM_LOCKBITS_LB0_bp 0 /* Lock Bits bit 0 position. */
3584 #define NVM_LOCKBITS_LB1_bm (1<<1) /* Lock Bits bit 1 mask. */
3585 #define NVM_LOCKBITS_LB1_bp 1 /* Lock Bits bit 1 position. */
3586 
3587 
3588 /* NVM_FUSES.FUSEBYTE0 bit masks and bit positions */
3589 #define NVM_FUSES_USERID_gm 0xFF /* User ID group mask. */
3590 #define NVM_FUSES_USERID_gp 0 /* User ID group position. */
3591 #define NVM_FUSES_USERID0_bm (1<<0) /* User ID bit 0 mask. */
3592 #define NVM_FUSES_USERID0_bp 0 /* User ID bit 0 position. */
3593 #define NVM_FUSES_USERID1_bm (1<<1) /* User ID bit 1 mask. */
3594 #define NVM_FUSES_USERID1_bp 1 /* User ID bit 1 position. */
3595 #define NVM_FUSES_USERID2_bm (1<<2) /* User ID bit 2 mask. */
3596 #define NVM_FUSES_USERID2_bp 2 /* User ID bit 2 position. */
3597 #define NVM_FUSES_USERID3_bm (1<<3) /* User ID bit 3 mask. */
3598 #define NVM_FUSES_USERID3_bp 3 /* User ID bit 3 position. */
3599 #define NVM_FUSES_USERID4_bm (1<<4) /* User ID bit 4 mask. */
3600 #define NVM_FUSES_USERID4_bp 4 /* User ID bit 4 position. */
3601 #define NVM_FUSES_USERID5_bm (1<<5) /* User ID bit 5 mask. */
3602 #define NVM_FUSES_USERID5_bp 5 /* User ID bit 5 position. */
3603 #define NVM_FUSES_USERID6_bm (1<<6) /* User ID bit 6 mask. */
3604 #define NVM_FUSES_USERID6_bp 6 /* User ID bit 6 position. */
3605 #define NVM_FUSES_USERID7_bm (1<<7) /* User ID bit 7 mask. */
3606 #define NVM_FUSES_USERID7_bp 7 /* User ID bit 7 position. */
3607 
3608 
3609 /* NVM_FUSES.FUSEBYTE1 bit masks and bit positions */
3610 #define NVM_FUSES_WDWP_gm 0xF0 /* Watchdog Window Timeout Period group mask. */
3611 #define NVM_FUSES_WDWP_gp 4 /* Watchdog Window Timeout Period group position. */
3612 #define NVM_FUSES_WDWP0_bm (1<<4) /* Watchdog Window Timeout Period bit 0 mask. */
3613 #define NVM_FUSES_WDWP0_bp 4 /* Watchdog Window Timeout Period bit 0 position. */
3614 #define NVM_FUSES_WDWP1_bm (1<<5) /* Watchdog Window Timeout Period bit 1 mask. */
3615 #define NVM_FUSES_WDWP1_bp 5 /* Watchdog Window Timeout Period bit 1 position. */
3616 #define NVM_FUSES_WDWP2_bm (1<<6) /* Watchdog Window Timeout Period bit 2 mask. */
3617 #define NVM_FUSES_WDWP2_bp 6 /* Watchdog Window Timeout Period bit 2 position. */
3618 #define NVM_FUSES_WDWP3_bm (1<<7) /* Watchdog Window Timeout Period bit 3 mask. */
3619 #define NVM_FUSES_WDWP3_bp 7 /* Watchdog Window Timeout Period bit 3 position. */
3620 
3621 #define NVM_FUSES_WDP_gm 0x0F /* Watchdog Timeout Period group mask. */
3622 #define NVM_FUSES_WDP_gp 0 /* Watchdog Timeout Period group position. */
3623 #define NVM_FUSES_WDP0_bm (1<<0) /* Watchdog Timeout Period bit 0 mask. */
3624 #define NVM_FUSES_WDP0_bp 0 /* Watchdog Timeout Period bit 0 position. */
3625 #define NVM_FUSES_WDP1_bm (1<<1) /* Watchdog Timeout Period bit 1 mask. */
3626 #define NVM_FUSES_WDP1_bp 1 /* Watchdog Timeout Period bit 1 position. */
3627 #define NVM_FUSES_WDP2_bm (1<<2) /* Watchdog Timeout Period bit 2 mask. */
3628 #define NVM_FUSES_WDP2_bp 2 /* Watchdog Timeout Period bit 2 position. */
3629 #define NVM_FUSES_WDP3_bm (1<<3) /* Watchdog Timeout Period bit 3 mask. */
3630 #define NVM_FUSES_WDP3_bp 3 /* Watchdog Timeout Period bit 3 position. */
3631 
3632 
3633 /* NVM_FUSES.FUSEBYTE2 bit masks and bit positions */
3634 #define NVM_FUSES_DVSDON_bm 0x80 /* Spike Detector Enable bit mask. */
3635 #define NVM_FUSES_DVSDON_bp 7 /* Spike Detector Enable bit position. */
3636 
3637 #define NVM_FUSES_BOOTRST_bm 0x40 /* Boot Loader Section Reset Vector bit mask. */
3638 #define NVM_FUSES_BOOTRST_bp 6 /* Boot Loader Section Reset Vector bit position. */
3639 
3640 #define NVM_FUSES_BODPD_gm 0x03 /* BOD Operation in Power-Down Mode group mask. */
3641 #define NVM_FUSES_BODPD_gp 0 /* BOD Operation in Power-Down Mode group position. */
3642 #define NVM_FUSES_BODPD0_bm (1<<0) /* BOD Operation in Power-Down Mode bit 0 mask. */
3643 #define NVM_FUSES_BODPD0_bp 0 /* BOD Operation in Power-Down Mode bit 0 position. */
3644 #define NVM_FUSES_BODPD1_bm (1<<1) /* BOD Operation in Power-Down Mode bit 1 mask. */
3645 #define NVM_FUSES_BODPD1_bp 1 /* BOD Operation in Power-Down Mode bit 1 position. */
3646 
3647 
3648 /* NVM_FUSES.FUSEBYTE4 bit masks and bit positions */
3649 #define NVM_FUSES_SUT_gm 0x0C /* Start-up Time group mask. */
3650 #define NVM_FUSES_SUT_gp 2 /* Start-up Time group position. */
3651 #define NVM_FUSES_SUT0_bm (1<<2) /* Start-up Time bit 0 mask. */
3652 #define NVM_FUSES_SUT0_bp 2 /* Start-up Time bit 0 position. */
3653 #define NVM_FUSES_SUT1_bm (1<<3) /* Start-up Time bit 1 mask. */
3654 #define NVM_FUSES_SUT1_bp 3 /* Start-up Time bit 1 position. */
3655 
3656 #define NVM_FUSES_WDLOCK_bm 0x02 /* Watchdog Timer Lock bit mask. */
3657 #define NVM_FUSES_WDLOCK_bp 1 /* Watchdog Timer Lock bit position. */
3658 
3659 
3660 /* NVM_FUSES.FUSEBYTE5 bit masks and bit positions */
3661 #define NVM_FUSES_BODACT_gm 0x30 /* BOD Operation in Active Mode group mask. */
3662 #define NVM_FUSES_BODACT_gp 4 /* BOD Operation in Active Mode group position. */
3663 #define NVM_FUSES_BODACT0_bm (1<<4) /* BOD Operation in Active Mode bit 0 mask. */
3664 #define NVM_FUSES_BODACT0_bp 4 /* BOD Operation in Active Mode bit 0 position. */
3665 #define NVM_FUSES_BODACT1_bm (1<<5) /* BOD Operation in Active Mode bit 1 mask. */
3666 #define NVM_FUSES_BODACT1_bp 5 /* BOD Operation in Active Mode bit 1 position. */
3667 
3668 #define NVM_FUSES_EESAVE_bm 0x08 /* Preserve EEPROM Through Chip Erase bit mask. */
3669 #define NVM_FUSES_EESAVE_bp 3 /* Preserve EEPROM Through Chip Erase bit position. */
3670 
3671 #define NVM_FUSES_BODLVL_gm 0x07 /* Brown Out Detection Voltage Level group mask. */
3672 #define NVM_FUSES_BODLVL_gp 0 /* Brown Out Detection Voltage Level group position. */
3673 #define NVM_FUSES_BODLVL0_bm (1<<0) /* Brown Out Detection Voltage Level bit 0 mask. */
3674 #define NVM_FUSES_BODLVL0_bp 0 /* Brown Out Detection Voltage Level bit 0 position. */
3675 #define NVM_FUSES_BODLVL1_bm (1<<1) /* Brown Out Detection Voltage Level bit 1 mask. */
3676 #define NVM_FUSES_BODLVL1_bp 1 /* Brown Out Detection Voltage Level bit 1 position. */
3677 #define NVM_FUSES_BODLVL2_bm (1<<2) /* Brown Out Detection Voltage Level bit 2 mask. */
3678 #define NVM_FUSES_BODLVL2_bp 2 /* Brown Out Detection Voltage Level bit 2 position. */
3679 
3680 
3681 /* AC - Analog Comparator */
3682 /* AC.AC0CTRL bit masks and bit positions */
3683 #define AC_INTMODE_gm 0xC0 /* Interrupt Mode group mask. */
3684 #define AC_INTMODE_gp 6 /* Interrupt Mode group position. */
3685 #define AC_INTMODE0_bm (1<<6) /* Interrupt Mode bit 0 mask. */
3686 #define AC_INTMODE0_bp 6 /* Interrupt Mode bit 0 position. */
3687 #define AC_INTMODE1_bm (1<<7) /* Interrupt Mode bit 1 mask. */
3688 #define AC_INTMODE1_bp 7 /* Interrupt Mode bit 1 position. */
3689 
3690 #define AC_INTLVL_gm 0x30 /* Interrupt Level group mask. */
3691 #define AC_INTLVL_gp 4 /* Interrupt Level group position. */
3692 #define AC_INTLVL0_bm (1<<4) /* Interrupt Level bit 0 mask. */
3693 #define AC_INTLVL0_bp 4 /* Interrupt Level bit 0 position. */
3694 #define AC_INTLVL1_bm (1<<5) /* Interrupt Level bit 1 mask. */
3695 #define AC_INTLVL1_bp 5 /* Interrupt Level bit 1 position. */
3696 
3697 #define AC_HSMODE_bm 0x08 /* High-speed Mode bit mask. */
3698 #define AC_HSMODE_bp 3 /* High-speed Mode bit position. */
3699 
3700 #define AC_HYSMODE_gm 0x06 /* Hysteresis Mode group mask. */
3701 #define AC_HYSMODE_gp 1 /* Hysteresis Mode group position. */
3702 #define AC_HYSMODE0_bm (1<<1) /* Hysteresis Mode bit 0 mask. */
3703 #define AC_HYSMODE0_bp 1 /* Hysteresis Mode bit 0 position. */
3704 #define AC_HYSMODE1_bm (1<<2) /* Hysteresis Mode bit 1 mask. */
3705 #define AC_HYSMODE1_bp 2 /* Hysteresis Mode bit 1 position. */
3706 
3707 #define AC_ENABLE_bm 0x01 /* Enable bit mask. */
3708 #define AC_ENABLE_bp 0 /* Enable bit position. */
3709 
3710 
3711 /* AC.AC1CTRL bit masks and bit positions */
3712 /* AC_INTMODE_gm Predefined. */
3713 /* AC_INTMODE_gp Predefined. */
3714 /* AC_INTMODE0_bm Predefined. */
3715 /* AC_INTMODE0_bp Predefined. */
3716 /* AC_INTMODE1_bm Predefined. */
3717 /* AC_INTMODE1_bp Predefined. */
3718 
3719 /* AC_INTLVL_gm Predefined. */
3720 /* AC_INTLVL_gp Predefined. */
3721 /* AC_INTLVL0_bm Predefined. */
3722 /* AC_INTLVL0_bp Predefined. */
3723 /* AC_INTLVL1_bm Predefined. */
3724 /* AC_INTLVL1_bp Predefined. */
3725 
3726 /* AC_HSMODE_bm Predefined. */
3727 /* AC_HSMODE_bp Predefined. */
3728 
3729 /* AC_HYSMODE_gm Predefined. */
3730 /* AC_HYSMODE_gp Predefined. */
3731 /* AC_HYSMODE0_bm Predefined. */
3732 /* AC_HYSMODE0_bp Predefined. */
3733 /* AC_HYSMODE1_bm Predefined. */
3734 /* AC_HYSMODE1_bp Predefined. */
3735 
3736 /* AC_ENABLE_bm Predefined. */
3737 /* AC_ENABLE_bp Predefined. */
3738 
3739 
3740 /* AC.AC0MUXCTRL bit masks and bit positions */
3741 #define AC_MUXPOS_gm 0x38 /* MUX Positive Input group mask. */
3742 #define AC_MUXPOS_gp 3 /* MUX Positive Input group position. */
3743 #define AC_MUXPOS0_bm (1<<3) /* MUX Positive Input bit 0 mask. */
3744 #define AC_MUXPOS0_bp 3 /* MUX Positive Input bit 0 position. */
3745 #define AC_MUXPOS1_bm (1<<4) /* MUX Positive Input bit 1 mask. */
3746 #define AC_MUXPOS1_bp 4 /* MUX Positive Input bit 1 position. */
3747 #define AC_MUXPOS2_bm (1<<5) /* MUX Positive Input bit 2 mask. */
3748 #define AC_MUXPOS2_bp 5 /* MUX Positive Input bit 2 position. */
3749 
3750 #define AC_MUXNEG_gm 0x07 /* MUX Negative Input group mask. */
3751 #define AC_MUXNEG_gp 0 /* MUX Negative Input group position. */
3752 #define AC_MUXNEG0_bm (1<<0) /* MUX Negative Input bit 0 mask. */
3753 #define AC_MUXNEG0_bp 0 /* MUX Negative Input bit 0 position. */
3754 #define AC_MUXNEG1_bm (1<<1) /* MUX Negative Input bit 1 mask. */
3755 #define AC_MUXNEG1_bp 1 /* MUX Negative Input bit 1 position. */
3756 #define AC_MUXNEG2_bm (1<<2) /* MUX Negative Input bit 2 mask. */
3757 #define AC_MUXNEG2_bp 2 /* MUX Negative Input bit 2 position. */
3758 
3759 
3760 /* AC.AC1MUXCTRL bit masks and bit positions */
3761 /* AC_MUXPOS_gm Predefined. */
3762 /* AC_MUXPOS_gp Predefined. */
3763 /* AC_MUXPOS0_bm Predefined. */
3764 /* AC_MUXPOS0_bp Predefined. */
3765 /* AC_MUXPOS1_bm Predefined. */
3766 /* AC_MUXPOS1_bp Predefined. */
3767 /* AC_MUXPOS2_bm Predefined. */
3768 /* AC_MUXPOS2_bp Predefined. */
3769 
3770 /* AC_MUXNEG_gm Predefined. */
3771 /* AC_MUXNEG_gp Predefined. */
3772 /* AC_MUXNEG0_bm Predefined. */
3773 /* AC_MUXNEG0_bp Predefined. */
3774 /* AC_MUXNEG1_bm Predefined. */
3775 /* AC_MUXNEG1_bp Predefined. */
3776 /* AC_MUXNEG2_bm Predefined. */
3777 /* AC_MUXNEG2_bp Predefined. */
3778 
3779 
3780 /* AC.CTRLA bit masks and bit positions */
3781 #define AC_AC0OUT_bm 0x01 /* Comparator 0 Output Enable bit mask. */
3782 #define AC_AC0OUT_bp 0 /* Comparator 0 Output Enable bit position. */
3783 
3784 
3785 /* AC.CTRLB bit masks and bit positions */
3786 #define AC_SCALEFAC_gm 0x3F /* VCC Voltage Scaler Factor group mask. */
3787 #define AC_SCALEFAC_gp 0 /* VCC Voltage Scaler Factor group position. */
3788 #define AC_SCALEFAC0_bm (1<<0) /* VCC Voltage Scaler Factor bit 0 mask. */
3789 #define AC_SCALEFAC0_bp 0 /* VCC Voltage Scaler Factor bit 0 position. */
3790 #define AC_SCALEFAC1_bm (1<<1) /* VCC Voltage Scaler Factor bit 1 mask. */
3791 #define AC_SCALEFAC1_bp 1 /* VCC Voltage Scaler Factor bit 1 position. */
3792 #define AC_SCALEFAC2_bm (1<<2) /* VCC Voltage Scaler Factor bit 2 mask. */
3793 #define AC_SCALEFAC2_bp 2 /* VCC Voltage Scaler Factor bit 2 position. */
3794 #define AC_SCALEFAC3_bm (1<<3) /* VCC Voltage Scaler Factor bit 3 mask. */
3795 #define AC_SCALEFAC3_bp 3 /* VCC Voltage Scaler Factor bit 3 position. */
3796 #define AC_SCALEFAC4_bm (1<<4) /* VCC Voltage Scaler Factor bit 4 mask. */
3797 #define AC_SCALEFAC4_bp 4 /* VCC Voltage Scaler Factor bit 4 position. */
3798 #define AC_SCALEFAC5_bm (1<<5) /* VCC Voltage Scaler Factor bit 5 mask. */
3799 #define AC_SCALEFAC5_bp 5 /* VCC Voltage Scaler Factor bit 5 position. */
3800 
3801 
3802 /* AC.WINCTRL bit masks and bit positions */
3803 #define AC_WEN_bm 0x10 /* Window Mode Enable bit mask. */
3804 #define AC_WEN_bp 4 /* Window Mode Enable bit position. */
3805 
3806 #define AC_WINTMODE_gm 0x0C /* Window Interrupt Mode group mask. */
3807 #define AC_WINTMODE_gp 2 /* Window Interrupt Mode group position. */
3808 #define AC_WINTMODE0_bm (1<<2) /* Window Interrupt Mode bit 0 mask. */
3809 #define AC_WINTMODE0_bp 2 /* Window Interrupt Mode bit 0 position. */
3810 #define AC_WINTMODE1_bm (1<<3) /* Window Interrupt Mode bit 1 mask. */
3811 #define AC_WINTMODE1_bp 3 /* Window Interrupt Mode bit 1 position. */
3812 
3813 #define AC_WINTLVL_gm 0x03 /* Window Interrupt Level group mask. */
3814 #define AC_WINTLVL_gp 0 /* Window Interrupt Level group position. */
3815 #define AC_WINTLVL0_bm (1<<0) /* Window Interrupt Level bit 0 mask. */
3816 #define AC_WINTLVL0_bp 0 /* Window Interrupt Level bit 0 position. */
3817 #define AC_WINTLVL1_bm (1<<1) /* Window Interrupt Level bit 1 mask. */
3818 #define AC_WINTLVL1_bp 1 /* Window Interrupt Level bit 1 position. */
3819 
3820 
3821 /* AC.STATUS bit masks and bit positions */
3822 #define AC_WSTATE_gm 0xC0 /* Window Mode State group mask. */
3823 #define AC_WSTATE_gp 6 /* Window Mode State group position. */
3824 #define AC_WSTATE0_bm (1<<6) /* Window Mode State bit 0 mask. */
3825 #define AC_WSTATE0_bp 6 /* Window Mode State bit 0 position. */
3826 #define AC_WSTATE1_bm (1<<7) /* Window Mode State bit 1 mask. */
3827 #define AC_WSTATE1_bp 7 /* Window Mode State bit 1 position. */
3828 
3829 #define AC_AC1STATE_bm 0x20 /* Comparator 1 State bit mask. */
3830 #define AC_AC1STATE_bp 5 /* Comparator 1 State bit position. */
3831 
3832 #define AC_AC0STATE_bm 0x10 /* Comparator 0 State bit mask. */
3833 #define AC_AC0STATE_bp 4 /* Comparator 0 State bit position. */
3834 
3835 #define AC_WIF_bm 0x04 /* Window Mode Interrupt Flag bit mask. */
3836 #define AC_WIF_bp 2 /* Window Mode Interrupt Flag bit position. */
3837 
3838 #define AC_AC1IF_bm 0x02 /* Comparator 1 Interrupt Flag bit mask. */
3839 #define AC_AC1IF_bp 1 /* Comparator 1 Interrupt Flag bit position. */
3840 
3841 #define AC_AC0IF_bm 0x01 /* Comparator 0 Interrupt Flag bit mask. */
3842 #define AC_AC0IF_bp 0 /* Comparator 0 Interrupt Flag bit position. */
3843 
3844 
3845 /* ADC - Analog/Digital Converter */
3846 /* ADC_CH.CTRL bit masks and bit positions */
3847 #define ADC_CH_START_bm 0x80 /* Channel Start Conversion bit mask. */
3848 #define ADC_CH_START_bp 7 /* Channel Start Conversion bit position. */
3849 
3850 #define ADC_CH_GAINFAC_gm 0x1C /* Gain Factor group mask. */
3851 #define ADC_CH_GAINFAC_gp 2 /* Gain Factor group position. */
3852 #define ADC_CH_GAINFAC0_bm (1<<2) /* Gain Factor bit 0 mask. */
3853 #define ADC_CH_GAINFAC0_bp 2 /* Gain Factor bit 0 position. */
3854 #define ADC_CH_GAINFAC1_bm (1<<3) /* Gain Factor bit 1 mask. */
3855 #define ADC_CH_GAINFAC1_bp 3 /* Gain Factor bit 1 position. */
3856 #define ADC_CH_GAINFAC2_bm (1<<4) /* Gain Factor bit 2 mask. */
3857 #define ADC_CH_GAINFAC2_bp 4 /* Gain Factor bit 2 position. */
3858 
3859 #define ADC_CH_INPUTMODE_gm 0x03 /* Input Mode Select group mask. */
3860 #define ADC_CH_INPUTMODE_gp 0 /* Input Mode Select group position. */
3861 #define ADC_CH_INPUTMODE0_bm (1<<0) /* Input Mode Select bit 0 mask. */
3862 #define ADC_CH_INPUTMODE0_bp 0 /* Input Mode Select bit 0 position. */
3863 #define ADC_CH_INPUTMODE1_bm (1<<1) /* Input Mode Select bit 1 mask. */
3864 #define ADC_CH_INPUTMODE1_bp 1 /* Input Mode Select bit 1 position. */
3865 
3866 
3867 /* ADC_CH.MUXCTRL bit masks and bit positions */
3868 #define ADC_CH_MUXPOS_gm 0x78 /* Positive Input Select group mask. */
3869 #define ADC_CH_MUXPOS_gp 3 /* Positive Input Select group position. */
3870 #define ADC_CH_MUXPOS0_bm (1<<3) /* Positive Input Select bit 0 mask. */
3871 #define ADC_CH_MUXPOS0_bp 3 /* Positive Input Select bit 0 position. */
3872 #define ADC_CH_MUXPOS1_bm (1<<4) /* Positive Input Select bit 1 mask. */
3873 #define ADC_CH_MUXPOS1_bp 4 /* Positive Input Select bit 1 position. */
3874 #define ADC_CH_MUXPOS2_bm (1<<5) /* Positive Input Select bit 2 mask. */
3875 #define ADC_CH_MUXPOS2_bp 5 /* Positive Input Select bit 2 position. */
3876 #define ADC_CH_MUXPOS3_bm (1<<6) /* Positive Input Select bit 3 mask. */
3877 #define ADC_CH_MUXPOS3_bp 6 /* Positive Input Select bit 3 position. */
3878 
3879 #define ADC_CH_MUXINT_gm 0x78 /* Internal Input Select group mask. */
3880 #define ADC_CH_MUXINT_gp 3 /* Internal Input Select group position. */
3881 #define ADC_CH_MUXINT0_bm (1<<3) /* Internal Input Select bit 0 mask. */
3882 #define ADC_CH_MUXINT0_bp 3 /* Internal Input Select bit 0 position. */
3883 #define ADC_CH_MUXINT1_bm (1<<4) /* Internal Input Select bit 1 mask. */
3884 #define ADC_CH_MUXINT1_bp 4 /* Internal Input Select bit 1 position. */
3885 #define ADC_CH_MUXINT2_bm (1<<5) /* Internal Input Select bit 2 mask. */
3886 #define ADC_CH_MUXINT2_bp 5 /* Internal Input Select bit 2 position. */
3887 #define ADC_CH_MUXINT3_bm (1<<6) /* Internal Input Select bit 3 mask. */
3888 #define ADC_CH_MUXINT3_bp 6 /* Internal Input Select bit 3 position. */
3889 
3890 #define ADC_CH_MUXNEG_gm 0x03 /* Negative Input Select group mask. */
3891 #define ADC_CH_MUXNEG_gp 0 /* Negative Input Select group position. */
3892 #define ADC_CH_MUXNEG0_bm (1<<0) /* Negative Input Select bit 0 mask. */
3893 #define ADC_CH_MUXNEG0_bp 0 /* Negative Input Select bit 0 position. */
3894 #define ADC_CH_MUXNEG1_bm (1<<1) /* Negative Input Select bit 1 mask. */
3895 #define ADC_CH_MUXNEG1_bp 1 /* Negative Input Select bit 1 position. */
3896 
3897 
3898 /* ADC_CH.INTCTRL bit masks and bit positions */
3899 #define ADC_CH_INTMODE_gm 0x0C /* Interrupt Mode group mask. */
3900 #define ADC_CH_INTMODE_gp 2 /* Interrupt Mode group position. */
3901 #define ADC_CH_INTMODE0_bm (1<<2) /* Interrupt Mode bit 0 mask. */
3902 #define ADC_CH_INTMODE0_bp 2 /* Interrupt Mode bit 0 position. */
3903 #define ADC_CH_INTMODE1_bm (1<<3) /* Interrupt Mode bit 1 mask. */
3904 #define ADC_CH_INTMODE1_bp 3 /* Interrupt Mode bit 1 position. */
3905 
3906 #define ADC_CH_INTLVL_gm 0x03 /* Interrupt Level group mask. */
3907 #define ADC_CH_INTLVL_gp 0 /* Interrupt Level group position. */
3908 #define ADC_CH_INTLVL0_bm (1<<0) /* Interrupt Level bit 0 mask. */
3909 #define ADC_CH_INTLVL0_bp 0 /* Interrupt Level bit 0 position. */
3910 #define ADC_CH_INTLVL1_bm (1<<1) /* Interrupt Level bit 1 mask. */
3911 #define ADC_CH_INTLVL1_bp 1 /* Interrupt Level bit 1 position. */
3912 
3913 
3914 /* ADC_CH.INTFLAGS bit masks and bit positions */
3915 #define ADC_CH_CHIF_bm 0x01 /* Channel Interrupt Flag bit mask. */
3916 #define ADC_CH_CHIF_bp 0 /* Channel Interrupt Flag bit position. */
3917 
3918 
3919 /* ADC.CTRLA bit masks and bit positions */
3920 #define ADC_CH0START_bm 0x04 /* Channel 0 Start Conversion bit mask. */
3921 #define ADC_CH0START_bp 2 /* Channel 0 Start Conversion bit position. */
3922 
3923 #define ADC_ENABLE_bm 0x01 /* Enable ADC bit mask. */
3924 #define ADC_ENABLE_bp 0 /* Enable ADC bit position. */
3925 
3926 
3927 /* ADC.CTRLB bit masks and bit positions */
3928 #define ADC_CONMODE_bm 0x10 /* Conversion Mode bit mask. */
3929 #define ADC_CONMODE_bp 4 /* Conversion Mode bit position. */
3930 
3931 #define ADC_FREERUN_bm 0x08 /* Free Running Mode Enable bit mask. */
3932 #define ADC_FREERUN_bp 3 /* Free Running Mode Enable bit position. */
3933 
3934 #define ADC_RESOLUTION_gm 0x06 /* Result Resolution group mask. */
3935 #define ADC_RESOLUTION_gp 1 /* Result Resolution group position. */
3936 #define ADC_RESOLUTION0_bm (1<<1) /* Result Resolution bit 0 mask. */
3937 #define ADC_RESOLUTION0_bp 1 /* Result Resolution bit 0 position. */
3938 #define ADC_RESOLUTION1_bm (1<<2) /* Result Resolution bit 1 mask. */
3939 #define ADC_RESOLUTION1_bp 2 /* Result Resolution bit 1 position. */
3940 
3941 
3942 /* ADC.REFCTRL bit masks and bit positions */
3943 #define ADC_REFSEL_gm 0x30 /* Reference Selection group mask. */
3944 #define ADC_REFSEL_gp 4 /* Reference Selection group position. */
3945 #define ADC_REFSEL0_bm (1<<4) /* Reference Selection bit 0 mask. */
3946 #define ADC_REFSEL0_bp 4 /* Reference Selection bit 0 position. */
3947 #define ADC_REFSEL1_bm (1<<5) /* Reference Selection bit 1 mask. */
3948 #define ADC_REFSEL1_bp 5 /* Reference Selection bit 1 position. */
3949 
3950 #define ADC_BANDGAP_bm 0x02 /* Bandgap enable bit mask. */
3951 #define ADC_BANDGAP_bp 1 /* Bandgap enable bit position. */
3952 
3953 #define ADC_TEMPREF_bm 0x01 /* Temperature Reference Enable bit mask. */
3954 #define ADC_TEMPREF_bp 0 /* Temperature Reference Enable bit position. */
3955 
3956 
3957 /* ADC.EVCTRL bit masks and bit positions */
3958 #define ADC_SWEEP_gm 0xC0 /* Channel Sweep Selection group mask. */
3959 #define ADC_SWEEP_gp 6 /* Channel Sweep Selection group position. */
3960 #define ADC_SWEEP0_bm (1<<6) /* Channel Sweep Selection bit 0 mask. */
3961 #define ADC_SWEEP0_bp 6 /* Channel Sweep Selection bit 0 position. */
3962 #define ADC_SWEEP1_bm (1<<7) /* Channel Sweep Selection bit 1 mask. */
3963 #define ADC_SWEEP1_bp 7 /* Channel Sweep Selection bit 1 position. */
3964 
3965 #define ADC_EVSEL_gm 0x38 /* Event Input Select group mask. */
3966 #define ADC_EVSEL_gp 3 /* Event Input Select group position. */
3967 #define ADC_EVSEL0_bm (1<<3) /* Event Input Select bit 0 mask. */
3968 #define ADC_EVSEL0_bp 3 /* Event Input Select bit 0 position. */
3969 #define ADC_EVSEL1_bm (1<<4) /* Event Input Select bit 1 mask. */
3970 #define ADC_EVSEL1_bp 4 /* Event Input Select bit 1 position. */
3971 #define ADC_EVSEL2_bm (1<<5) /* Event Input Select bit 2 mask. */
3972 #define ADC_EVSEL2_bp 5 /* Event Input Select bit 2 position. */
3973 
3974 #define ADC_EVACT_gm 0x07 /* Event Action Select group mask. */
3975 #define ADC_EVACT_gp 0 /* Event Action Select group position. */
3976 #define ADC_EVACT0_bm (1<<0) /* Event Action Select bit 0 mask. */
3977 #define ADC_EVACT0_bp 0 /* Event Action Select bit 0 position. */
3978 #define ADC_EVACT1_bm (1<<1) /* Event Action Select bit 1 mask. */
3979 #define ADC_EVACT1_bp 1 /* Event Action Select bit 1 position. */
3980 #define ADC_EVACT2_bm (1<<2) /* Event Action Select bit 2 mask. */
3981 #define ADC_EVACT2_bp 2 /* Event Action Select bit 2 position. */
3982 
3983 
3984 /* ADC.PRESCALER bit masks and bit positions */
3985 #define ADC_PRESCALER_gm 0x07 /* Clock Prescaler Selection group mask. */
3986 #define ADC_PRESCALER_gp 0 /* Clock Prescaler Selection group position. */
3987 #define ADC_PRESCALER0_bm (1<<0) /* Clock Prescaler Selection bit 0 mask. */
3988 #define ADC_PRESCALER0_bp 0 /* Clock Prescaler Selection bit 0 position. */
3989 #define ADC_PRESCALER1_bm (1<<1) /* Clock Prescaler Selection bit 1 mask. */
3990 #define ADC_PRESCALER1_bp 1 /* Clock Prescaler Selection bit 1 position. */
3991 #define ADC_PRESCALER2_bm (1<<2) /* Clock Prescaler Selection bit 2 mask. */
3992 #define ADC_PRESCALER2_bp 2 /* Clock Prescaler Selection bit 2 position. */
3993 
3994 
3995 /* ADC.CALCTRL bit masks and bit positions */
3996 #define ADC_CAL_bm 0x01 /* ADC Calibration Start bit mask. */
3997 #define ADC_CAL_bp 0 /* ADC Calibration Start bit position. */
3998 
3999 
4000 /* ADC.INTFLAGS bit masks and bit positions */
4001 #define ADC_CH0IF_bm 0x01 /* Channel 0 Interrupt Flag bit mask. */
4002 #define ADC_CH0IF_bp 0 /* Channel 0 Interrupt Flag bit position. */
4003 
4004 
4005 /* RTC - Real-Time Clounter */
4006 /* RTC.CTRL bit masks and bit positions */
4007 #define RTC_PRESCALER_gm 0x07 /* Prescaling Factor group mask. */
4008 #define RTC_PRESCALER_gp 0 /* Prescaling Factor group position. */
4009 #define RTC_PRESCALER0_bm (1<<0) /* Prescaling Factor bit 0 mask. */
4010 #define RTC_PRESCALER0_bp 0 /* Prescaling Factor bit 0 position. */
4011 #define RTC_PRESCALER1_bm (1<<1) /* Prescaling Factor bit 1 mask. */
4012 #define RTC_PRESCALER1_bp 1 /* Prescaling Factor bit 1 position. */
4013 #define RTC_PRESCALER2_bm (1<<2) /* Prescaling Factor bit 2 mask. */
4014 #define RTC_PRESCALER2_bp 2 /* Prescaling Factor bit 2 position. */
4015 
4016 
4017 /* RTC.STATUS bit masks and bit positions */
4018 #define RTC_SYNCBUSY_bm 0x01 /* Synchronization Busy Flag bit mask. */
4019 #define RTC_SYNCBUSY_bp 0 /* Synchronization Busy Flag bit position. */
4020 
4021 
4022 /* RTC.INTCTRL bit masks and bit positions */
4023 #define RTC_COMPINTLVL_gm 0x0C /* Compare Match Interrupt Level group mask. */
4024 #define RTC_COMPINTLVL_gp 2 /* Compare Match Interrupt Level group position. */
4025 #define RTC_COMPINTLVL0_bm (1<<2) /* Compare Match Interrupt Level bit 0 mask. */
4026 #define RTC_COMPINTLVL0_bp 2 /* Compare Match Interrupt Level bit 0 position. */
4027 #define RTC_COMPINTLVL1_bm (1<<3) /* Compare Match Interrupt Level bit 1 mask. */
4028 #define RTC_COMPINTLVL1_bp 3 /* Compare Match Interrupt Level bit 1 position. */
4029 
4030 #define RTC_OVFINTLVL_gm 0x03 /* Overflow Interrupt Level group mask. */
4031 #define RTC_OVFINTLVL_gp 0 /* Overflow Interrupt Level group position. */
4032 #define RTC_OVFINTLVL0_bm (1<<0) /* Overflow Interrupt Level bit 0 mask. */
4033 #define RTC_OVFINTLVL0_bp 0 /* Overflow Interrupt Level bit 0 position. */
4034 #define RTC_OVFINTLVL1_bm (1<<1) /* Overflow Interrupt Level bit 1 mask. */
4035 #define RTC_OVFINTLVL1_bp 1 /* Overflow Interrupt Level bit 1 position. */
4036 
4037 
4038 /* RTC.INTFLAGS bit masks and bit positions */
4039 #define RTC_COMPIF_bm 0x02 /* Compare Match Interrupt Flag bit mask. */
4040 #define RTC_COMPIF_bp 1 /* Compare Match Interrupt Flag bit position. */
4041 
4042 #define RTC_OVFIF_bm 0x01 /* Overflow Interrupt Flag bit mask. */
4043 #define RTC_OVFIF_bp 0 /* Overflow Interrupt Flag bit position. */
4044 
4045 
4046 /* EBI - External Bus Interface */
4047 /* EBI_CS.CTRLA bit masks and bit positions */
4048 #define EBI_CS_ASPACE_gm 0x7C /* Address Space group mask. */
4049 #define EBI_CS_ASPACE_gp 2 /* Address Space group position. */
4050 #define EBI_CS_ASPACE0_bm (1<<2) /* Address Space bit 0 mask. */
4051 #define EBI_CS_ASPACE0_bp 2 /* Address Space bit 0 position. */
4052 #define EBI_CS_ASPACE1_bm (1<<3) /* Address Space bit 1 mask. */
4053 #define EBI_CS_ASPACE1_bp 3 /* Address Space bit 1 position. */
4054 #define EBI_CS_ASPACE2_bm (1<<4) /* Address Space bit 2 mask. */
4055 #define EBI_CS_ASPACE2_bp 4 /* Address Space bit 2 position. */
4056 #define EBI_CS_ASPACE3_bm (1<<5) /* Address Space bit 3 mask. */
4057 #define EBI_CS_ASPACE3_bp 5 /* Address Space bit 3 position. */
4058 #define EBI_CS_ASPACE4_bm (1<<6) /* Address Space bit 4 mask. */
4059 #define EBI_CS_ASPACE4_bp 6 /* Address Space bit 4 position. */
4060 
4061 #define EBI_CS_MODE_gm 0x03 /* Memory Mode group mask. */
4062 #define EBI_CS_MODE_gp 0 /* Memory Mode group position. */
4063 #define EBI_CS_MODE0_bm (1<<0) /* Memory Mode bit 0 mask. */
4064 #define EBI_CS_MODE0_bp 0 /* Memory Mode bit 0 position. */
4065 #define EBI_CS_MODE1_bm (1<<1) /* Memory Mode bit 1 mask. */
4066 #define EBI_CS_MODE1_bp 1 /* Memory Mode bit 1 position. */
4067 
4068 
4069 /* EBI_CS.CTRLB bit masks and bit positions */
4070 #define EBI_CS_SRWS_gm 0x07 /* SRAM Wait State Cycles group mask. */
4071 #define EBI_CS_SRWS_gp 0 /* SRAM Wait State Cycles group position. */
4072 #define EBI_CS_SRWS0_bm (1<<0) /* SRAM Wait State Cycles bit 0 mask. */
4073 #define EBI_CS_SRWS0_bp 0 /* SRAM Wait State Cycles bit 0 position. */
4074 #define EBI_CS_SRWS1_bm (1<<1) /* SRAM Wait State Cycles bit 1 mask. */
4075 #define EBI_CS_SRWS1_bp 1 /* SRAM Wait State Cycles bit 1 position. */
4076 #define EBI_CS_SRWS2_bm (1<<2) /* SRAM Wait State Cycles bit 2 mask. */
4077 #define EBI_CS_SRWS2_bp 2 /* SRAM Wait State Cycles bit 2 position. */
4078 
4079 #define EBI_CS_SDINITDONE_bm 0x80 /* SDRAM Initialization Done bit mask. */
4080 #define EBI_CS_SDINITDONE_bp 7 /* SDRAM Initialization Done bit position. */
4081 
4082 #define EBI_CS_SDSREN_bm 0x04 /* SDRAM Self-refresh Enable bit mask. */
4083 #define EBI_CS_SDSREN_bp 2 /* SDRAM Self-refresh Enable bit position. */
4084 
4085 #define EBI_CS_SDMODE_gm 0x03 /* SDRAM Mode group mask. */
4086 #define EBI_CS_SDMODE_gp 0 /* SDRAM Mode group position. */
4087 #define EBI_CS_SDMODE0_bm (1<<0) /* SDRAM Mode bit 0 mask. */
4088 #define EBI_CS_SDMODE0_bp 0 /* SDRAM Mode bit 0 position. */
4089 #define EBI_CS_SDMODE1_bm (1<<1) /* SDRAM Mode bit 1 mask. */
4090 #define EBI_CS_SDMODE1_bp 1 /* SDRAM Mode bit 1 position. */
4091 
4092 
4093 /* EBI.CTRL bit masks and bit positions */
4094 #define EBI_SDDATAW_gm 0xC0 /* SDRAM Data Width Setting group mask. */
4095 #define EBI_SDDATAW_gp 6 /* SDRAM Data Width Setting group position. */
4096 #define EBI_SDDATAW0_bm (1<<6) /* SDRAM Data Width Setting bit 0 mask. */
4097 #define EBI_SDDATAW0_bp 6 /* SDRAM Data Width Setting bit 0 position. */
4098 #define EBI_SDDATAW1_bm (1<<7) /* SDRAM Data Width Setting bit 1 mask. */
4099 #define EBI_SDDATAW1_bp 7 /* SDRAM Data Width Setting bit 1 position. */
4100 
4101 #define EBI_LPCMODE_gm 0x30 /* SRAM LPC Mode group mask. */
4102 #define EBI_LPCMODE_gp 4 /* SRAM LPC Mode group position. */
4103 #define EBI_LPCMODE0_bm (1<<4) /* SRAM LPC Mode bit 0 mask. */
4104 #define EBI_LPCMODE0_bp 4 /* SRAM LPC Mode bit 0 position. */
4105 #define EBI_LPCMODE1_bm (1<<5) /* SRAM LPC Mode bit 1 mask. */
4106 #define EBI_LPCMODE1_bp 5 /* SRAM LPC Mode bit 1 position. */
4107 
4108 #define EBI_SRMODE_gm 0x0C /* SRAM Mode group mask. */
4109 #define EBI_SRMODE_gp 2 /* SRAM Mode group position. */
4110 #define EBI_SRMODE0_bm (1<<2) /* SRAM Mode bit 0 mask. */
4111 #define EBI_SRMODE0_bp 2 /* SRAM Mode bit 0 position. */
4112 #define EBI_SRMODE1_bm (1<<3) /* SRAM Mode bit 1 mask. */
4113 #define EBI_SRMODE1_bp 3 /* SRAM Mode bit 1 position. */
4114 
4115 #define EBI_IFMODE_gm 0x03 /* Interface Mode group mask. */
4116 #define EBI_IFMODE_gp 0 /* Interface Mode group position. */
4117 #define EBI_IFMODE0_bm (1<<0) /* Interface Mode bit 0 mask. */
4118 #define EBI_IFMODE0_bp 0 /* Interface Mode bit 0 position. */
4119 #define EBI_IFMODE1_bm (1<<1) /* Interface Mode bit 1 mask. */
4120 #define EBI_IFMODE1_bp 1 /* Interface Mode bit 1 position. */
4121 
4122 
4123 /* EBI.SDRAMCTRLA bit masks and bit positions */
4124 #define EBI_SDCAS_bm 0x08 /* SDRAM CAS Latency Setting bit mask. */
4125 #define EBI_SDCAS_bp 3 /* SDRAM CAS Latency Setting bit position. */
4126 
4127 #define EBI_SDROW_bm 0x04 /* SDRAM ROW Bits Setting bit mask. */
4128 #define EBI_SDROW_bp 2 /* SDRAM ROW Bits Setting bit position. */
4129 
4130 #define EBI_SDCOL_gm 0x03 /* SDRAM Column Bits Setting group mask. */
4131 #define EBI_SDCOL_gp 0 /* SDRAM Column Bits Setting group position. */
4132 #define EBI_SDCOL0_bm (1<<0) /* SDRAM Column Bits Setting bit 0 mask. */
4133 #define EBI_SDCOL0_bp 0 /* SDRAM Column Bits Setting bit 0 position. */
4134 #define EBI_SDCOL1_bm (1<<1) /* SDRAM Column Bits Setting bit 1 mask. */
4135 #define EBI_SDCOL1_bp 1 /* SDRAM Column Bits Setting bit 1 position. */
4136 
4137 
4138 /* EBI.SDRAMCTRLB bit masks and bit positions */
4139 #define EBI_MRDLY_gm 0xC0 /* SDRAM Mode Register Delay group mask. */
4140 #define EBI_MRDLY_gp 6 /* SDRAM Mode Register Delay group position. */
4141 #define EBI_MRDLY0_bm (1<<6) /* SDRAM Mode Register Delay bit 0 mask. */
4142 #define EBI_MRDLY0_bp 6 /* SDRAM Mode Register Delay bit 0 position. */
4143 #define EBI_MRDLY1_bm (1<<7) /* SDRAM Mode Register Delay bit 1 mask. */
4144 #define EBI_MRDLY1_bp 7 /* SDRAM Mode Register Delay bit 1 position. */
4145 
4146 #define EBI_ROWCYCDLY_gm 0x38 /* SDRAM Row Cycle Delay group mask. */
4147 #define EBI_ROWCYCDLY_gp 3 /* SDRAM Row Cycle Delay group position. */
4148 #define EBI_ROWCYCDLY0_bm (1<<3) /* SDRAM Row Cycle Delay bit 0 mask. */
4149 #define EBI_ROWCYCDLY0_bp 3 /* SDRAM Row Cycle Delay bit 0 position. */
4150 #define EBI_ROWCYCDLY1_bm (1<<4) /* SDRAM Row Cycle Delay bit 1 mask. */
4151 #define EBI_ROWCYCDLY1_bp 4 /* SDRAM Row Cycle Delay bit 1 position. */
4152 #define EBI_ROWCYCDLY2_bm (1<<5) /* SDRAM Row Cycle Delay bit 2 mask. */
4153 #define EBI_ROWCYCDLY2_bp 5 /* SDRAM Row Cycle Delay bit 2 position. */
4154 
4155 #define EBI_RPDLY_gm 0x07 /* SDRAM Row-to-Precharge Delay group mask. */
4156 #define EBI_RPDLY_gp 0 /* SDRAM Row-to-Precharge Delay group position. */
4157 #define EBI_RPDLY0_bm (1<<0) /* SDRAM Row-to-Precharge Delay bit 0 mask. */
4158 #define EBI_RPDLY0_bp 0 /* SDRAM Row-to-Precharge Delay bit 0 position. */
4159 #define EBI_RPDLY1_bm (1<<1) /* SDRAM Row-to-Precharge Delay bit 1 mask. */
4160 #define EBI_RPDLY1_bp 1 /* SDRAM Row-to-Precharge Delay bit 1 position. */
4161 #define EBI_RPDLY2_bm (1<<2) /* SDRAM Row-to-Precharge Delay bit 2 mask. */
4162 #define EBI_RPDLY2_bp 2 /* SDRAM Row-to-Precharge Delay bit 2 position. */
4163 
4164 
4165 /* EBI.SDRAMCTRLC bit masks and bit positions */
4166 #define EBI_WRDLY_gm 0xC0 /* SDRAM Write Recovery Delay group mask. */
4167 #define EBI_WRDLY_gp 6 /* SDRAM Write Recovery Delay group position. */
4168 #define EBI_WRDLY0_bm (1<<6) /* SDRAM Write Recovery Delay bit 0 mask. */
4169 #define EBI_WRDLY0_bp 6 /* SDRAM Write Recovery Delay bit 0 position. */
4170 #define EBI_WRDLY1_bm (1<<7) /* SDRAM Write Recovery Delay bit 1 mask. */
4171 #define EBI_WRDLY1_bp 7 /* SDRAM Write Recovery Delay bit 1 position. */
4172 
4173 #define EBI_ESRDLY_gm 0x38 /* SDRAM Exit-Self-refresh-to-Active Delay group mask. */
4174 #define EBI_ESRDLY_gp 3 /* SDRAM Exit-Self-refresh-to-Active Delay group position. */
4175 #define EBI_ESRDLY0_bm (1<<3) /* SDRAM Exit-Self-refresh-to-Active Delay bit 0 mask. */
4176 #define EBI_ESRDLY0_bp 3 /* SDRAM Exit-Self-refresh-to-Active Delay bit 0 position. */
4177 #define EBI_ESRDLY1_bm (1<<4) /* SDRAM Exit-Self-refresh-to-Active Delay bit 1 mask. */
4178 #define EBI_ESRDLY1_bp 4 /* SDRAM Exit-Self-refresh-to-Active Delay bit 1 position. */
4179 #define EBI_ESRDLY2_bm (1<<5) /* SDRAM Exit-Self-refresh-to-Active Delay bit 2 mask. */
4180 #define EBI_ESRDLY2_bp 5 /* SDRAM Exit-Self-refresh-to-Active Delay bit 2 position. */
4181 
4182 #define EBI_ROWCOLDLY_gm 0x07 /* SDRAM Row-to-Column Delay group mask. */
4183 #define EBI_ROWCOLDLY_gp 0 /* SDRAM Row-to-Column Delay group position. */
4184 #define EBI_ROWCOLDLY0_bm (1<<0) /* SDRAM Row-to-Column Delay bit 0 mask. */
4185 #define EBI_ROWCOLDLY0_bp 0 /* SDRAM Row-to-Column Delay bit 0 position. */
4186 #define EBI_ROWCOLDLY1_bm (1<<1) /* SDRAM Row-to-Column Delay bit 1 mask. */
4187 #define EBI_ROWCOLDLY1_bp 1 /* SDRAM Row-to-Column Delay bit 1 position. */
4188 #define EBI_ROWCOLDLY2_bm (1<<2) /* SDRAM Row-to-Column Delay bit 2 mask. */
4189 #define EBI_ROWCOLDLY2_bp 2 /* SDRAM Row-to-Column Delay bit 2 position. */
4190 
4191 
4192 /* TWI - Two-Wire Interface */
4193 /* TWI_MASTER.CTRLA bit masks and bit positions */
4194 #define TWI_MASTER_INTLVL_gm 0xC0 /* Interrupt Level group mask. */
4195 #define TWI_MASTER_INTLVL_gp 6 /* Interrupt Level group position. */
4196 #define TWI_MASTER_INTLVL0_bm (1<<6) /* Interrupt Level bit 0 mask. */
4197 #define TWI_MASTER_INTLVL0_bp 6 /* Interrupt Level bit 0 position. */
4198 #define TWI_MASTER_INTLVL1_bm (1<<7) /* Interrupt Level bit 1 mask. */
4199 #define TWI_MASTER_INTLVL1_bp 7 /* Interrupt Level bit 1 position. */
4200 
4201 #define TWI_MASTER_RIEN_bm 0x20 /* Read Interrupt Enable bit mask. */
4202 #define TWI_MASTER_RIEN_bp 5 /* Read Interrupt Enable bit position. */
4203 
4204 #define TWI_MASTER_WIEN_bm 0x10 /* Write Interrupt Enable bit mask. */
4205 #define TWI_MASTER_WIEN_bp 4 /* Write Interrupt Enable bit position. */
4206 
4207 #define TWI_MASTER_ENABLE_bm 0x08 /* Enable TWI Master bit mask. */
4208 #define TWI_MASTER_ENABLE_bp 3 /* Enable TWI Master bit position. */
4209 
4210 
4211 /* TWI_MASTER.CTRLB bit masks and bit positions */
4212 #define TWI_MASTER_TIMEOUT_gm 0x0C /* Inactive Bus Timeout group mask. */
4213 #define TWI_MASTER_TIMEOUT_gp 2 /* Inactive Bus Timeout group position. */
4214 #define TWI_MASTER_TIMEOUT0_bm (1<<2) /* Inactive Bus Timeout bit 0 mask. */
4215 #define TWI_MASTER_TIMEOUT0_bp 2 /* Inactive Bus Timeout bit 0 position. */
4216 #define TWI_MASTER_TIMEOUT1_bm (1<<3) /* Inactive Bus Timeout bit 1 mask. */
4217 #define TWI_MASTER_TIMEOUT1_bp 3 /* Inactive Bus Timeout bit 1 position. */
4218 
4219 #define TWI_MASTER_QCEN_bm 0x02 /* Quick Command Enable bit mask. */
4220 #define TWI_MASTER_QCEN_bp 1 /* Quick Command Enable bit position. */
4221 
4222 #define TWI_MASTER_SMEN_bm 0x01 /* Smart Mode Enable bit mask. */
4223 #define TWI_MASTER_SMEN_bp 0 /* Smart Mode Enable bit position. */
4224 
4225 
4226 /* TWI_MASTER.CTRLC bit masks and bit positions */
4227 #define TWI_MASTER_ACKACT_bm 0x04 /* Acknowledge Action bit mask. */
4228 #define TWI_MASTER_ACKACT_bp 2 /* Acknowledge Action bit position. */
4229 
4230 #define TWI_MASTER_CMD_gm 0x03 /* Command group mask. */
4231 #define TWI_MASTER_CMD_gp 0 /* Command group position. */
4232 #define TWI_MASTER_CMD0_bm (1<<0) /* Command bit 0 mask. */
4233 #define TWI_MASTER_CMD0_bp 0 /* Command bit 0 position. */
4234 #define TWI_MASTER_CMD1_bm (1<<1) /* Command bit 1 mask. */
4235 #define TWI_MASTER_CMD1_bp 1 /* Command bit 1 position. */
4236 
4237 
4238 /* TWI_MASTER.STATUS bit masks and bit positions */
4239 #define TWI_MASTER_RIF_bm 0x80 /* Read Interrupt Flag bit mask. */
4240 #define TWI_MASTER_RIF_bp 7 /* Read Interrupt Flag bit position. */
4241 
4242 #define TWI_MASTER_WIF_bm 0x40 /* Write Interrupt Flag bit mask. */
4243 #define TWI_MASTER_WIF_bp 6 /* Write Interrupt Flag bit position. */
4244 
4245 #define TWI_MASTER_CLKHOLD_bm 0x20 /* Clock Hold bit mask. */
4246 #define TWI_MASTER_CLKHOLD_bp 5 /* Clock Hold bit position. */
4247 
4248 #define TWI_MASTER_RXACK_bm 0x10 /* Received Acknowledge bit mask. */
4249 #define TWI_MASTER_RXACK_bp 4 /* Received Acknowledge bit position. */
4250 
4251 #define TWI_MASTER_ARBLOST_bm 0x08 /* Arbitration Lost bit mask. */
4252 #define TWI_MASTER_ARBLOST_bp 3 /* Arbitration Lost bit position. */
4253 
4254 #define TWI_MASTER_BUSERR_bm 0x04 /* Bus Error bit mask. */
4255 #define TWI_MASTER_BUSERR_bp 2 /* Bus Error bit position. */
4256 
4257 #define TWI_MASTER_BUSSTATE_gm 0x03 /* Bus State group mask. */
4258 #define TWI_MASTER_BUSSTATE_gp 0 /* Bus State group position. */
4259 #define TWI_MASTER_BUSSTATE0_bm (1<<0) /* Bus State bit 0 mask. */
4260 #define TWI_MASTER_BUSSTATE0_bp 0 /* Bus State bit 0 position. */
4261 #define TWI_MASTER_BUSSTATE1_bm (1<<1) /* Bus State bit 1 mask. */
4262 #define TWI_MASTER_BUSSTATE1_bp 1 /* Bus State bit 1 position. */
4263 
4264 
4265 /* TWI_SLAVE.CTRLA bit masks and bit positions */
4266 #define TWI_SLAVE_INTLVL_gm 0xC0 /* Interrupt Level group mask. */
4267 #define TWI_SLAVE_INTLVL_gp 6 /* Interrupt Level group position. */
4268 #define TWI_SLAVE_INTLVL0_bm (1<<6) /* Interrupt Level bit 0 mask. */
4269 #define TWI_SLAVE_INTLVL0_bp 6 /* Interrupt Level bit 0 position. */
4270 #define TWI_SLAVE_INTLVL1_bm (1<<7) /* Interrupt Level bit 1 mask. */
4271 #define TWI_SLAVE_INTLVL1_bp 7 /* Interrupt Level bit 1 position. */
4272 
4273 #define TWI_SLAVE_DIEN_bm 0x20 /* Data Interrupt Enable bit mask. */
4274 #define TWI_SLAVE_DIEN_bp 5 /* Data Interrupt Enable bit position. */
4275 
4276 #define TWI_SLAVE_APIEN_bm 0x10 /* Address/Stop Interrupt Enable bit mask. */
4277 #define TWI_SLAVE_APIEN_bp 4 /* Address/Stop Interrupt Enable bit position. */
4278 
4279 #define TWI_SLAVE_ENABLE_bm 0x08 /* Enable TWI Slave bit mask. */
4280 #define TWI_SLAVE_ENABLE_bp 3 /* Enable TWI Slave bit position. */
4281 
4282 #define TWI_SLAVE_PIEN_bm 0x04 /* Stop Interrupt Enable bit mask. */
4283 #define TWI_SLAVE_PIEN_bp 2 /* Stop Interrupt Enable bit position. */
4284 
4285 #define TWI_SLAVE_PMEN_bm 0x02 /* Promiscuous Mode Enable bit mask. */
4286 #define TWI_SLAVE_PMEN_bp 1 /* Promiscuous Mode Enable bit position. */
4287 
4288 #define TWI_SLAVE_SMEN_bm 0x01 /* Smart Mode Enable bit mask. */
4289 #define TWI_SLAVE_SMEN_bp 0 /* Smart Mode Enable bit position. */
4290 
4291 
4292 /* TWI_SLAVE.CTRLB bit masks and bit positions */
4293 #define TWI_SLAVE_ACKACT_bm 0x04 /* Acknowledge Action bit mask. */
4294 #define TWI_SLAVE_ACKACT_bp 2 /* Acknowledge Action bit position. */
4295 
4296 #define TWI_SLAVE_CMD_gm 0x03 /* Command group mask. */
4297 #define TWI_SLAVE_CMD_gp 0 /* Command group position. */
4298 #define TWI_SLAVE_CMD0_bm (1<<0) /* Command bit 0 mask. */
4299 #define TWI_SLAVE_CMD0_bp 0 /* Command bit 0 position. */
4300 #define TWI_SLAVE_CMD1_bm (1<<1) /* Command bit 1 mask. */
4301 #define TWI_SLAVE_CMD1_bp 1 /* Command bit 1 position. */
4302 
4303 
4304 /* TWI_SLAVE.STATUS bit masks and bit positions */
4305 #define TWI_SLAVE_DIF_bm 0x80 /* Data Interrupt Flag bit mask. */
4306 #define TWI_SLAVE_DIF_bp 7 /* Data Interrupt Flag bit position. */
4307 
4308 #define TWI_SLAVE_APIF_bm 0x40 /* Address/Stop Interrupt Flag bit mask. */
4309 #define TWI_SLAVE_APIF_bp 6 /* Address/Stop Interrupt Flag bit position. */
4310 
4311 #define TWI_SLAVE_CLKHOLD_bm 0x20 /* Clock Hold bit mask. */
4312 #define TWI_SLAVE_CLKHOLD_bp 5 /* Clock Hold bit position. */
4313 
4314 #define TWI_SLAVE_RXACK_bm 0x10 /* Received Acknowledge bit mask. */
4315 #define TWI_SLAVE_RXACK_bp 4 /* Received Acknowledge bit position. */
4316 
4317 #define TWI_SLAVE_COLL_bm 0x08 /* Collision bit mask. */
4318 #define TWI_SLAVE_COLL_bp 3 /* Collision bit position. */
4319 
4320 #define TWI_SLAVE_BUSERR_bm 0x04 /* Bus Error bit mask. */
4321 #define TWI_SLAVE_BUSERR_bp 2 /* Bus Error bit position. */
4322 
4323 #define TWI_SLAVE_DIR_bm 0x02 /* Read/Write Direction bit mask. */
4324 #define TWI_SLAVE_DIR_bp 1 /* Read/Write Direction bit position. */
4325 
4326 #define TWI_SLAVE_AP_bm 0x01 /* Slave Address or Stop bit mask. */
4327 #define TWI_SLAVE_AP_bp 0 /* Slave Address or Stop bit position. */
4328 
4329 
4330 /* TWI_SLAVE.ADDRMASK bit masks and bit positions */
4331 #define TWI_SLAVE_ADDRMASK_gm 0xFE /* Address Mask group mask. */
4332 #define TWI_SLAVE_ADDRMASK_gp 1 /* Address Mask group position. */
4333 #define TWI_SLAVE_ADDRMASK0_bm (1<<1) /* Address Mask bit 0 mask. */
4334 #define TWI_SLAVE_ADDRMASK0_bp 1 /* Address Mask bit 0 position. */
4335 #define TWI_SLAVE_ADDRMASK1_bm (1<<2) /* Address Mask bit 1 mask. */
4336 #define TWI_SLAVE_ADDRMASK1_bp 2 /* Address Mask bit 1 position. */
4337 #define TWI_SLAVE_ADDRMASK2_bm (1<<3) /* Address Mask bit 2 mask. */
4338 #define TWI_SLAVE_ADDRMASK2_bp 3 /* Address Mask bit 2 position. */
4339 #define TWI_SLAVE_ADDRMASK3_bm (1<<4) /* Address Mask bit 3 mask. */
4340 #define TWI_SLAVE_ADDRMASK3_bp 4 /* Address Mask bit 3 position. */
4341 #define TWI_SLAVE_ADDRMASK4_bm (1<<5) /* Address Mask bit 4 mask. */
4342 #define TWI_SLAVE_ADDRMASK4_bp 5 /* Address Mask bit 4 position. */
4343 #define TWI_SLAVE_ADDRMASK5_bm (1<<6) /* Address Mask bit 5 mask. */
4344 #define TWI_SLAVE_ADDRMASK5_bp 6 /* Address Mask bit 5 position. */
4345 #define TWI_SLAVE_ADDRMASK6_bm (1<<7) /* Address Mask bit 6 mask. */
4346 #define TWI_SLAVE_ADDRMASK6_bp 7 /* Address Mask bit 6 position. */
4347 
4348 #define TWI_SLAVE_ADDREN_bm 0x01 /* Address Enable bit mask. */
4349 #define TWI_SLAVE_ADDREN_bp 0 /* Address Enable bit position. */
4350 
4351 
4352 /* TWI.CTRL bit masks and bit positions */
4353 #define TWI_SDAHOLD_bm 0x02 /* SDA Hold Time Enable bit mask. */
4354 #define TWI_SDAHOLD_bp 1 /* SDA Hold Time Enable bit position. */
4355 
4356 #define TWI_EDIEN_bm 0x01 /* External Driver Interface Enable bit mask. */
4357 #define TWI_EDIEN_bp 0 /* External Driver Interface Enable bit position. */
4358 
4359 
4360 /* PORT - Port Configuration */
4361 /* PORTCFG.VPCTRLA bit masks and bit positions */
4362 #define PORTCFG_VP1MAP_gm 0xF0 /* Virtual Port 1 Mapping group mask. */
4363 #define PORTCFG_VP1MAP_gp 4 /* Virtual Port 1 Mapping group position. */
4364 #define PORTCFG_VP1MAP0_bm (1<<4) /* Virtual Port 1 Mapping bit 0 mask. */
4365 #define PORTCFG_VP1MAP0_bp 4 /* Virtual Port 1 Mapping bit 0 position. */
4366 #define PORTCFG_VP1MAP1_bm (1<<5) /* Virtual Port 1 Mapping bit 1 mask. */
4367 #define PORTCFG_VP1MAP1_bp 5 /* Virtual Port 1 Mapping bit 1 position. */
4368 #define PORTCFG_VP1MAP2_bm (1<<6) /* Virtual Port 1 Mapping bit 2 mask. */
4369 #define PORTCFG_VP1MAP2_bp 6 /* Virtual Port 1 Mapping bit 2 position. */
4370 #define PORTCFG_VP1MAP3_bm (1<<7) /* Virtual Port 1 Mapping bit 3 mask. */
4371 #define PORTCFG_VP1MAP3_bp 7 /* Virtual Port 1 Mapping bit 3 position. */
4372 
4373 #define PORTCFG_VP0MAP_gm 0x0F /* Virtual Port 0 Mapping group mask. */
4374 #define PORTCFG_VP0MAP_gp 0 /* Virtual Port 0 Mapping group position. */
4375 #define PORTCFG_VP0MAP0_bm (1<<0) /* Virtual Port 0 Mapping bit 0 mask. */
4376 #define PORTCFG_VP0MAP0_bp 0 /* Virtual Port 0 Mapping bit 0 position. */
4377 #define PORTCFG_VP0MAP1_bm (1<<1) /* Virtual Port 0 Mapping bit 1 mask. */
4378 #define PORTCFG_VP0MAP1_bp 1 /* Virtual Port 0 Mapping bit 1 position. */
4379 #define PORTCFG_VP0MAP2_bm (1<<2) /* Virtual Port 0 Mapping bit 2 mask. */
4380 #define PORTCFG_VP0MAP2_bp 2 /* Virtual Port 0 Mapping bit 2 position. */
4381 #define PORTCFG_VP0MAP3_bm (1<<3) /* Virtual Port 0 Mapping bit 3 mask. */
4382 #define PORTCFG_VP0MAP3_bp 3 /* Virtual Port 0 Mapping bit 3 position. */
4383 
4384 
4385 /* PORTCFG.VPCTRLB bit masks and bit positions */
4386 #define PORTCFG_VP3MAP_gm 0xF0 /* Virtual Port 3 Mapping group mask. */
4387 #define PORTCFG_VP3MAP_gp 4 /* Virtual Port 3 Mapping group position. */
4388 #define PORTCFG_VP3MAP0_bm (1<<4) /* Virtual Port 3 Mapping bit 0 mask. */
4389 #define PORTCFG_VP3MAP0_bp 4 /* Virtual Port 3 Mapping bit 0 position. */
4390 #define PORTCFG_VP3MAP1_bm (1<<5) /* Virtual Port 3 Mapping bit 1 mask. */
4391 #define PORTCFG_VP3MAP1_bp 5 /* Virtual Port 3 Mapping bit 1 position. */
4392 #define PORTCFG_VP3MAP2_bm (1<<6) /* Virtual Port 3 Mapping bit 2 mask. */
4393 #define PORTCFG_VP3MAP2_bp 6 /* Virtual Port 3 Mapping bit 2 position. */
4394 #define PORTCFG_VP3MAP3_bm (1<<7) /* Virtual Port 3 Mapping bit 3 mask. */
4395 #define PORTCFG_VP3MAP3_bp 7 /* Virtual Port 3 Mapping bit 3 position. */
4396 
4397 #define PORTCFG_VP2MAP_gm 0x0F /* Virtual Port 2 Mapping group mask. */
4398 #define PORTCFG_VP2MAP_gp 0 /* Virtual Port 2 Mapping group position. */
4399 #define PORTCFG_VP2MAP0_bm (1<<0) /* Virtual Port 2 Mapping bit 0 mask. */
4400 #define PORTCFG_VP2MAP0_bp 0 /* Virtual Port 2 Mapping bit 0 position. */
4401 #define PORTCFG_VP2MAP1_bm (1<<1) /* Virtual Port 2 Mapping bit 1 mask. */
4402 #define PORTCFG_VP2MAP1_bp 1 /* Virtual Port 2 Mapping bit 1 position. */
4403 #define PORTCFG_VP2MAP2_bm (1<<2) /* Virtual Port 2 Mapping bit 2 mask. */
4404 #define PORTCFG_VP2MAP2_bp 2 /* Virtual Port 2 Mapping bit 2 position. */
4405 #define PORTCFG_VP2MAP3_bm (1<<3) /* Virtual Port 2 Mapping bit 3 mask. */
4406 #define PORTCFG_VP2MAP3_bp 3 /* Virtual Port 2 Mapping bit 3 position. */
4407 
4408 
4409 /* PORTCFG.CLKEVOUT bit masks and bit positions */
4410 #define PORTCFG_CLKOUT_gm 0x03 /* Clock Output Port group mask. */
4411 #define PORTCFG_CLKOUT_gp 0 /* Clock Output Port group position. */
4412 #define PORTCFG_CLKOUT0_bm (1<<0) /* Clock Output Port bit 0 mask. */
4413 #define PORTCFG_CLKOUT0_bp 0 /* Clock Output Port bit 0 position. */
4414 #define PORTCFG_CLKOUT1_bm (1<<1) /* Clock Output Port bit 1 mask. */
4415 #define PORTCFG_CLKOUT1_bp 1 /* Clock Output Port bit 1 position. */
4416 
4417 #define PORTCFG_EVOUT_gm 0x30 /* Event Output Port group mask. */
4418 #define PORTCFG_EVOUT_gp 4 /* Event Output Port group position. */
4419 #define PORTCFG_EVOUT0_bm (1<<4) /* Event Output Port bit 0 mask. */
4420 #define PORTCFG_EVOUT0_bp 4 /* Event Output Port bit 0 position. */
4421 #define PORTCFG_EVOUT1_bm (1<<5) /* Event Output Port bit 1 mask. */
4422 #define PORTCFG_EVOUT1_bp 5 /* Event Output Port bit 1 position. */
4423 
4424 
4425 /* VPORT.INTFLAGS bit masks and bit positions */
4426 #define VPORT_INT1IF_bm 0x02 /* Port Interrupt 1 Flag bit mask. */
4427 #define VPORT_INT1IF_bp 1 /* Port Interrupt 1 Flag bit position. */
4428 
4429 #define VPORT_INT0IF_bm 0x01 /* Port Interrupt 0 Flag bit mask. */
4430 #define VPORT_INT0IF_bp 0 /* Port Interrupt 0 Flag bit position. */
4431 
4432 
4433 /* PORT.INTCTRL bit masks and bit positions */
4434 #define PORT_INT1LVL_gm 0x0C /* Port Interrupt 1 Level group mask. */
4435 #define PORT_INT1LVL_gp 2 /* Port Interrupt 1 Level group position. */
4436 #define PORT_INT1LVL0_bm (1<<2) /* Port Interrupt 1 Level bit 0 mask. */
4437 #define PORT_INT1LVL0_bp 2 /* Port Interrupt 1 Level bit 0 position. */
4438 #define PORT_INT1LVL1_bm (1<<3) /* Port Interrupt 1 Level bit 1 mask. */
4439 #define PORT_INT1LVL1_bp 3 /* Port Interrupt 1 Level bit 1 position. */
4440 
4441 #define PORT_INT0LVL_gm 0x03 /* Port Interrupt 0 Level group mask. */
4442 #define PORT_INT0LVL_gp 0 /* Port Interrupt 0 Level group position. */
4443 #define PORT_INT0LVL0_bm (1<<0) /* Port Interrupt 0 Level bit 0 mask. */
4444 #define PORT_INT0LVL0_bp 0 /* Port Interrupt 0 Level bit 0 position. */
4445 #define PORT_INT0LVL1_bm (1<<1) /* Port Interrupt 0 Level bit 1 mask. */
4446 #define PORT_INT0LVL1_bp 1 /* Port Interrupt 0 Level bit 1 position. */
4447 
4448 
4449 /* PORT.INTFLAGS bit masks and bit positions */
4450 #define PORT_INT1IF_bm 0x02 /* Port Interrupt 1 Flag bit mask. */
4451 #define PORT_INT1IF_bp 1 /* Port Interrupt 1 Flag bit position. */
4452 
4453 #define PORT_INT0IF_bm 0x01 /* Port Interrupt 0 Flag bit mask. */
4454 #define PORT_INT0IF_bp 0 /* Port Interrupt 0 Flag bit position. */
4455 
4456 
4457 /* PORT.PIN0CTRL bit masks and bit positions */
4458 #define PORT_SRLEN_bm 0x80 /* Slew Rate Enable bit mask. */
4459 #define PORT_SRLEN_bp 7 /* Slew Rate Enable bit position. */
4460 
4461 #define PORT_INVEN_bm 0x40 /* Inverted I/O Enable bit mask. */
4462 #define PORT_INVEN_bp 6 /* Inverted I/O Enable bit position. */
4463 
4464 #define PORT_OPC_gm 0x38 /* Output/Pull Configuration group mask. */
4465 #define PORT_OPC_gp 3 /* Output/Pull Configuration group position. */
4466 #define PORT_OPC0_bm (1<<3) /* Output/Pull Configuration bit 0 mask. */
4467 #define PORT_OPC0_bp 3 /* Output/Pull Configuration bit 0 position. */
4468 #define PORT_OPC1_bm (1<<4) /* Output/Pull Configuration bit 1 mask. */
4469 #define PORT_OPC1_bp 4 /* Output/Pull Configuration bit 1 position. */
4470 #define PORT_OPC2_bm (1<<5) /* Output/Pull Configuration bit 2 mask. */
4471 #define PORT_OPC2_bp 5 /* Output/Pull Configuration bit 2 position. */
4472 
4473 #define PORT_ISC_gm 0x07 /* Input/Sense Configuration group mask. */
4474 #define PORT_ISC_gp 0 /* Input/Sense Configuration group position. */
4475 #define PORT_ISC0_bm (1<<0) /* Input/Sense Configuration bit 0 mask. */
4476 #define PORT_ISC0_bp 0 /* Input/Sense Configuration bit 0 position. */
4477 #define PORT_ISC1_bm (1<<1) /* Input/Sense Configuration bit 1 mask. */
4478 #define PORT_ISC1_bp 1 /* Input/Sense Configuration bit 1 position. */
4479 #define PORT_ISC2_bm (1<<2) /* Input/Sense Configuration bit 2 mask. */
4480 #define PORT_ISC2_bp 2 /* Input/Sense Configuration bit 2 position. */
4481 
4482 
4483 /* PORT.PIN1CTRL bit masks and bit positions */
4484 /* PORT_SRLEN_bm Predefined. */
4485 /* PORT_SRLEN_bp Predefined. */
4486 
4487 /* PORT_INVEN_bm Predefined. */
4488 /* PORT_INVEN_bp Predefined. */
4489 
4490 /* PORT_OPC_gm Predefined. */
4491 /* PORT_OPC_gp Predefined. */
4492 /* PORT_OPC0_bm Predefined. */
4493 /* PORT_OPC0_bp Predefined. */
4494 /* PORT_OPC1_bm Predefined. */
4495 /* PORT_OPC1_bp Predefined. */
4496 /* PORT_OPC2_bm Predefined. */
4497 /* PORT_OPC2_bp Predefined. */
4498 
4499 /* PORT_ISC_gm Predefined. */
4500 /* PORT_ISC_gp Predefined. */
4501 /* PORT_ISC0_bm Predefined. */
4502 /* PORT_ISC0_bp Predefined. */
4503 /* PORT_ISC1_bm Predefined. */
4504 /* PORT_ISC1_bp Predefined. */
4505 /* PORT_ISC2_bm Predefined. */
4506 /* PORT_ISC2_bp Predefined. */
4507 
4508 
4509 /* PORT.PIN2CTRL bit masks and bit positions */
4510 /* PORT_SRLEN_bm Predefined. */
4511 /* PORT_SRLEN_bp Predefined. */
4512 
4513 /* PORT_INVEN_bm Predefined. */
4514 /* PORT_INVEN_bp Predefined. */
4515 
4516 /* PORT_OPC_gm Predefined. */
4517 /* PORT_OPC_gp Predefined. */
4518 /* PORT_OPC0_bm Predefined. */
4519 /* PORT_OPC0_bp Predefined. */
4520 /* PORT_OPC1_bm Predefined. */
4521 /* PORT_OPC1_bp Predefined. */
4522 /* PORT_OPC2_bm Predefined. */
4523 /* PORT_OPC2_bp Predefined. */
4524 
4525 /* PORT_ISC_gm Predefined. */
4526 /* PORT_ISC_gp Predefined. */
4527 /* PORT_ISC0_bm Predefined. */
4528 /* PORT_ISC0_bp Predefined. */
4529 /* PORT_ISC1_bm Predefined. */
4530 /* PORT_ISC1_bp Predefined. */
4531 /* PORT_ISC2_bm Predefined. */
4532 /* PORT_ISC2_bp Predefined. */
4533 
4534 
4535 /* PORT.PIN3CTRL bit masks and bit positions */
4536 /* PORT_SRLEN_bm Predefined. */
4537 /* PORT_SRLEN_bp Predefined. */
4538 
4539 /* PORT_INVEN_bm Predefined. */
4540 /* PORT_INVEN_bp Predefined. */
4541 
4542 /* PORT_OPC_gm Predefined. */
4543 /* PORT_OPC_gp Predefined. */
4544 /* PORT_OPC0_bm Predefined. */
4545 /* PORT_OPC0_bp Predefined. */
4546 /* PORT_OPC1_bm Predefined. */
4547 /* PORT_OPC1_bp Predefined. */
4548 /* PORT_OPC2_bm Predefined. */
4549 /* PORT_OPC2_bp Predefined. */
4550 
4551 /* PORT_ISC_gm Predefined. */
4552 /* PORT_ISC_gp Predefined. */
4553 /* PORT_ISC0_bm Predefined. */
4554 /* PORT_ISC0_bp Predefined. */
4555 /* PORT_ISC1_bm Predefined. */
4556 /* PORT_ISC1_bp Predefined. */
4557 /* PORT_ISC2_bm Predefined. */
4558 /* PORT_ISC2_bp Predefined. */
4559 
4560 
4561 /* PORT.PIN4CTRL bit masks and bit positions */
4562 /* PORT_SRLEN_bm Predefined. */
4563 /* PORT_SRLEN_bp Predefined. */
4564 
4565 /* PORT_INVEN_bm Predefined. */
4566 /* PORT_INVEN_bp Predefined. */
4567 
4568 /* PORT_OPC_gm Predefined. */
4569 /* PORT_OPC_gp Predefined. */
4570 /* PORT_OPC0_bm Predefined. */
4571 /* PORT_OPC0_bp Predefined. */
4572 /* PORT_OPC1_bm Predefined. */
4573 /* PORT_OPC1_bp Predefined. */
4574 /* PORT_OPC2_bm Predefined. */
4575 /* PORT_OPC2_bp Predefined. */
4576 
4577 /* PORT_ISC_gm Predefined. */
4578 /* PORT_ISC_gp Predefined. */
4579 /* PORT_ISC0_bm Predefined. */
4580 /* PORT_ISC0_bp Predefined. */
4581 /* PORT_ISC1_bm Predefined. */
4582 /* PORT_ISC1_bp Predefined. */
4583 /* PORT_ISC2_bm Predefined. */
4584 /* PORT_ISC2_bp Predefined. */
4585 
4586 
4587 /* PORT.PIN5CTRL bit masks and bit positions */
4588 /* PORT_SRLEN_bm Predefined. */
4589 /* PORT_SRLEN_bp Predefined. */
4590 
4591 /* PORT_INVEN_bm Predefined. */
4592 /* PORT_INVEN_bp Predefined. */
4593 
4594 /* PORT_OPC_gm Predefined. */
4595 /* PORT_OPC_gp Predefined. */
4596 /* PORT_OPC0_bm Predefined. */
4597 /* PORT_OPC0_bp Predefined. */
4598 /* PORT_OPC1_bm Predefined. */
4599 /* PORT_OPC1_bp Predefined. */
4600 /* PORT_OPC2_bm Predefined. */
4601 /* PORT_OPC2_bp Predefined. */
4602 
4603 /* PORT_ISC_gm Predefined. */
4604 /* PORT_ISC_gp Predefined. */
4605 /* PORT_ISC0_bm Predefined. */
4606 /* PORT_ISC0_bp Predefined. */
4607 /* PORT_ISC1_bm Predefined. */
4608 /* PORT_ISC1_bp Predefined. */
4609 /* PORT_ISC2_bm Predefined. */
4610 /* PORT_ISC2_bp Predefined. */
4611 
4612 
4613 /* PORT.PIN6CTRL bit masks and bit positions */
4614 /* PORT_SRLEN_bm Predefined. */
4615 /* PORT_SRLEN_bp Predefined. */
4616 
4617 /* PORT_INVEN_bm Predefined. */
4618 /* PORT_INVEN_bp Predefined. */
4619 
4620 /* PORT_OPC_gm Predefined. */
4621 /* PORT_OPC_gp Predefined. */
4622 /* PORT_OPC0_bm Predefined. */
4623 /* PORT_OPC0_bp Predefined. */
4624 /* PORT_OPC1_bm Predefined. */
4625 /* PORT_OPC1_bp Predefined. */
4626 /* PORT_OPC2_bm Predefined. */
4627 /* PORT_OPC2_bp Predefined. */
4628 
4629 /* PORT_ISC_gm Predefined. */
4630 /* PORT_ISC_gp Predefined. */
4631 /* PORT_ISC0_bm Predefined. */
4632 /* PORT_ISC0_bp Predefined. */
4633 /* PORT_ISC1_bm Predefined. */
4634 /* PORT_ISC1_bp Predefined. */
4635 /* PORT_ISC2_bm Predefined. */
4636 /* PORT_ISC2_bp Predefined. */
4637 
4638 
4639 /* PORT.PIN7CTRL bit masks and bit positions */
4640 /* PORT_SRLEN_bm Predefined. */
4641 /* PORT_SRLEN_bp Predefined. */
4642 
4643 /* PORT_INVEN_bm Predefined. */
4644 /* PORT_INVEN_bp Predefined. */
4645 
4646 /* PORT_OPC_gm Predefined. */
4647 /* PORT_OPC_gp Predefined. */
4648 /* PORT_OPC0_bm Predefined. */
4649 /* PORT_OPC0_bp Predefined. */
4650 /* PORT_OPC1_bm Predefined. */
4651 /* PORT_OPC1_bp Predefined. */
4652 /* PORT_OPC2_bm Predefined. */
4653 /* PORT_OPC2_bp Predefined. */
4654 
4655 /* PORT_ISC_gm Predefined. */
4656 /* PORT_ISC_gp Predefined. */
4657 /* PORT_ISC0_bm Predefined. */
4658 /* PORT_ISC0_bp Predefined. */
4659 /* PORT_ISC1_bm Predefined. */
4660 /* PORT_ISC1_bp Predefined. */
4661 /* PORT_ISC2_bm Predefined. */
4662 /* PORT_ISC2_bp Predefined. */
4663 
4664 
4665 /* TC - 16-bit Timer/Counter With PWM */
4666 /* TC0.CTRLA bit masks and bit positions */
4667 #define TC0_CLKSEL_gm 0x0F /* Clock Selection group mask. */
4668 #define TC0_CLKSEL_gp 0 /* Clock Selection group position. */
4669 #define TC0_CLKSEL0_bm (1<<0) /* Clock Selection bit 0 mask. */
4670 #define TC0_CLKSEL0_bp 0 /* Clock Selection bit 0 position. */
4671 #define TC0_CLKSEL1_bm (1<<1) /* Clock Selection bit 1 mask. */
4672 #define TC0_CLKSEL1_bp 1 /* Clock Selection bit 1 position. */
4673 #define TC0_CLKSEL2_bm (1<<2) /* Clock Selection bit 2 mask. */
4674 #define TC0_CLKSEL2_bp 2 /* Clock Selection bit 2 position. */
4675 #define TC0_CLKSEL3_bm (1<<3) /* Clock Selection bit 3 mask. */
4676 #define TC0_CLKSEL3_bp 3 /* Clock Selection bit 3 position. */
4677 
4678 
4679 /* TC0.CTRLB bit masks and bit positions */
4680 #define TC0_CCDEN_bm 0x80 /* Compare or Capture D Enable bit mask. */
4681 #define TC0_CCDEN_bp 7 /* Compare or Capture D Enable bit position. */
4682 
4683 #define TC0_CCCEN_bm 0x40 /* Compare or Capture C Enable bit mask. */
4684 #define TC0_CCCEN_bp 6 /* Compare or Capture C Enable bit position. */
4685 
4686 #define TC0_CCBEN_bm 0x20 /* Compare or Capture B Enable bit mask. */
4687 #define TC0_CCBEN_bp 5 /* Compare or Capture B Enable bit position. */
4688 
4689 #define TC0_CCAEN_bm 0x10 /* Compare or Capture A Enable bit mask. */
4690 #define TC0_CCAEN_bp 4 /* Compare or Capture A Enable bit position. */
4691 
4692 #define TC0_WGMODE_gm 0x07 /* Waveform generation mode group mask. */
4693 #define TC0_WGMODE_gp 0 /* Waveform generation mode group position. */
4694 #define TC0_WGMODE0_bm (1<<0) /* Waveform generation mode bit 0 mask. */
4695 #define TC0_WGMODE0_bp 0 /* Waveform generation mode bit 0 position. */
4696 #define TC0_WGMODE1_bm (1<<1) /* Waveform generation mode bit 1 mask. */
4697 #define TC0_WGMODE1_bp 1 /* Waveform generation mode bit 1 position. */
4698 #define TC0_WGMODE2_bm (1<<2) /* Waveform generation mode bit 2 mask. */
4699 #define TC0_WGMODE2_bp 2 /* Waveform generation mode bit 2 position. */
4700 
4701 
4702 /* TC0.CTRLC bit masks and bit positions */
4703 #define TC0_CMPD_bm 0x08 /* Compare D Output Value bit mask. */
4704 #define TC0_CMPD_bp 3 /* Compare D Output Value bit position. */
4705 
4706 #define TC0_CMPC_bm 0x04 /* Compare C Output Value bit mask. */
4707 #define TC0_CMPC_bp 2 /* Compare C Output Value bit position. */
4708 
4709 #define TC0_CMPB_bm 0x02 /* Compare B Output Value bit mask. */
4710 #define TC0_CMPB_bp 1 /* Compare B Output Value bit position. */
4711 
4712 #define TC0_CMPA_bm 0x01 /* Compare A Output Value bit mask. */
4713 #define TC0_CMPA_bp 0 /* Compare A Output Value bit position. */
4714 
4715 
4716 /* TC0.CTRLD bit masks and bit positions */
4717 #define TC0_EVACT_gm 0xE0 /* Event Action group mask. */
4718 #define TC0_EVACT_gp 5 /* Event Action group position. */
4719 #define TC0_EVACT0_bm (1<<5) /* Event Action bit 0 mask. */
4720 #define TC0_EVACT0_bp 5 /* Event Action bit 0 position. */
4721 #define TC0_EVACT1_bm (1<<6) /* Event Action bit 1 mask. */
4722 #define TC0_EVACT1_bp 6 /* Event Action bit 1 position. */
4723 #define TC0_EVACT2_bm (1<<7) /* Event Action bit 2 mask. */
4724 #define TC0_EVACT2_bp 7 /* Event Action bit 2 position. */
4725 
4726 #define TC0_EVDLY_bm 0x10 /* Event Delay bit mask. */
4727 #define TC0_EVDLY_bp 4 /* Event Delay bit position. */
4728 
4729 #define TC0_EVSEL_gm 0x0F /* Event Source Select group mask. */
4730 #define TC0_EVSEL_gp 0 /* Event Source Select group position. */
4731 #define TC0_EVSEL0_bm (1<<0) /* Event Source Select bit 0 mask. */
4732 #define TC0_EVSEL0_bp 0 /* Event Source Select bit 0 position. */
4733 #define TC0_EVSEL1_bm (1<<1) /* Event Source Select bit 1 mask. */
4734 #define TC0_EVSEL1_bp 1 /* Event Source Select bit 1 position. */
4735 #define TC0_EVSEL2_bm (1<<2) /* Event Source Select bit 2 mask. */
4736 #define TC0_EVSEL2_bp 2 /* Event Source Select bit 2 position. */
4737 #define TC0_EVSEL3_bm (1<<3) /* Event Source Select bit 3 mask. */
4738 #define TC0_EVSEL3_bp 3 /* Event Source Select bit 3 position. */
4739 
4740 
4741 /* TC0.CTRLE bit masks and bit positions */
4742 #define TC0_BYTEM_bm 0x01 /* Byte Mode bit mask. */
4743 #define TC0_BYTEM_bp 0 /* Byte Mode bit position. */
4744 
4745 
4746 /* TC0.INTCTRLA bit masks and bit positions */
4747 #define TC0_ERRINTLVL_gm 0x0C /* Error Interrupt Level group mask. */
4748 #define TC0_ERRINTLVL_gp 2 /* Error Interrupt Level group position. */
4749 #define TC0_ERRINTLVL0_bm (1<<2) /* Error Interrupt Level bit 0 mask. */
4750 #define TC0_ERRINTLVL0_bp 2 /* Error Interrupt Level bit 0 position. */
4751 #define TC0_ERRINTLVL1_bm (1<<3) /* Error Interrupt Level bit 1 mask. */
4752 #define TC0_ERRINTLVL1_bp 3 /* Error Interrupt Level bit 1 position. */
4753 
4754 #define TC0_OVFINTLVL_gm 0x03 /* Overflow interrupt level group mask. */
4755 #define TC0_OVFINTLVL_gp 0 /* Overflow interrupt level group position. */
4756 #define TC0_OVFINTLVL0_bm (1<<0) /* Overflow interrupt level bit 0 mask. */
4757 #define TC0_OVFINTLVL0_bp 0 /* Overflow interrupt level bit 0 position. */
4758 #define TC0_OVFINTLVL1_bm (1<<1) /* Overflow interrupt level bit 1 mask. */
4759 #define TC0_OVFINTLVL1_bp 1 /* Overflow interrupt level bit 1 position. */
4760 
4761 
4762 /* TC0.INTCTRLB bit masks and bit positions */
4763 #define TC0_CCDINTLVL_gm 0xC0 /* Compare or Capture D Interrupt Level group mask. */
4764 #define TC0_CCDINTLVL_gp 6 /* Compare or Capture D Interrupt Level group position. */
4765 #define TC0_CCDINTLVL0_bm (1<<6) /* Compare or Capture D Interrupt Level bit 0 mask. */
4766 #define TC0_CCDINTLVL0_bp 6 /* Compare or Capture D Interrupt Level bit 0 position. */
4767 #define TC0_CCDINTLVL1_bm (1<<7) /* Compare or Capture D Interrupt Level bit 1 mask. */
4768 #define TC0_CCDINTLVL1_bp 7 /* Compare or Capture D Interrupt Level bit 1 position. */
4769 
4770 #define TC0_CCCINTLVL_gm 0x30 /* Compare or Capture C Interrupt Level group mask. */
4771 #define TC0_CCCINTLVL_gp 4 /* Compare or Capture C Interrupt Level group position. */
4772 #define TC0_CCCINTLVL0_bm (1<<4) /* Compare or Capture C Interrupt Level bit 0 mask. */
4773 #define TC0_CCCINTLVL0_bp 4 /* Compare or Capture C Interrupt Level bit 0 position. */
4774 #define TC0_CCCINTLVL1_bm (1<<5) /* Compare or Capture C Interrupt Level bit 1 mask. */
4775 #define TC0_CCCINTLVL1_bp 5 /* Compare or Capture C Interrupt Level bit 1 position. */
4776 
4777 #define TC0_CCBINTLVL_gm 0x0C /* Compare or Capture B Interrupt Level group mask. */
4778 #define TC0_CCBINTLVL_gp 2 /* Compare or Capture B Interrupt Level group position. */
4779 #define TC0_CCBINTLVL0_bm (1<<2) /* Compare or Capture B Interrupt Level bit 0 mask. */
4780 #define TC0_CCBINTLVL0_bp 2 /* Compare or Capture B Interrupt Level bit 0 position. */
4781 #define TC0_CCBINTLVL1_bm (1<<3) /* Compare or Capture B Interrupt Level bit 1 mask. */
4782 #define TC0_CCBINTLVL1_bp 3 /* Compare or Capture B Interrupt Level bit 1 position. */
4783 
4784 #define TC0_CCAINTLVL_gm 0x03 /* Compare or Capture A Interrupt Level group mask. */
4785 #define TC0_CCAINTLVL_gp 0 /* Compare or Capture A Interrupt Level group position. */
4786 #define TC0_CCAINTLVL0_bm (1<<0) /* Compare or Capture A Interrupt Level bit 0 mask. */
4787 #define TC0_CCAINTLVL0_bp 0 /* Compare or Capture A Interrupt Level bit 0 position. */
4788 #define TC0_CCAINTLVL1_bm (1<<1) /* Compare or Capture A Interrupt Level bit 1 mask. */
4789 #define TC0_CCAINTLVL1_bp 1 /* Compare or Capture A Interrupt Level bit 1 position. */
4790 
4791 
4792 /* TC0.CTRLFCLR bit masks and bit positions */
4793 #define TC0_CMD_gm 0x0C /* Command group mask. */
4794 #define TC0_CMD_gp 2 /* Command group position. */
4795 #define TC0_CMD0_bm (1<<2) /* Command bit 0 mask. */
4796 #define TC0_CMD0_bp 2 /* Command bit 0 position. */
4797 #define TC0_CMD1_bm (1<<3) /* Command bit 1 mask. */
4798 #define TC0_CMD1_bp 3 /* Command bit 1 position. */
4799 
4800 #define TC0_LUPD_bm 0x02 /* Lock Update bit mask. */
4801 #define TC0_LUPD_bp 1 /* Lock Update bit position. */
4802 
4803 #define TC0_DIR_bm 0x01 /* Direction bit mask. */
4804 #define TC0_DIR_bp 0 /* Direction bit position. */
4805 
4806 
4807 /* TC0.CTRLFSET bit masks and bit positions */
4808 /* TC0_CMD_gm Predefined. */
4809 /* TC0_CMD_gp Predefined. */
4810 /* TC0_CMD0_bm Predefined. */
4811 /* TC0_CMD0_bp Predefined. */
4812 /* TC0_CMD1_bm Predefined. */
4813 /* TC0_CMD1_bp Predefined. */
4814 
4815 /* TC0_LUPD_bm Predefined. */
4816 /* TC0_LUPD_bp Predefined. */
4817 
4818 /* TC0_DIR_bm Predefined. */
4819 /* TC0_DIR_bp Predefined. */
4820 
4821 
4822 /* TC0.CTRLGCLR bit masks and bit positions */
4823 #define TC0_CCDBV_bm 0x10 /* Compare or Capture D Buffer Valid bit mask. */
4824 #define TC0_CCDBV_bp 4 /* Compare or Capture D Buffer Valid bit position. */
4825 
4826 #define TC0_CCCBV_bm 0x08 /* Compare or Capture C Buffer Valid bit mask. */
4827 #define TC0_CCCBV_bp 3 /* Compare or Capture C Buffer Valid bit position. */
4828 
4829 #define TC0_CCBBV_bm 0x04 /* Compare or Capture B Buffer Valid bit mask. */
4830 #define TC0_CCBBV_bp 2 /* Compare or Capture B Buffer Valid bit position. */
4831 
4832 #define TC0_CCABV_bm 0x02 /* Compare or Capture A Buffer Valid bit mask. */
4833 #define TC0_CCABV_bp 1 /* Compare or Capture A Buffer Valid bit position. */
4834 
4835 #define TC0_PERBV_bm 0x01 /* Period Buffer Valid bit mask. */
4836 #define TC0_PERBV_bp 0 /* Period Buffer Valid bit position. */
4837 
4838 
4839 /* TC0.CTRLGSET bit masks and bit positions */
4840 /* TC0_CCDBV_bm Predefined. */
4841 /* TC0_CCDBV_bp Predefined. */
4842 
4843 /* TC0_CCCBV_bm Predefined. */
4844 /* TC0_CCCBV_bp Predefined. */
4845 
4846 /* TC0_CCBBV_bm Predefined. */
4847 /* TC0_CCBBV_bp Predefined. */
4848 
4849 /* TC0_CCABV_bm Predefined. */
4850 /* TC0_CCABV_bp Predefined. */
4851 
4852 /* TC0_PERBV_bm Predefined. */
4853 /* TC0_PERBV_bp Predefined. */
4854 
4855 
4856 /* TC0.INTFLAGS bit masks and bit positions */
4857 #define TC0_CCDIF_bm 0x80 /* Compare or Capture D Interrupt Flag bit mask. */
4858 #define TC0_CCDIF_bp 7 /* Compare or Capture D Interrupt Flag bit position. */
4859 
4860 #define TC0_CCCIF_bm 0x40 /* Compare or Capture C Interrupt Flag bit mask. */
4861 #define TC0_CCCIF_bp 6 /* Compare or Capture C Interrupt Flag bit position. */
4862 
4863 #define TC0_CCBIF_bm 0x20 /* Compare or Capture B Interrupt Flag bit mask. */
4864 #define TC0_CCBIF_bp 5 /* Compare or Capture B Interrupt Flag bit position. */
4865 
4866 #define TC0_CCAIF_bm 0x10 /* Compare or Capture A Interrupt Flag bit mask. */
4867 #define TC0_CCAIF_bp 4 /* Compare or Capture A Interrupt Flag bit position. */
4868 
4869 #define TC0_ERRIF_bm 0x02 /* Error Interrupt Flag bit mask. */
4870 #define TC0_ERRIF_bp 1 /* Error Interrupt Flag bit position. */
4871 
4872 #define TC0_OVFIF_bm 0x01 /* Overflow Interrupt Flag bit mask. */
4873 #define TC0_OVFIF_bp 0 /* Overflow Interrupt Flag bit position. */
4874 
4875 
4876 /* TC1.CTRLA bit masks and bit positions */
4877 #define TC1_CLKSEL_gm 0x0F /* Clock Selection group mask. */
4878 #define TC1_CLKSEL_gp 0 /* Clock Selection group position. */
4879 #define TC1_CLKSEL0_bm (1<<0) /* Clock Selection bit 0 mask. */
4880 #define TC1_CLKSEL0_bp 0 /* Clock Selection bit 0 position. */
4881 #define TC1_CLKSEL1_bm (1<<1) /* Clock Selection bit 1 mask. */
4882 #define TC1_CLKSEL1_bp 1 /* Clock Selection bit 1 position. */
4883 #define TC1_CLKSEL2_bm (1<<2) /* Clock Selection bit 2 mask. */
4884 #define TC1_CLKSEL2_bp 2 /* Clock Selection bit 2 position. */
4885 #define TC1_CLKSEL3_bm (1<<3) /* Clock Selection bit 3 mask. */
4886 #define TC1_CLKSEL3_bp 3 /* Clock Selection bit 3 position. */
4887 
4888 
4889 /* TC1.CTRLB bit masks and bit positions */
4890 #define TC1_CCBEN_bm 0x20 /* Compare or Capture B Enable bit mask. */
4891 #define TC1_CCBEN_bp 5 /* Compare or Capture B Enable bit position. */
4892 
4893 #define TC1_CCAEN_bm 0x10 /* Compare or Capture A Enable bit mask. */
4894 #define TC1_CCAEN_bp 4 /* Compare or Capture A Enable bit position. */
4895 
4896 #define TC1_WGMODE_gm 0x07 /* Waveform generation mode group mask. */
4897 #define TC1_WGMODE_gp 0 /* Waveform generation mode group position. */
4898 #define TC1_WGMODE0_bm (1<<0) /* Waveform generation mode bit 0 mask. */
4899 #define TC1_WGMODE0_bp 0 /* Waveform generation mode bit 0 position. */
4900 #define TC1_WGMODE1_bm (1<<1) /* Waveform generation mode bit 1 mask. */
4901 #define TC1_WGMODE1_bp 1 /* Waveform generation mode bit 1 position. */
4902 #define TC1_WGMODE2_bm (1<<2) /* Waveform generation mode bit 2 mask. */
4903 #define TC1_WGMODE2_bp 2 /* Waveform generation mode bit 2 position. */
4904 
4905 
4906 /* TC1.CTRLC bit masks and bit positions */
4907 #define TC1_CMPB_bm 0x02 /* Compare B Output Value bit mask. */
4908 #define TC1_CMPB_bp 1 /* Compare B Output Value bit position. */
4909 
4910 #define TC1_CMPA_bm 0x01 /* Compare A Output Value bit mask. */
4911 #define TC1_CMPA_bp 0 /* Compare A Output Value bit position. */
4912 
4913 
4914 /* TC1.CTRLD bit masks and bit positions */
4915 #define TC1_EVACT_gm 0xE0 /* Event Action group mask. */
4916 #define TC1_EVACT_gp 5 /* Event Action group position. */
4917 #define TC1_EVACT0_bm (1<<5) /* Event Action bit 0 mask. */
4918 #define TC1_EVACT0_bp 5 /* Event Action bit 0 position. */
4919 #define TC1_EVACT1_bm (1<<6) /* Event Action bit 1 mask. */
4920 #define TC1_EVACT1_bp 6 /* Event Action bit 1 position. */
4921 #define TC1_EVACT2_bm (1<<7) /* Event Action bit 2 mask. */
4922 #define TC1_EVACT2_bp 7 /* Event Action bit 2 position. */
4923 
4924 #define TC1_EVDLY_bm 0x10 /* Event Delay bit mask. */
4925 #define TC1_EVDLY_bp 4 /* Event Delay bit position. */
4926 
4927 #define TC1_EVSEL_gm 0x0F /* Event Source Select group mask. */
4928 #define TC1_EVSEL_gp 0 /* Event Source Select group position. */
4929 #define TC1_EVSEL0_bm (1<<0) /* Event Source Select bit 0 mask. */
4930 #define TC1_EVSEL0_bp 0 /* Event Source Select bit 0 position. */
4931 #define TC1_EVSEL1_bm (1<<1) /* Event Source Select bit 1 mask. */
4932 #define TC1_EVSEL1_bp 1 /* Event Source Select bit 1 position. */
4933 #define TC1_EVSEL2_bm (1<<2) /* Event Source Select bit 2 mask. */
4934 #define TC1_EVSEL2_bp 2 /* Event Source Select bit 2 position. */
4935 #define TC1_EVSEL3_bm (1<<3) /* Event Source Select bit 3 mask. */
4936 #define TC1_EVSEL3_bp 3 /* Event Source Select bit 3 position. */
4937 
4938 
4939 /* TC1.CTRLE bit masks and bit positions */
4940 #define TC1_BYTEM_bm 0x01 /* Byte Mode bit mask. */
4941 #define TC1_BYTEM_bp 0 /* Byte Mode bit position. */
4942 
4943 
4944 /* TC1.INTCTRLA bit masks and bit positions */
4945 #define TC1_ERRINTLVL_gm 0x0C /* Error Interrupt Level group mask. */
4946 #define TC1_ERRINTLVL_gp 2 /* Error Interrupt Level group position. */
4947 #define TC1_ERRINTLVL0_bm (1<<2) /* Error Interrupt Level bit 0 mask. */
4948 #define TC1_ERRINTLVL0_bp 2 /* Error Interrupt Level bit 0 position. */
4949 #define TC1_ERRINTLVL1_bm (1<<3) /* Error Interrupt Level bit 1 mask. */
4950 #define TC1_ERRINTLVL1_bp 3 /* Error Interrupt Level bit 1 position. */
4951 
4952 #define TC1_OVFINTLVL_gm 0x03 /* Overflow interrupt level group mask. */
4953 #define TC1_OVFINTLVL_gp 0 /* Overflow interrupt level group position. */
4954 #define TC1_OVFINTLVL0_bm (1<<0) /* Overflow interrupt level bit 0 mask. */
4955 #define TC1_OVFINTLVL0_bp 0 /* Overflow interrupt level bit 0 position. */
4956 #define TC1_OVFINTLVL1_bm (1<<1) /* Overflow interrupt level bit 1 mask. */
4957 #define TC1_OVFINTLVL1_bp 1 /* Overflow interrupt level bit 1 position. */
4958 
4959 
4960 /* TC1.INTCTRLB bit masks and bit positions */
4961 #define TC1_CCBINTLVL_gm 0x0C /* Compare or Capture B Interrupt Level group mask. */
4962 #define TC1_CCBINTLVL_gp 2 /* Compare or Capture B Interrupt Level group position. */
4963 #define TC1_CCBINTLVL0_bm (1<<2) /* Compare or Capture B Interrupt Level bit 0 mask. */
4964 #define TC1_CCBINTLVL0_bp 2 /* Compare or Capture B Interrupt Level bit 0 position. */
4965 #define TC1_CCBINTLVL1_bm (1<<3) /* Compare or Capture B Interrupt Level bit 1 mask. */
4966 #define TC1_CCBINTLVL1_bp 3 /* Compare or Capture B Interrupt Level bit 1 position. */
4967 
4968 #define TC1_CCAINTLVL_gm 0x03 /* Compare or Capture A Interrupt Level group mask. */
4969 #define TC1_CCAINTLVL_gp 0 /* Compare or Capture A Interrupt Level group position. */
4970 #define TC1_CCAINTLVL0_bm (1<<0) /* Compare or Capture A Interrupt Level bit 0 mask. */
4971 #define TC1_CCAINTLVL0_bp 0 /* Compare or Capture A Interrupt Level bit 0 position. */
4972 #define TC1_CCAINTLVL1_bm (1<<1) /* Compare or Capture A Interrupt Level bit 1 mask. */
4973 #define TC1_CCAINTLVL1_bp 1 /* Compare or Capture A Interrupt Level bit 1 position. */
4974 
4975 
4976 /* TC1.CTRLFCLR bit masks and bit positions */
4977 #define TC1_CMD_gm 0x0C /* Command group mask. */
4978 #define TC1_CMD_gp 2 /* Command group position. */
4979 #define TC1_CMD0_bm (1<<2) /* Command bit 0 mask. */
4980 #define TC1_CMD0_bp 2 /* Command bit 0 position. */
4981 #define TC1_CMD1_bm (1<<3) /* Command bit 1 mask. */
4982 #define TC1_CMD1_bp 3 /* Command bit 1 position. */
4983 
4984 #define TC1_LUPD_bm 0x02 /* Lock Update bit mask. */
4985 #define TC1_LUPD_bp 1 /* Lock Update bit position. */
4986 
4987 #define TC1_DIR_bm 0x01 /* Direction bit mask. */
4988 #define TC1_DIR_bp 0 /* Direction bit position. */
4989 
4990 
4991 /* TC1.CTRLFSET bit masks and bit positions */
4992 /* TC1_CMD_gm Predefined. */
4993 /* TC1_CMD_gp Predefined. */
4994 /* TC1_CMD0_bm Predefined. */
4995 /* TC1_CMD0_bp Predefined. */
4996 /* TC1_CMD1_bm Predefined. */
4997 /* TC1_CMD1_bp Predefined. */
4998 
4999 /* TC1_LUPD_bm Predefined. */
5000 /* TC1_LUPD_bp Predefined. */
5001 
5002 /* TC1_DIR_bm Predefined. */
5003 /* TC1_DIR_bp Predefined. */
5004 
5005 
5006 /* TC1.CTRLGCLR bit masks and bit positions */
5007 #define TC1_CCBBV_bm 0x04 /* Compare or Capture B Buffer Valid bit mask. */
5008 #define TC1_CCBBV_bp 2 /* Compare or Capture B Buffer Valid bit position. */
5009 
5010 #define TC1_CCABV_bm 0x02 /* Compare or Capture A Buffer Valid bit mask. */
5011 #define TC1_CCABV_bp 1 /* Compare or Capture A Buffer Valid bit position. */
5012 
5013 #define TC1_PERBV_bm 0x01 /* Period Buffer Valid bit mask. */
5014 #define TC1_PERBV_bp 0 /* Period Buffer Valid bit position. */
5015 
5016 
5017 /* TC1.CTRLGSET bit masks and bit positions */
5018 /* TC1_CCBBV_bm Predefined. */
5019 /* TC1_CCBBV_bp Predefined. */
5020 
5021 /* TC1_CCABV_bm Predefined. */
5022 /* TC1_CCABV_bp Predefined. */
5023 
5024 /* TC1_PERBV_bm Predefined. */
5025 /* TC1_PERBV_bp Predefined. */
5026 
5027 
5028 /* TC1.INTFLAGS bit masks and bit positions */
5029 #define TC1_CCBIF_bm 0x20 /* Compare or Capture B Interrupt Flag bit mask. */
5030 #define TC1_CCBIF_bp 5 /* Compare or Capture B Interrupt Flag bit position. */
5031 
5032 #define TC1_CCAIF_bm 0x10 /* Compare or Capture A Interrupt Flag bit mask. */
5033 #define TC1_CCAIF_bp 4 /* Compare or Capture A Interrupt Flag bit position. */
5034 
5035 #define TC1_ERRIF_bm 0x02 /* Error Interrupt Flag bit mask. */
5036 #define TC1_ERRIF_bp 1 /* Error Interrupt Flag bit position. */
5037 
5038 #define TC1_OVFIF_bm 0x01 /* Overflow Interrupt Flag bit mask. */
5039 #define TC1_OVFIF_bp 0 /* Overflow Interrupt Flag bit position. */
5040 
5041 
5042 /* AWEX.CTRL bit masks and bit positions */
5043 #define AWEX_PGM_bm 0x20 /* Pattern Generation Mode bit mask. */
5044 #define AWEX_PGM_bp 5 /* Pattern Generation Mode bit position. */
5045 
5046 #define AWEX_CWCM_bm 0x10 /* Common Waveform Channel Mode bit mask. */
5047 #define AWEX_CWCM_bp 4 /* Common Waveform Channel Mode bit position. */
5048 
5049 #define AWEX_DTICCDEN_bm 0x08 /* Dead Time Insertion Compare Channel D Enable bit mask. */
5050 #define AWEX_DTICCDEN_bp 3 /* Dead Time Insertion Compare Channel D Enable bit position. */
5051 
5052 #define AWEX_DTICCCEN_bm 0x04 /* Dead Time Insertion Compare Channel C Enable bit mask. */
5053 #define AWEX_DTICCCEN_bp 2 /* Dead Time Insertion Compare Channel C Enable bit position. */
5054 
5055 #define AWEX_DTICCBEN_bm 0x02 /* Dead Time Insertion Compare Channel B Enable bit mask. */
5056 #define AWEX_DTICCBEN_bp 1 /* Dead Time Insertion Compare Channel B Enable bit position. */
5057 
5058 #define AWEX_DTICCAEN_bm 0x01 /* Dead Time Insertion Compare Channel A Enable bit mask. */
5059 #define AWEX_DTICCAEN_bp 0 /* Dead Time Insertion Compare Channel A Enable bit position. */
5060 
5061 
5062 /* AWEX.FDCTRL bit masks and bit positions */
5063 #define AWEX_FDDBD_bm 0x10 /* Fault Detect on Disable Break Disable bit mask. */
5064 #define AWEX_FDDBD_bp 4 /* Fault Detect on Disable Break Disable bit position. */
5065 
5066 #define AWEX_FDMODE_bm 0x04 /* Fault Detect Mode bit mask. */
5067 #define AWEX_FDMODE_bp 2 /* Fault Detect Mode bit position. */
5068 
5069 #define AWEX_FDACT_gm 0x03 /* Fault Detect Action group mask. */
5070 #define AWEX_FDACT_gp 0 /* Fault Detect Action group position. */
5071 #define AWEX_FDACT0_bm (1<<0) /* Fault Detect Action bit 0 mask. */
5072 #define AWEX_FDACT0_bp 0 /* Fault Detect Action bit 0 position. */
5073 #define AWEX_FDACT1_bm (1<<1) /* Fault Detect Action bit 1 mask. */
5074 #define AWEX_FDACT1_bp 1 /* Fault Detect Action bit 1 position. */
5075 
5076 
5077 /* AWEX.STATUS bit masks and bit positions */
5078 #define AWEX_FDF_bm 0x04 /* Fault Detect Flag bit mask. */
5079 #define AWEX_FDF_bp 2 /* Fault Detect Flag bit position. */
5080 
5081 #define AWEX_DTHSBUFV_bm 0x02 /* Dead Time High Side Buffer Valid bit mask. */
5082 #define AWEX_DTHSBUFV_bp 1 /* Dead Time High Side Buffer Valid bit position. */
5083 
5084 #define AWEX_DTLSBUFV_bm 0x01 /* Dead Time Low Side Buffer Valid bit mask. */
5085 #define AWEX_DTLSBUFV_bp 0 /* Dead Time Low Side Buffer Valid bit position. */
5086 
5087 
5088 /* HIRES.CTRLA bit masks and bit positions */
5089 #define HIRES_HREN_gm 0x03 /* High Resolution Enable group mask. */
5090 #define HIRES_HREN_gp 0 /* High Resolution Enable group position. */
5091 #define HIRES_HREN0_bm (1<<0) /* High Resolution Enable bit 0 mask. */
5092 #define HIRES_HREN0_bp 0 /* High Resolution Enable bit 0 position. */
5093 #define HIRES_HREN1_bm (1<<1) /* High Resolution Enable bit 1 mask. */
5094 #define HIRES_HREN1_bp 1 /* High Resolution Enable bit 1 position. */
5095 
5096 
5097 /* USART - Universal Asynchronous Receiver-Transmitter */
5098 /* USART.STATUS bit masks and bit positions */
5099 #define USART_RXCIF_bm 0x80 /* Receive Interrupt Flag bit mask. */
5100 #define USART_RXCIF_bp 7 /* Receive Interrupt Flag bit position. */
5101 
5102 #define USART_TXCIF_bm 0x40 /* Transmit Interrupt Flag bit mask. */
5103 #define USART_TXCIF_bp 6 /* Transmit Interrupt Flag bit position. */
5104 
5105 #define USART_DREIF_bm 0x20 /* Data Register Empty Flag bit mask. */
5106 #define USART_DREIF_bp 5 /* Data Register Empty Flag bit position. */
5107 
5108 #define USART_FERR_bm 0x10 /* Frame Error bit mask. */
5109 #define USART_FERR_bp 4 /* Frame Error bit position. */
5110 
5111 #define USART_BUFOVF_bm 0x08 /* Buffer Overflow bit mask. */
5112 #define USART_BUFOVF_bp 3 /* Buffer Overflow bit position. */
5113 
5114 #define USART_PERR_bm 0x04 /* Parity Error bit mask. */
5115 #define USART_PERR_bp 2 /* Parity Error bit position. */
5116 
5117 #define USART_RXB8_bm 0x01 /* Receive Bit 8 bit mask. */
5118 #define USART_RXB8_bp 0 /* Receive Bit 8 bit position. */
5119 
5120 
5121 /* USART.CTRLA bit masks and bit positions */
5122 #define USART_RXCINTLVL_gm 0x30 /* Receive Interrupt Level group mask. */
5123 #define USART_RXCINTLVL_gp 4 /* Receive Interrupt Level group position. */
5124 #define USART_RXCINTLVL0_bm (1<<4) /* Receive Interrupt Level bit 0 mask. */
5125 #define USART_RXCINTLVL0_bp 4 /* Receive Interrupt Level bit 0 position. */
5126 #define USART_RXCINTLVL1_bm (1<<5) /* Receive Interrupt Level bit 1 mask. */
5127 #define USART_RXCINTLVL1_bp 5 /* Receive Interrupt Level bit 1 position. */
5128 
5129 #define USART_TXCINTLVL_gm 0x0C /* Transmit Interrupt Level group mask. */
5130 #define USART_TXCINTLVL_gp 2 /* Transmit Interrupt Level group position. */
5131 #define USART_TXCINTLVL0_bm (1<<2) /* Transmit Interrupt Level bit 0 mask. */
5132 #define USART_TXCINTLVL0_bp 2 /* Transmit Interrupt Level bit 0 position. */
5133 #define USART_TXCINTLVL1_bm (1<<3) /* Transmit Interrupt Level bit 1 mask. */
5134 #define USART_TXCINTLVL1_bp 3 /* Transmit Interrupt Level bit 1 position. */
5135 
5136 #define USART_DREINTLVL_gm 0x03 /* Data Register Empty Interrupt Level group mask. */
5137 #define USART_DREINTLVL_gp 0 /* Data Register Empty Interrupt Level group position. */
5138 #define USART_DREINTLVL0_bm (1<<0) /* Data Register Empty Interrupt Level bit 0 mask. */
5139 #define USART_DREINTLVL0_bp 0 /* Data Register Empty Interrupt Level bit 0 position. */
5140 #define USART_DREINTLVL1_bm (1<<1) /* Data Register Empty Interrupt Level bit 1 mask. */
5141 #define USART_DREINTLVL1_bp 1 /* Data Register Empty Interrupt Level bit 1 position. */
5142 
5143 
5144 /* USART.CTRLB bit masks and bit positions */
5145 #define USART_RXEN_bm 0x10 /* Receiver Enable bit mask. */
5146 #define USART_RXEN_bp 4 /* Receiver Enable bit position. */
5147 
5148 #define USART_TXEN_bm 0x08 /* Transmitter Enable bit mask. */
5149 #define USART_TXEN_bp 3 /* Transmitter Enable bit position. */
5150 
5151 #define USART_CLK2X_bm 0x04 /* Double transmission speed bit mask. */
5152 #define USART_CLK2X_bp 2 /* Double transmission speed bit position. */
5153 
5154 #define USART_MPCM_bm 0x02 /* Multi-processor Communication Mode bit mask. */
5155 #define USART_MPCM_bp 1 /* Multi-processor Communication Mode bit position. */
5156 
5157 #define USART_TXB8_bm 0x01 /* Transmit bit 8 bit mask. */
5158 #define USART_TXB8_bp 0 /* Transmit bit 8 bit position. */
5159 
5160 
5161 /* USART.CTRLC bit masks and bit positions */
5162 #define USART_CMODE_gm 0xC0 /* Communication Mode group mask. */
5163 #define USART_CMODE_gp 6 /* Communication Mode group position. */
5164 #define USART_CMODE0_bm (1<<6) /* Communication Mode bit 0 mask. */
5165 #define USART_CMODE0_bp 6 /* Communication Mode bit 0 position. */
5166 #define USART_CMODE1_bm (1<<7) /* Communication Mode bit 1 mask. */
5167 #define USART_CMODE1_bp 7 /* Communication Mode bit 1 position. */
5168 
5169 #define USART_PMODE_gm 0x30 /* Parity Mode group mask. */
5170 #define USART_PMODE_gp 4 /* Parity Mode group position. */
5171 #define USART_PMODE0_bm (1<<4) /* Parity Mode bit 0 mask. */
5172 #define USART_PMODE0_bp 4 /* Parity Mode bit 0 position. */
5173 #define USART_PMODE1_bm (1<<5) /* Parity Mode bit 1 mask. */
5174 #define USART_PMODE1_bp 5 /* Parity Mode bit 1 position. */
5175 
5176 #define USART_SBMODE_bm 0x08 /* Stop Bit Mode bit mask. */
5177 #define USART_SBMODE_bp 3 /* Stop Bit Mode bit position. */
5178 
5179 #define USART_CHSIZE_gm 0x07 /* Character Size group mask. */
5180 #define USART_CHSIZE_gp 0 /* Character Size group position. */
5181 #define USART_CHSIZE0_bm (1<<0) /* Character Size bit 0 mask. */
5182 #define USART_CHSIZE0_bp 0 /* Character Size bit 0 position. */
5183 #define USART_CHSIZE1_bm (1<<1) /* Character Size bit 1 mask. */
5184 #define USART_CHSIZE1_bp 1 /* Character Size bit 1 position. */
5185 #define USART_CHSIZE2_bm (1<<2) /* Character Size bit 2 mask. */
5186 #define USART_CHSIZE2_bp 2 /* Character Size bit 2 position. */
5187 
5188 
5189 /* USART.BAUDCTRLA bit masks and bit positions */
5190 #define USART_BSEL_gm 0xFF /* Baud Rate Selection Bits [7:0] group mask. */
5191 #define USART_BSEL_gp 0 /* Baud Rate Selection Bits [7:0] group position. */
5192 #define USART_BSEL0_bm (1<<0) /* Baud Rate Selection Bits [7:0] bit 0 mask. */
5193 #define USART_BSEL0_bp 0 /* Baud Rate Selection Bits [7:0] bit 0 position. */
5194 #define USART_BSEL1_bm (1<<1) /* Baud Rate Selection Bits [7:0] bit 1 mask. */
5195 #define USART_BSEL1_bp 1 /* Baud Rate Selection Bits [7:0] bit 1 position. */
5196 #define USART_BSEL2_bm (1<<2) /* Baud Rate Selection Bits [7:0] bit 2 mask. */
5197 #define USART_BSEL2_bp 2 /* Baud Rate Selection Bits [7:0] bit 2 position. */
5198 #define USART_BSEL3_bm (1<<3) /* Baud Rate Selection Bits [7:0] bit 3 mask. */
5199 #define USART_BSEL3_bp 3 /* Baud Rate Selection Bits [7:0] bit 3 position. */
5200 #define USART_BSEL4_bm (1<<4) /* Baud Rate Selection Bits [7:0] bit 4 mask. */
5201 #define USART_BSEL4_bp 4 /* Baud Rate Selection Bits [7:0] bit 4 position. */
5202 #define USART_BSEL5_bm (1<<5) /* Baud Rate Selection Bits [7:0] bit 5 mask. */
5203 #define USART_BSEL5_bp 5 /* Baud Rate Selection Bits [7:0] bit 5 position. */
5204 #define USART_BSEL6_bm (1<<6) /* Baud Rate Selection Bits [7:0] bit 6 mask. */
5205 #define USART_BSEL6_bp 6 /* Baud Rate Selection Bits [7:0] bit 6 position. */
5206 #define USART_BSEL7_bm (1<<7) /* Baud Rate Selection Bits [7:0] bit 7 mask. */
5207 #define USART_BSEL7_bp 7 /* Baud Rate Selection Bits [7:0] bit 7 position. */
5208 
5209 
5210 /* USART.BAUDCTRLB bit masks and bit positions */
5211 #define USART_BSCALE_gm 0xF0 /* Baud Rate Scale group mask. */
5212 #define USART_BSCALE_gp 4 /* Baud Rate Scale group position. */
5213 #define USART_BSCALE0_bm (1<<4) /* Baud Rate Scale bit 0 mask. */
5214 #define USART_BSCALE0_bp 4 /* Baud Rate Scale bit 0 position. */
5215 #define USART_BSCALE1_bm (1<<5) /* Baud Rate Scale bit 1 mask. */
5216 #define USART_BSCALE1_bp 5 /* Baud Rate Scale bit 1 position. */
5217 #define USART_BSCALE2_bm (1<<6) /* Baud Rate Scale bit 2 mask. */
5218 #define USART_BSCALE2_bp 6 /* Baud Rate Scale bit 2 position. */
5219 #define USART_BSCALE3_bm (1<<7) /* Baud Rate Scale bit 3 mask. */
5220 #define USART_BSCALE3_bp 7 /* Baud Rate Scale bit 3 position. */
5221 
5222 /* USART_BSEL_gm Predefined. */
5223 /* USART_BSEL_gp Predefined. */
5224 /* USART_BSEL0_bm Predefined. */
5225 /* USART_BSEL0_bp Predefined. */
5226 /* USART_BSEL1_bm Predefined. */
5227 /* USART_BSEL1_bp Predefined. */
5228 /* USART_BSEL2_bm Predefined. */
5229 /* USART_BSEL2_bp Predefined. */
5230 /* USART_BSEL3_bm Predefined. */
5231 /* USART_BSEL3_bp Predefined. */
5232 
5233 
5234 /* SPI - Serial Peripheral Interface */
5235 /* SPI.CTRL bit masks and bit positions */
5236 #define SPI_CLK2X_bm 0x80 /* Enable Double Speed bit mask. */
5237 #define SPI_CLK2X_bp 7 /* Enable Double Speed bit position. */
5238 
5239 #define SPI_ENABLE_bm 0x40 /* Enable Module bit mask. */
5240 #define SPI_ENABLE_bp 6 /* Enable Module bit position. */
5241 
5242 #define SPI_DORD_bm 0x20 /* Data Order Setting bit mask. */
5243 #define SPI_DORD_bp 5 /* Data Order Setting bit position. */
5244 
5245 #define SPI_MASTER_bm 0x10 /* Master Operation Enable bit mask. */
5246 #define SPI_MASTER_bp 4 /* Master Operation Enable bit position. */
5247 
5248 #define SPI_MODE_gm 0x0C /* SPI Mode group mask. */
5249 #define SPI_MODE_gp 2 /* SPI Mode group position. */
5250 #define SPI_MODE0_bm (1<<2) /* SPI Mode bit 0 mask. */
5251 #define SPI_MODE0_bp 2 /* SPI Mode bit 0 position. */
5252 #define SPI_MODE1_bm (1<<3) /* SPI Mode bit 1 mask. */
5253 #define SPI_MODE1_bp 3 /* SPI Mode bit 1 position. */
5254 
5255 #define SPI_PRESCALER_gm 0x03 /* Prescaler group mask. */
5256 #define SPI_PRESCALER_gp 0 /* Prescaler group position. */
5257 #define SPI_PRESCALER0_bm (1<<0) /* Prescaler bit 0 mask. */
5258 #define SPI_PRESCALER0_bp 0 /* Prescaler bit 0 position. */
5259 #define SPI_PRESCALER1_bm (1<<1) /* Prescaler bit 1 mask. */
5260 #define SPI_PRESCALER1_bp 1 /* Prescaler bit 1 position. */
5261 
5262 
5263 /* SPI.INTCTRL bit masks and bit positions */
5264 #define SPI_INTLVL_gm 0x03 /* Interrupt level group mask. */
5265 #define SPI_INTLVL_gp 0 /* Interrupt level group position. */
5266 #define SPI_INTLVL0_bm (1<<0) /* Interrupt level bit 0 mask. */
5267 #define SPI_INTLVL0_bp 0 /* Interrupt level bit 0 position. */
5268 #define SPI_INTLVL1_bm (1<<1) /* Interrupt level bit 1 mask. */
5269 #define SPI_INTLVL1_bp 1 /* Interrupt level bit 1 position. */
5270 
5271 
5272 /* SPI.STATUS bit masks and bit positions */
5273 #define SPI_IF_bm 0x80 /* Interrupt Flag bit mask. */
5274 #define SPI_IF_bp 7 /* Interrupt Flag bit position. */
5275 
5276 #define SPI_WRCOL_bm 0x40 /* Write Collision bit mask. */
5277 #define SPI_WRCOL_bp 6 /* Write Collision bit position. */
5278 
5279 
5280 /* IRCOM - IR Communication Module */
5281 /* IRCOM.CTRL bit masks and bit positions */
5282 #define IRCOM_EVSEL_gm 0x0F /* Event Channel Select group mask. */
5283 #define IRCOM_EVSEL_gp 0 /* Event Channel Select group position. */
5284 #define IRCOM_EVSEL0_bm (1<<0) /* Event Channel Select bit 0 mask. */
5285 #define IRCOM_EVSEL0_bp 0 /* Event Channel Select bit 0 position. */
5286 #define IRCOM_EVSEL1_bm (1<<1) /* Event Channel Select bit 1 mask. */
5287 #define IRCOM_EVSEL1_bp 1 /* Event Channel Select bit 1 position. */
5288 #define IRCOM_EVSEL2_bm (1<<2) /* Event Channel Select bit 2 mask. */
5289 #define IRCOM_EVSEL2_bp 2 /* Event Channel Select bit 2 position. */
5290 #define IRCOM_EVSEL3_bm (1<<3) /* Event Channel Select bit 3 mask. */
5291 #define IRCOM_EVSEL3_bp 3 /* Event Channel Select bit 3 position. */
5292 
5293 
5294 
5295 // Generic Port Pins
5296 
5297 #define PIN0_bm 0x01
5298 #define PIN0_bp 0
5299 #define PIN1_bm 0x02
5300 #define PIN1_bp 1
5301 #define PIN2_bm 0x04
5302 #define PIN2_bp 2
5303 #define PIN3_bm 0x08
5304 #define PIN3_bp 3
5305 #define PIN4_bm 0x10
5306 #define PIN4_bp 4
5307 #define PIN5_bm 0x20
5308 #define PIN5_bp 5
5309 #define PIN6_bm 0x40
5310 #define PIN6_bp 6
5311 #define PIN7_bm 0x80
5312 #define PIN7_bp 7
5313 
5314 
5315 /* ========== Interrupt Vector Definitions ========== */
5316 /* Vector 0 is the reset vector */
5317 
5318 /* OSC interrupt vectors */
5319 #define OSC_XOSCF_vect_num 1
5320 #define OSC_XOSCF_vect _VECTOR(1) /* External Oscillator Failure Interrupt (NMI) */
5321 
5322 /* PORTC interrupt vectors */
5323 #define PORTC_INT0_vect_num 2
5324 #define PORTC_INT0_vect _VECTOR(2) /* External Interrupt 0 */
5325 #define PORTC_INT1_vect_num 3
5326 #define PORTC_INT1_vect _VECTOR(3) /* External Interrupt 1 */
5327 
5328 /* PORTR interrupt vectors */
5329 #define PORTR_INT0_vect_num 4
5330 #define PORTR_INT0_vect _VECTOR(4) /* External Interrupt 0 */
5331 #define PORTR_INT1_vect_num 5
5332 #define PORTR_INT1_vect _VECTOR(5) /* External Interrupt 1 */
5333 
5334 /* RTC interrupt vectors */
5335 #define RTC_OVF_vect_num 10
5336 #define RTC_OVF_vect _VECTOR(10) /* Overflow Interrupt */
5337 #define RTC_COMP_vect_num 11
5338 #define RTC_COMP_vect _VECTOR(11) /* Compare Interrupt */
5339 
5340 /* TWIC interrupt vectors */
5341 #define TWIC_TWIS_vect_num 12
5342 #define TWIC_TWIS_vect _VECTOR(12) /* TWI Slave Interrupt */
5343 #define TWIC_TWIM_vect_num 13
5344 #define TWIC_TWIM_vect _VECTOR(13) /* TWI Master Interrupt */
5345 
5346 /* TCC0 interrupt vectors */
5347 #define TCC0_OVF_vect_num 14
5348 #define TCC0_OVF_vect _VECTOR(14) /* Overflow Interrupt */
5349 #define TCC0_ERR_vect_num 15
5350 #define TCC0_ERR_vect _VECTOR(15) /* Error Interrupt */
5351 #define TCC0_CCA_vect_num 16
5352 #define TCC0_CCA_vect _VECTOR(16) /* Compare or Capture A Interrupt */
5353 #define TCC0_CCB_vect_num 17
5354 #define TCC0_CCB_vect _VECTOR(17) /* Compare or Capture B Interrupt */
5355 #define TCC0_CCC_vect_num 18
5356 #define TCC0_CCC_vect _VECTOR(18) /* Compare or Capture C Interrupt */
5357 #define TCC0_CCD_vect_num 19
5358 #define TCC0_CCD_vect _VECTOR(19) /* Compare or Capture D Interrupt */
5359 
5360 /* TCC1 interrupt vectors */
5361 #define TCC1_OVF_vect_num 20
5362 #define TCC1_OVF_vect _VECTOR(20) /* Overflow Interrupt */
5363 #define TCC1_ERR_vect_num 21
5364 #define TCC1_ERR_vect _VECTOR(21) /* Error Interrupt */
5365 #define TCC1_CCA_vect_num 22
5366 #define TCC1_CCA_vect _VECTOR(22) /* Compare or Capture A Interrupt */
5367 #define TCC1_CCB_vect_num 23
5368 #define TCC1_CCB_vect _VECTOR(23) /* Compare or Capture B Interrupt */
5369 
5370 /* SPIC interrupt vectors */
5371 #define SPIC_INT_vect_num 24
5372 #define SPIC_INT_vect _VECTOR(24) /* SPI Interrupt */
5373 
5374 /* USARTC0 interrupt vectors */
5375 #define USARTC0_RXC_vect_num 25
5376 #define USARTC0_RXC_vect _VECTOR(25) /* Reception Complete Interrupt */
5377 #define USARTC0_DRE_vect_num 26
5378 #define USARTC0_DRE_vect _VECTOR(26) /* Data Register Empty Interrupt */
5379 #define USARTC0_TXC_vect_num 27
5380 #define USARTC0_TXC_vect _VECTOR(27) /* Transmission Complete Interrupt */
5381 
5382 /* NVM interrupt vectors */
5383 #define NVM_EE_vect_num 32
5384 #define NVM_EE_vect _VECTOR(32) /* EE Interrupt */
5385 #define NVM_SPM_vect_num 33
5386 #define NVM_SPM_vect _VECTOR(33) /* SPM Interrupt */
5387 
5388 /* PORTB interrupt vectors */
5389 #define PORTB_INT0_vect_num 34
5390 #define PORTB_INT0_vect _VECTOR(34) /* External Interrupt 0 */
5391 #define PORTB_INT1_vect_num 35
5392 #define PORTB_INT1_vect _VECTOR(35) /* External Interrupt 1 */
5393 
5394 /* PORTE interrupt vectors */
5395 #define PORTE_INT0_vect_num 43
5396 #define PORTE_INT0_vect _VECTOR(43) /* External Interrupt 0 */
5397 #define PORTE_INT1_vect_num 44
5398 #define PORTE_INT1_vect _VECTOR(44) /* External Interrupt 1 */
5399 
5400 /* TCE0 interrupt vectors */
5401 #define TCE0_OVF_vect_num 47
5402 #define TCE0_OVF_vect _VECTOR(47) /* Overflow Interrupt */
5403 #define TCE0_ERR_vect_num 48
5404 #define TCE0_ERR_vect _VECTOR(48) /* Error Interrupt */
5405 #define TCE0_CCA_vect_num 49
5406 #define TCE0_CCA_vect _VECTOR(49) /* Compare or Capture A Interrupt */
5407 #define TCE0_CCB_vect_num 50
5408 #define TCE0_CCB_vect _VECTOR(50) /* Compare or Capture B Interrupt */
5409 #define TCE0_CCC_vect_num 51
5410 #define TCE0_CCC_vect _VECTOR(51) /* Compare or Capture C Interrupt */
5411 #define TCE0_CCD_vect_num 52
5412 #define TCE0_CCD_vect _VECTOR(52) /* Compare or Capture D Interrupt */
5413 
5414 /* USARTE0 interrupt vectors */
5415 #define USARTE0_RXC_vect_num 58
5416 #define USARTE0_RXC_vect _VECTOR(58) /* Reception Complete Interrupt */
5417 #define USARTE0_DRE_vect_num 59
5418 #define USARTE0_DRE_vect _VECTOR(59) /* Data Register Empty Interrupt */
5419 #define USARTE0_TXC_vect_num 60
5420 #define USARTE0_TXC_vect _VECTOR(60) /* Transmission Complete Interrupt */
5421 
5422 /* PORTD interrupt vectors */
5423 #define PORTD_INT0_vect_num 64
5424 #define PORTD_INT0_vect _VECTOR(64) /* External Interrupt 0 */
5425 #define PORTD_INT1_vect_num 65
5426 #define PORTD_INT1_vect _VECTOR(65) /* External Interrupt 1 */
5427 
5428 /* PORTA interrupt vectors */
5429 #define PORTA_INT0_vect_num 66
5430 #define PORTA_INT0_vect _VECTOR(66) /* External Interrupt 0 */
5431 #define PORTA_INT1_vect_num 67
5432 #define PORTA_INT1_vect _VECTOR(67) /* External Interrupt 1 */
5433 
5434 /* ACA interrupt vectors */
5435 #define ACA_AC0_vect_num 68
5436 #define ACA_AC0_vect _VECTOR(68) /* AC0 Interrupt */
5437 #define ACA_AC1_vect_num 69
5438 #define ACA_AC1_vect _VECTOR(69) /* AC1 Interrupt */
5439 #define ACA_ACW_vect_num 70
5440 #define ACA_ACW_vect _VECTOR(70) /* ACW Window Mode Interrupt */
5441 
5442 /* ADCA interrupt vectors */
5443 #define ADCA_CH0_vect_num 71
5444 #define ADCA_CH0_vect _VECTOR(71) /* Interrupt 0 */
5445 
5446 /* TCD0 interrupt vectors */
5447 #define TCD0_OVF_vect_num 77
5448 #define TCD0_OVF_vect _VECTOR(77) /* Overflow Interrupt */
5449 #define TCD0_ERR_vect_num 78
5450 #define TCD0_ERR_vect _VECTOR(78) /* Error Interrupt */
5451 #define TCD0_CCA_vect_num 79
5452 #define TCD0_CCA_vect _VECTOR(79) /* Compare or Capture A Interrupt */
5453 #define TCD0_CCB_vect_num 80
5454 #define TCD0_CCB_vect _VECTOR(80) /* Compare or Capture B Interrupt */
5455 #define TCD0_CCC_vect_num 81
5456 #define TCD0_CCC_vect _VECTOR(81) /* Compare or Capture C Interrupt */
5457 #define TCD0_CCD_vect_num 82
5458 #define TCD0_CCD_vect _VECTOR(82) /* Compare or Capture D Interrupt */
5459 
5460 /* SPID interrupt vectors */
5461 #define SPID_INT_vect_num 87
5462 #define SPID_INT_vect _VECTOR(87) /* SPI Interrupt */
5463 
5464 /* USARTD0 interrupt vectors */
5465 #define USARTD0_RXC_vect_num 88
5466 #define USARTD0_RXC_vect _VECTOR(88) /* Reception Complete Interrupt */
5467 #define USARTD0_DRE_vect_num 89
5468 #define USARTD0_DRE_vect _VECTOR(89) /* Data Register Empty Interrupt */
5469 #define USARTD0_TXC_vect_num 90
5470 #define USARTD0_TXC_vect _VECTOR(90) /* Transmission Complete Interrupt */
5471 
5472 /* PORTF interrupt vectors */
5473 #define PORTF_INT0_vect_num 104
5474 #define PORTF_INT0_vect _VECTOR(104) /* External Interrupt 0 */
5475 #define PORTF_INT1_vect_num 105
5476 #define PORTF_INT1_vect _VECTOR(105) /* External Interrupt 1 */
5477 
5478 /* TCF0 interrupt vectors */
5479 #define TCF0_OVF_vect_num 108
5480 #define TCF0_OVF_vect _VECTOR(108) /* Overflow Interrupt */
5481 #define TCF0_ERR_vect_num 109
5482 #define TCF0_ERR_vect _VECTOR(109) /* Error Interrupt */
5483 #define TCF0_CCA_vect_num 110
5484 #define TCF0_CCA_vect _VECTOR(110) /* Compare or Capture A Interrupt */
5485 #define TCF0_CCB_vect_num 111
5486 #define TCF0_CCB_vect _VECTOR(111) /* Compare or Capture B Interrupt */
5487 #define TCF0_CCC_vect_num 112
5488 #define TCF0_CCC_vect _VECTOR(112) /* Compare or Capture C Interrupt */
5489 #define TCF0_CCD_vect_num 113
5490 #define TCF0_CCD_vect _VECTOR(113) /* Compare or Capture D Interrupt */
5491 
5492 
5493 #define _VECTOR_SIZE 4 /* Size of individual vector. */
5494 #define _VECTORS_SIZE (114 * _VECTOR_SIZE)
5495 
5496 
5497 /* ========== Constants ========== */
5498 
5499 #define PROGMEM_START (0x0000)
5500 #define PROGMEM_SIZE (139264)
5501 #define PROGMEM_PAGE_SIZE (512)
5502 #define PROGMEM_END (PROGMEM_START + PROGMEM_SIZE - 1)
5503 
5504 #define APP_SECTION_START (0x0000)
5505 #define APP_SECTION_SIZE (131072)
5506 #define APP_SECTION_PAGE_SIZE (512)
5507 #define APP_SECTION_END (APP_SECTION_START + APP_SECTION_SIZE - 1)
5508 
5509 #define APPTABLE_SECTION_START (0x1E000)
5510 #define APPTABLE_SECTION_SIZE (8192)
5511 #define APPTABLE_SECTION_PAGE_SIZE (512)
5512 #define APPTABLE_SECTION_END (APPTABLE_SECTION_START + APPTABLE_SECTION_SIZE - 1)
5513 
5514 #define BOOT_SECTION_START (0x20000)
5515 #define BOOT_SECTION_SIZE (8192)
5516 #define BOOT_SECTION_PAGE_SIZE (512)
5517 #define BOOT_SECTION_END (BOOT_SECTION_START + BOOT_SECTION_SIZE - 1)
5518 
5519 #define DATAMEM_START (0x0000)
5520 #define DATAMEM_SIZE (16384)
5521 #define DATAMEM_PAGE_SIZE (0)
5522 #define DATAMEM_END (DATAMEM_START + DATAMEM_SIZE - 1)
5523 
5524 #define IO_START (0x0000)
5525 #define IO_SIZE (4096)
5526 #define IO_PAGE_SIZE (0)
5527 #define IO_END (IO_START + IO_SIZE - 1)
5528 
5529 #define MAPPED_EEPROM_START (0x1000)
5530 #define MAPPED_EEPROM_SIZE (2048)
5531 #define MAPPED_EEPROM_PAGE_SIZE (0)
5532 #define MAPPED_EEPROM_END (MAPPED_EEPROM_START + MAPPED_EEPROM_SIZE - 1)
5533 
5534 #define INTERNAL_SRAM_START (0x2000)
5535 #define INTERNAL_SRAM_SIZE (8192)
5536 #define INTERNAL_SRAM_PAGE_SIZE (0)
5537 #define INTERNAL_SRAM_END (INTERNAL_SRAM_START + INTERNAL_SRAM_SIZE - 1)
5538 
5539 #define EEPROM_START (0x0000)
5540 #define EEPROM_SIZE (2048)
5541 #define EEPROM_PAGE_SIZE (32)
5542 #define EEPROM_END (EEPROM_START + EEPROM_SIZE - 1)
5543 
5544 #define FUSE_START (0x0000)
5545 #define FUSE_SIZE (6)
5546 #define FUSE_PAGE_SIZE (0)
5547 #define FUSE_END (FUSE_START + FUSE_SIZE - 1)
5548 
5549 #define LOCKBIT_START (0x0000)
5550 #define LOCKBIT_SIZE (1)
5551 #define LOCKBIT_PAGE_SIZE (0)
5552 #define LOCKBIT_END (LOCKBIT_START + LOCKBIT_SIZE - 1)
5553 
5554 #define SIGNATURES_START (0x0000)
5555 #define SIGNATURES_SIZE (3)
5556 #define SIGNATURES_PAGE_SIZE (0)
5557 #define SIGNATURES_END (SIGNATURES_START + SIGNATURES_SIZE - 1)
5558 
5559 #define USER_SIGNATURES_START (0x0000)
5560 #define USER_SIGNATURES_SIZE (512)
5561 #define USER_SIGNATURES_PAGE_SIZE (0)
5562 #define USER_SIGNATURES_END (USER_SIGNATURES_START + USER_SIGNATURES_SIZE - 1)
5563 
5564 #define PROD_SIGNATURES_START (0x0000)
5565 #define PROD_SIGNATURES_SIZE (52)
5566 #define PROD_SIGNATURES_PAGE_SIZE (0)
5567 #define PROD_SIGNATURES_END (PROD_SIGNATURES_START + PROD_SIGNATURES_SIZE - 1)
5568 
5569 #define FLASHEND PROGMEM_END
5570 #define SPM_PAGESIZE PROGMEM_PAGE_SIZE
5571 #define RAMSTART INTERNAL_SRAM_START
5572 #define RAMSIZE INTERNAL_SRAM_SIZE
5573 #define RAMEND INTERNAL_SRAM_END
5574 #define XRAMSTART EXTERNAL_SRAM_START
5575 #define XRAMSIZE EXTERNAL_SRAM_SIZE
5576 #define XRAMEND INTERNAL_SRAM_END
5577 #define E2END EEPROM_END
5578 #define E2PAGESIZE EEPROM_PAGE_SIZE
5579 
5580 
5581 /* ========== Fuses ========== */
5582 #define FUSE_MEMORY_SIZE 6
5583 
5584 /* Fuse Byte 0 */
5585 #define FUSE_USERID0 (unsigned char)~_BV(0) /* User ID Bit 0 */
5586 #define FUSE_USERID1 (unsigned char)~_BV(1) /* User ID Bit 1 */
5587 #define FUSE_USERID2 (unsigned char)~_BV(2) /* User ID Bit 2 */
5588 #define FUSE_USERID3 (unsigned char)~_BV(3) /* User ID Bit 3 */
5589 #define FUSE_USERID4 (unsigned char)~_BV(4) /* User ID Bit 4 */
5590 #define FUSE_USERID5 (unsigned char)~_BV(5) /* User ID Bit 5 */
5591 #define FUSE_USERID6 (unsigned char)~_BV(6) /* User ID Bit 6 */
5592 #define FUSE_USERID7 (unsigned char)~_BV(7) /* User ID Bit 7 */
5593 #define FUSE0_DEFAULT (0xFF)
5594 
5595 /* Fuse Byte 1 */
5596 #define FUSE_WDP0 (unsigned char)~_BV(0) /* Watchdog Timeout Period Bit 0 */
5597 #define FUSE_WDP1 (unsigned char)~_BV(1) /* Watchdog Timeout Period Bit 1 */
5598 #define FUSE_WDP2 (unsigned char)~_BV(2) /* Watchdog Timeout Period Bit 2 */
5599 #define FUSE_WDP3 (unsigned char)~_BV(3) /* Watchdog Timeout Period Bit 3 */
5600 #define FUSE_WDWP0 (unsigned char)~_BV(4) /* Watchdog Window Timeout Period Bit 0 */
5601 #define FUSE_WDWP1 (unsigned char)~_BV(5) /* Watchdog Window Timeout Period Bit 1 */
5602 #define FUSE_WDWP2 (unsigned char)~_BV(6) /* Watchdog Window Timeout Period Bit 2 */
5603 #define FUSE_WDWP3 (unsigned char)~_BV(7) /* Watchdog Window Timeout Period Bit 3 */
5604 #define FUSE1_DEFAULT (0xFF)
5605 
5606 /* Fuse Byte 2 */
5607 #define FUSE_BODPD0 (unsigned char)~_BV(0) /* BOD Operation in Power-Down Mode Bit 0 */
5608 #define FUSE_BODPD1 (unsigned char)~_BV(1) /* BOD Operation in Power-Down Mode Bit 1 */
5609 #define FUSE_BOOTRST (unsigned char)~_BV(6) /* Boot Loader Section Reset Vector */
5610 #define FUSE_DVSDON (unsigned char)~_BV(7) /* Spike Detector Enable */
5611 #define FUSE2_DEFAULT (0xFF)
5612 
5613 /* Fuse Byte 3 Reserved */
5614 
5615 /* Fuse Byte 4 */
5616 #define FUSE_WDLOCK (unsigned char)~_BV(1) /* Watchdog Timer Lock */
5617 #define FUSE_SUT0 (unsigned char)~_BV(2) /* Start-up Time Bit 0 */
5618 #define FUSE_SUT1 (unsigned char)~_BV(3) /* Start-up Time Bit 1 */
5619 #define FUSE4_DEFAULT (0xFF)
5620 
5621 /* Fuse Byte 5 */
5622 #define FUSE_BODLVL0 (unsigned char)~_BV(0) /* Brown Out Detection Voltage Level Bit 0 */
5623 #define FUSE_BODLVL1 (unsigned char)~_BV(1) /* Brown Out Detection Voltage Level Bit 1 */
5624 #define FUSE_BODLVL2 (unsigned char)~_BV(2) /* Brown Out Detection Voltage Level Bit 2 */
5625 #define FUSE_EESAVE (unsigned char)~_BV(3) /* Preserve EEPROM Through Chip Erase */
5626 #define FUSE_BODACT0 (unsigned char)~_BV(4) /* BOD Operation in Active Mode Bit 0 */
5627 #define FUSE_BODACT1 (unsigned char)~_BV(5) /* BOD Operation in Active Mode Bit 1 */
5628 #define FUSE5_DEFAULT (0xFF)
5629 
5630 
5631 /* ========== Lock Bits ========== */
5632 #define __LOCK_BITS_EXIST
5633 #define __BOOT_LOCK_APPLICATION_TABLE_BITS_EXIST
5634 #define __BOOT_LOCK_APPLICATION_BITS_EXIST
5635 #define __BOOT_LOCK_BOOT_BITS_EXIST
5636 
5637 
5638 /* ========== Signature ========== */
5639 #define SIGNATURE_0 0x1E
5640 #define SIGNATURE_1 0x97
5641 #define SIGNATURE_2 0x48
5642 
5643 
5644 #endif /* _AVR_ATxmega128D3_H_ */
5645 
Definition: iox128a1.h:237
Definition: iox128a1.h:905
Definition: iox128a1.h:1853
Definition: iox128a1.h:260
Definition: iox128a1.h:1276
Definition: iox128a1.h:1647
Definition: iox128a1.h:1991
Definition: iox128a1.h:2326
Definition: iox128a1.h:413
Definition: iox128a1.h:171
Definition: iox128a1.h:697
Definition: iox128a1.h:1960
Definition: iox128a1.h:308
Definition: iox128a1.h:134
Definition: iox128a1.h:1661
Definition: iox128a1.h:328
Definition: iox128a1.h:1593
Definition: iox128a1.h:962
Definition: iox128a1.h:2555
Definition: iox128a1.h:2238
Definition: iox128a1.h:2598
Definition: iox128a1.h:2174
Definition: iox128a1.h:2481
Definition: iox128a1.h:1871
Definition: iox128a1.h:156
Definition: iox128a1.h:1888
Definition: iox128a1.h:1179
Definition: iox128a1.h:1294
Definition: iox128a1.h:389
Definition: iox128a1.h:342
Definition: iox128a1.h:933
Definition: iox128a1.h:2302
Definition: iox128a1.h:1976
Definition: iox128a1.h:945