RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
iotn44a.h
Go to the documentation of this file.
1
/* Copyright (c) 2009 Atmel Corporation
2
All rights reserved.
3
4
Redistribution and use in source and binary forms, with or without
5
modification, are permitted provided that the following conditions are met:
6
7
* Redistributions of source code must retain the above copyright
8
notice, this list of conditions and the following disclaimer.
9
10
* Redistributions in binary form must reproduce the above copyright
11
notice, this list of conditions and the following disclaimer in
12
the documentation and/or other materials provided with the
13
distribution.
14
15
* Neither the name of the copyright holders nor the names of
16
contributors may be used to endorse or promote products derived
17
from this software without specific prior written permission.
18
19
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29
POSSIBILITY OF SUCH DAMAGE. */
30
31
32
/* avr/iotn44a.h - definitions for ATtiny44A */
33
34
/* This file should only be included from <avr/io.h>, never directly. */
35
36
#ifndef _AVR_IO_H_
37
# error "Include <avr/io.h> instead of this file."
38
#endif
39
40
#ifndef _AVR_IOXXX_H_
41
# define _AVR_IOXXX_H_ "iotn44a.h"
42
#else
43
# error "Attempt to include more than one <avr/ioXXX.h> file."
44
#endif
45
46
47
#ifndef _AVR_ATtiny44A_H_
48
#define _AVR_ATtiny44A_H_ 1
49
50
51
/* Registers and associated bit numbers. */
52
53
#define PRR _SFR_IO8(0x00)
54
#define PRADC 0
55
#define PRUSI 1
56
#define PRTIM0 2
57
#define PRTIM1 3
58
59
#define DIDR0 _SFR_IO8(0x01)
60
#define ADC0D 0
61
#define ADC1D 1
62
#define ADC2D 2
63
#define ADC3D 3
64
#define ADC4D 4
65
#define ADC5D 5
66
#define ADC6D 6
67
#define ADC7D 7
68
69
#define ADCSRB _SFR_IO8(0x03)
70
#define ADTS0 0
71
#define ADTS1 1
72
#define ADTS2 2
73
#define ADLAR 4
74
#define ACME 6
75
#define BIN 7
76
77
#ifndef __ASSEMBLER__
78
#define ADC _SFR_IO16(0x04)
79
#endif
80
#define ADCW _SFR_IO16(0x04)
81
82
#define ADCL _SFR_IO8(0x04)
83
#define ADCL0 0
84
#define ADCL1 1
85
#define ADCL2 2
86
#define ADCL3 3
87
#define ADCL4 4
88
#define ADCL5 5
89
#define ADCL6 6
90
#define ADCL7 7
91
92
#define ADCH _SFR_IO8(0x05)
93
#define ADCH0 0
94
#define ADCH1 1
95
#define ADCH2 2
96
#define ADCH3 3
97
#define ADCH4 4
98
#define ADCH5 5
99
#define ADCH6 6
100
#define ADCH7 7
101
102
#define ADCSRA _SFR_IO8(0x06)
103
#define ADPS0 0
104
#define ADPS1 1
105
#define ADPS2 2
106
#define ADIE 3
107
#define ADIF 4
108
#define ADATE 5
109
#define ADSC 6
110
#define ADEN 7
111
112
#define ADMUX _SFR_IO8(0x07)
113
#define MUX0 0
114
#define MUX1 1
115
#define MUX2 2
116
#define MUX3 3
117
#define MUX4 4
118
#define MUX5 5
119
#define REFS0 6
120
#define REFS1 7
121
122
#define ACSR _SFR_IO8(0x08)
123
#define ACIS0 0
124
#define ACIS1 1
125
#define ACIC 2
126
#define ACIE 3
127
#define ACI 4
128
#define ACO 5
129
#define ACBG 6
130
#define ACD 7
131
132
#define TIFR1 _SFR_IO8(0x0B)
133
#define TOV1 0
134
#define OCF1A 1
135
#define OCF1B 2
136
#define ICF1 5
137
138
#define TIMSK1 _SFR_IO8(0x0C)
139
#define TOIE1 0
140
#define OCIE1A 1
141
#define OCIE1B 2
142
#define ICIE1 5
143
144
#define USICR _SFR_IO8(0x0D)
145
#define USITC 0
146
#define USICLK 1
147
#define USICS0 2
148
#define USICS1 3
149
#define USIWM0 4
150
#define USIWM1 5
151
#define USIOIE 6
152
#define USISIE 7
153
154
#define USISR _SFR_IO8(0x0E)
155
#define USICNT0 0
156
#define USICNT1 1
157
#define USICNT2 2
158
#define USICNT3 3
159
#define USIDC 4
160
#define USIPF 5
161
#define USIOIF 6
162
#define USISIF 7
163
164
#define USIDR _SFR_IO8(0x0F)
165
#define USIDR0 0
166
#define USIDR1 1
167
#define USIDR2 2
168
#define USIDR3 3
169
#define USIDR4 4
170
#define USIDR5 5
171
#define USIDR6 6
172
#define USIDR7 7
173
174
#define USIBR _SFR_IO8(0x10)
175
#define USIBR0 0
176
#define USIBR1 1
177
#define USIBR2 2
178
#define USIBR3 3
179
#define USIBR4 4
180
#define USIBR5 5
181
#define USIBR6 6
182
#define USIBR7 7
183
184
#define PCMSK0 _SFR_IO8(0x12)
185
#define PCINT0 0
186
#define PCINT1 1
187
#define PCINT2 2
188
#define PCINT3 3
189
#define PCINT4 4
190
#define PCINT5 5
191
#define PCINT6 6
192
#define PCINT7 7
193
194
#define GPIOR0 _SFR_IO8(0x13)
195
#define GPIOR00 0
196
#define GPIOR01 1
197
#define GPIOR02 2
198
#define GPIOR03 3
199
#define GPIOR04 4
200
#define GPIOR05 5
201
#define GPIOR06 6
202
#define GPIOR07 7
203
204
#define GPIOR1 _SFR_IO8(0x14)
205
#define GPIOR10 0
206
#define GPIOR11 1
207
#define GPIOR12 2
208
#define GPIOR13 3
209
#define GPIOR14 4
210
#define GPIOR15 5
211
#define GPIOR16 6
212
#define GPIOR17 7
213
214
#define GPIOR2 _SFR_IO8(0x15)
215
#define GPIOR20 0
216
#define GPIOR21 1
217
#define GPIOR22 2
218
#define GPIOR23 3
219
#define GPIOR24 4
220
#define GPIOR25 5
221
#define GPIOR26 6
222
#define GPIOR27 7
223
224
#define PINB _SFR_IO8(0x16)
225
#define PINB0 0
226
#define PINB1 1
227
#define PINB2 2
228
#define PINB3 3
229
230
#define DDRB _SFR_IO8(0x17)
231
#define DDB0 0
232
#define DDB1 1
233
#define DDB2 2
234
#define DDB3 3
235
236
#define PORTB _SFR_IO8(0x18)
237
#define PORTB0 0
238
#define PORTB1 1
239
#define PORTB2 2
240
#define PORTB3 3
241
242
#define PINA _SFR_IO8(0x19)
243
#define PINA0 0
244
#define PINA1 1
245
#define PINA2 2
246
#define PINA3 3
247
#define PINA4 4
248
#define PINA5 5
249
#define PINA6 6
250
#define PINA7 7
251
252
#define DDRA _SFR_IO8(0x1A)
253
#define DDA0 0
254
#define DDA1 1
255
#define DDA2 2
256
#define DDA3 3
257
#define DDA4 4
258
#define DDA5 5
259
#define DDA6 6
260
#define DDA7 7
261
262
#define PORTA _SFR_IO8(0x1B)
263
#define PORTA0 0
264
#define PORTA1 1
265
#define PORTA2 2
266
#define PORTA3 3
267
#define PORTA4 4
268
#define PORTA5 5
269
#define PORTA6 6
270
#define PORTA7 7
271
272
#define EECR _SFR_IO8(0x1C)
273
#define EERE 0
274
#define EEPE 1
275
#define EEMPE 2
276
#define EERIE 3
277
#define EEPM0 4
278
#define EEPM1 5
279
280
#define EEDR _SFR_IO8(0x1D)
281
#define EEDR0 0
282
#define EEDR1 1
283
#define EEDR2 2
284
#define EEDR3 3
285
#define EEDR4 4
286
#define EEDR5 5
287
#define EEDR6 6
288
#define EEDR7 7
289
290
#define EEAR _SFR_IO16(0x1E)
291
292
#define EEARL _SFR_IO8(0x1E)
293
#define EEAR0 0
294
#define EEAR1 1
295
#define EEAR2 2
296
#define EEAR3 3
297
#define EEAR4 4
298
#define EEAR5 5
299
#define EEAR6 6
300
#define EEAR7 7
301
302
#define EEARH _SFR_IO8(0x1F)
303
#define EEAR8 0
304
305
#define PCMSK1 _SFR_IO8(0x20)
306
#define PCINT8 0
307
#define PCINT9 1
308
#define PCINT10 2
309
#define PCINT11 3
310
311
#define WDTCSR _SFR_IO8(0x21)
312
#define WDP0 0
313
#define WDP1 1
314
#define WDP2 2
315
#define WDE 3
316
#define WDCE 4
317
#define WDP3 5
318
#define WDIE 6
319
#define WDIF 7
320
321
#define TCCR1C _SFR_IO8(0x22)
322
#define FOC1B 6
323
#define FOC1A 7
324
325
#define GTCCR _SFR_IO8(0x23)
326
#define PSR10 0
327
#define TSM 7
328
329
#define ICR1 _SFR_IO16(0x24)
330
331
#define ICR1L _SFR_IO8(0x24)
332
#define ICR1L0 0
333
#define ICR1L1 1
334
#define ICR1L2 2
335
#define ICR1L3 3
336
#define ICR1L4 4
337
#define ICR1L5 5
338
#define ICR1L6 6
339
#define ICR1L7 7
340
341
#define ICR1H _SFR_IO8(0x25)
342
#define ICR1H0 0
343
#define ICR1H1 1
344
#define ICR1H2 2
345
#define ICR1H3 3
346
#define ICR1H4 4
347
#define ICR1H5 5
348
#define ICR1H6 6
349
#define ICR1H7 7
350
351
#define CLKPR _SFR_IO8(0x26)
352
#define CLKPS0 0
353
#define CLKPS1 1
354
#define CLKPS2 2
355
#define CLKPS3 3
356
#define CLKPCE 7
357
358
#define DWDR _SFR_IO8(0x27)
359
360
#define OCR1B _SFR_IO16(0x28)
361
362
#define OCR1BL _SFR_IO8(0x28)
363
#define OCR1BL0 0
364
#define OCR1BL1 1
365
#define OCR1BL2 2
366
#define OCR1BL3 3
367
#define OCR1BL4 4
368
#define OCR1BL5 5
369
#define OCR1BL6 6
370
#define OCR1BL7 7
371
372
#define OCR1BH _SFR_IO8(0x29)
373
#define OCR1BH0 0
374
#define OCR1BH1 1
375
#define OCR1BH2 2
376
#define OCR1BH3 3
377
#define OCR1BH4 4
378
#define OCR1BH5 5
379
#define OCR1BH6 6
380
#define OCR1BH7 7
381
382
#define OCR1A _SFR_IO16(0x2A)
383
384
#define OCR1AL _SFR_IO8(0x2A)
385
#define OCR1AL0 0
386
#define OCR1AL1 1
387
#define OCR1AL2 2
388
#define OCR1AL3 3
389
#define OCR1AL4 4
390
#define OCR1AL5 5
391
#define OCR1AL6 6
392
#define OCR1AL7 7
393
394
#define OCR1AH _SFR_IO8(0x2B)
395
#define OCR1AH0 0
396
#define OCR1AH1 1
397
#define OCR1AH2 2
398
#define OCR1AH3 3
399
#define OCR1AH4 4
400
#define OCR1AH5 5
401
#define OCR1AH6 6
402
#define OCR1AH7 7
403
404
#define TCNT1 _SFR_IO16(0x2C)
405
406
#define TCNT1L _SFR_IO8(0x2C)
407
#define TCNT1L0 0
408
#define TCNT1L1 1
409
#define TCNT1L2 2
410
#define TCNT1L3 3
411
#define TCNT1L4 4
412
#define TCNT1L5 5
413
#define TCNT1L6 6
414
#define TCNT1L7 7
415
416
#define TCNT1H _SFR_IO8(0x2D)
417
#define TCNT1H0 0
418
#define TCNT1H1 1
419
#define TCNT1H2 2
420
#define TCNT1H3 3
421
#define TCNT1H4 4
422
#define TCNT1H5 5
423
#define TCNT1H6 6
424
#define TCNT1H7 7
425
426
#define TCCR1B _SFR_IO8(0x2E)
427
#define CS10 0
428
#define CS11 1
429
#define CS12 2
430
#define WGM12 3
431
#define WGM13 4
432
#define ICES1 6
433
#define ICNC1 7
434
435
#define TCCR1A _SFR_IO8(0x2F)
436
#define WGM10 0
437
#define WGM11 1
438
#define COM1B0 4
439
#define COM1B1 5
440
#define COM1A0 6
441
#define COM1A1 7
442
443
#define TCCR0A _SFR_IO8(0x30)
444
#define WGM00 0
445
#define WGM01 1
446
#define COM0B0 4
447
#define COM0B1 5
448
#define COM0A0 6
449
#define COM0A1 7
450
451
#define OSCCAL _SFR_IO8(0x31)
452
#define CAL0 0
453
#define CAL1 1
454
#define CAL2 2
455
#define CAL3 3
456
#define CAL4 4
457
#define CAL5 5
458
#define CAL6 6
459
#define CAL7 7
460
461
#define TCNT0 _SFR_IO8(0x32)
462
#define TCNT0_0 0
463
#define TCNT0_1 1
464
#define TCNT0_2 2
465
#define TCNT0_3 3
466
#define TCNT0_4 4
467
#define TCNT0_5 5
468
#define TCNT0_6 6
469
#define TCNT0_7 7
470
471
#define TCCR0B _SFR_IO8(0x33)
472
#define CS00 0
473
#define CS01 1
474
#define CS02 2
475
#define WGM02 3
476
#define FOC0B 6
477
#define FOC0A 7
478
479
#define MCUSR _SFR_IO8(0x34)
480
#define PORF 0
481
#define EXTRF 1
482
#define BORF 2
483
#define WDRF 3
484
485
#define MCUCR _SFR_IO8(0x35)
486
#define ISC00 0
487
#define ISC01 1
488
#define SM0 3
489
#define SM1 4
490
#define SE 5
491
#define PUD 6
492
493
#define OCR0A _SFR_IO8(0x36)
494
#define OCR0A_0 0
495
#define OCR0A_1 1
496
#define OCR0A_2 2
497
#define OCR0A_3 3
498
#define OCR0A_4 4
499
#define OCR0A_5 5
500
#define OCR0A_6 6
501
#define OCR0A_7 7
502
503
#define SPMCSR _SFR_IO8(0x37)
504
#define SPMEN 0
505
#define PGERS 1
506
#define PGWRT 2
507
#define RFLB 3
508
#define CTPB 4
509
510
#define TIFR0 _SFR_IO8(0x38)
511
#define TOV0 0
512
#define OCF0A 1
513
#define OCF0B 2
514
515
#define TIMSK0 _SFR_IO8(0x39)
516
#define TOIE0 0
517
#define OCIE0A 1
518
#define OCIE0B 2
519
520
#define GIFR _SFR_IO8(0x3A)
521
#define PCIF0 4
522
#define PCIF1 5
523
#define INTF0 6
524
525
#define GIMSK _SFR_IO8(0x3B)
526
#define PCIE0 4
527
#define PCIE1 5
528
#define INT0 6
529
530
#define OCR0B _SFR_IO8(0x3C)
531
#define OCR0_0 0
532
#define OCR0_1 1
533
#define OCR0_2 2
534
#define OCR0_3 3
535
#define OCR0_4 4
536
#define OCR0_5 5
537
#define OCR0_6 6
538
#define OCR0_7 7
539
540
541
/* Interrupt vectors */
542
/* Vector 0 is the reset vector */
543
#define EXT_INT0_vect_num 1
544
#define EXT_INT0_vect _VECTOR(1)
/* External Interrupt Request 0 */
545
#define PCINT0_vect_num 2
546
#define PCINT0_vect _VECTOR(2)
/* Pin Change Interrupt Request 0 */
547
#define PCINT1_vect_num 3
548
#define PCINT1_vect _VECTOR(3)
/* Pin Change Interrupt Request 1 */
549
#define WATCHDOG_vect_num 4
550
#define WATCHDOG_vect _VECTOR(4)
/* Watchdog Time-out */
551
#define TIM1_CAPT_vect_num 5
552
#define TIM1_CAPT_vect _VECTOR(5)
/* Timer/Counter1 Capture Event */
553
#define TIM1_COMPA_vect_num 6
554
#define TIM1_COMPA_vect _VECTOR(6)
/* Timer/Counter1 Compare Match A */
555
#define TIM1_COMPB_vect_num 7
556
#define TIM1_COMPB_vect _VECTOR(7)
/* Timer/Counter1 Compare Match B */
557
#define TIM1_OVF_vect_num 8
558
#define TIM1_OVF_vect _VECTOR(8)
/* Timer/Counter1 Overflow */
559
#define TIM0_COMPA_vect_num 9
560
#define TIM0_COMPA_vect _VECTOR(9)
/* Timer/Counter0 Compare Match A */
561
#define TIM0_COMPB_vect_num 10
562
#define TIM0_COMPB_vect _VECTOR(10)
/* Timer/Counter0 Compare Match B */
563
#define TIM0_OVF_vect_num 11
564
#define TIM0_OVF_vect _VECTOR(11)
/* Timer/Counter0 Overflow */
565
#define ANA_COMP_vect_num 12
566
#define ANA_COMP_vect _VECTOR(12)
/* Analog Comparator */
567
#define ADC_vect_num 13
568
#define ADC_vect _VECTOR(13)
/* ADC Conversion Complete */
569
#define EE_RDY_vect_num 14
570
#define EE_RDY_vect _VECTOR(14)
/* EEPROM Ready */
571
#define USI_STR_vect_num 15
572
#define USI_STR_vect _VECTOR(15)
/* USI START */
573
#define USI_OVF_vect_num 16
574
#define USI_OVF_vect _VECTOR(16)
/* USI Overflow */
575
576
#define _VECTOR_SIZE 2
/* Size of individual vector. */
577
#define _VECTORS_SIZE (17 * _VECTOR_SIZE)
578
579
580
/* Constants */
581
#define SPM_PAGESIZE (64)
582
#define RAMSTART (0x60)
583
#define RAMSIZE (256)
584
#define RAMEND (RAMSTART + RAMSIZE - 1)
585
#define XRAMSTART (NA)
586
#define XRAMSIZE (0)
587
#define XRAMEND (RAMEND)
588
#define E2END (0xFF)
589
#define E2PAGESIZE (4)
590
#define FLASHEND (0xFFF)
591
592
593
/* Fuses */
594
#define FUSE_MEMORY_SIZE 3
595
596
/* Low Fuse Byte */
597
#define FUSE_CKSEL0 (unsigned char)~_BV(0)
/* Select Clock source */
598
#define FUSE_CKSEL1 (unsigned char)~_BV(1)
/* Select Clock source */
599
#define FUSE_CKSEL2 (unsigned char)~_BV(2)
/* Select Clock source */
600
#define FUSE_CKSEL3 (unsigned char)~_BV(3)
/* Select Clock source */
601
#define FUSE_SUT0 (unsigned char)~_BV(4)
/* Select start-up time */
602
#define FUSE_SUT1 (unsigned char)~_BV(5)
/* Select start-up time */
603
#define FUSE_CKOUT (unsigned char)~_BV(6)
/* Clock Output Enable */
604
#define FUSE_CKDIV8 (unsigned char)~_BV(7)
/* Divide clock by 8 */
605
#define LFUSE_DEFAULT (FUSE_CKSEL0 & FUSE_CKSEL2 & FUSE_SUT0 & FUSE_CKDIV8)
606
607
/* High Fuse Byte */
608
#define FUSE_BODLEVEL0 (unsigned char)~_BV(0)
/* Brown-out Detector trigger level */
609
#define FUSE_BODLEVEL1 (unsigned char)~_BV(1)
/* Brown-out Detector trigger level */
610
#define FUSE_BODLEVEL2 (unsigned char)~_BV(2)
/* Brown-out Detector trigger level */
611
#define FUSE_EESAVE (unsigned char)~_BV(3)
/* EEPROM memory is preserved through the Chip Erase */
612
#define FUSE_WDTON (unsigned char)~_BV(4)
/* Watchdog Timer always on */
613
#define FUSE_SPIEN (unsigned char)~_BV(5)
/* Enable Serial Program and Data Downloading */
614
#define FUSE_DWEN (unsigned char)~_BV(6)
/* DebugWIRE Enable */
615
#define FUSE_RSTDISBL (unsigned char)~_BV(7)
/* External Reset disable */
616
#define HFUSE_DEFAULT (FUSE_SPIEN)
617
618
/* Extended Fuse Byte */
619
#define FUSE_SELFPRGEN (unsigned char)~_BV(0)
/* Self-Programming Enable */
620
#define EFUSE_DEFAULT (0xFF)
621
622
623
/* Lock Bits */
624
#define __LOCK_BITS_EXIST
625
626
627
/* Signature */
628
#define SIGNATURE_0 0x1E
629
#define SIGNATURE_1 0x92
630
#define SIGNATURE_2 0x07
631
632
633
/* Device Pin Definitions */
634
#define ADC4_DDR DDRA
635
#define ADC4_PORT PORTA
636
#define ADC4_PIN PINA
637
#define ADC4_BIT 4
638
639
#define USCK_DDR DDRA
640
#define USCK_PORT PORTA
641
#define USCK_PIN PINA
642
#define USCK_BIT 4
643
644
#define SCL_DDR DDRA
645
#define SCL_PORT PORTA
646
#define SCL_PIN PINA
647
#define SCL_BIT 4
648
649
#define T1_DDR DDRA
650
#define T1_PORT PORTA
651
#define T1_PIN PINA
652
#define T1_BIT 4
653
654
#define PCINT4_DDR DDRA
655
#define PCINT4_PORT PORTA
656
#define PCINT4_PIN PINA
657
#define PCINT4_BIT 4
658
659
#define ADC3_DDR DDRA
660
#define ADC3_PORT PORTA
661
#define ADC3_PIN PINA
662
#define ADC3_BIT 3
663
664
#define T0_DDR DDRA
665
#define T0_PORT PORTA
666
#define T0_PIN PINA
667
#define T0_BIT 3
668
669
#define PCINT3_DDR DDRA
670
#define PCINT3_PORT PORTA
671
#define PCINT3_PIN PINA
672
#define PCINT3_BIT 3
673
674
#define ADC2_DDR DDRA
675
#define ADC2_PORT PORTA
676
#define ADC2_PIN PINA
677
#define ADC2_BIT 2
678
679
#define AIN1_DDR DDRA
680
#define AIN1_PORT PORTA
681
#define AIN1_PIN PINA
682
#define AIN1_BIT 2
683
684
#define PCINT2_DDR DDRA
685
#define PCINT2_PORT PORTA
686
#define PCINT2_PIN PINA
687
#define PCINT2_BIT 2
688
689
#define ADC1_DDR DDRA
690
#define ADC1_PORT PORTA
691
#define ADC1_PIN PINA
692
#define ADC1_BIT 1
693
694
#define AIN0_DDR DDRA
695
#define AIN0_PORT PORTA
696
#define AIN0_PIN PINA
697
#define AIN0_BIT 1
698
699
#define PCINT1_DDR DDRA
700
#define PCINT1_PORT PORTA
701
#define PCINT1_PIN PINA
702
#define PCINT1_BIT 1
703
704
#define ADC0_DDR DDRA
705
#define ADC0_PORT PORTA
706
#define ADC0_PIN PINA
707
#define ADC0_BIT 0
708
709
#define PCINT0_DDR DDRA
710
#define PCINT0_PORT PORTA
711
#define PCINT0_PIN PINA
712
#define PCINT0_BIT 0
713
714
#define PCINT8_DDR DDRB
715
#define PCINT8_PORT PORTB
716
#define PCINT8_PIN PINB
717
#define PCINT8_BIT 0
718
719
#define PCINT9_DDR DDRB
720
#define PCINT9_PORT PORTB
721
#define PCINT9_PIN PINB
722
#define PCINT9_BIT 1
723
724
#define PCINT11_DDR DDRB
725
#define PCINT11_PORT PORTB
726
#define PCINT11_PIN PINB
727
#define PCINT11_BIT 3
728
729
#define dW_DDR DDRB
730
#define dW_PORT PORTB
731
#define dW_PIN PINB
732
#define dW_BIT 3
733
734
#define PCINT10_DDR DDRB
735
#define PCINT10_PORT PORTB
736
#define PCINT10_PIN PINB
737
#define PCINT10_BIT 2
738
739
#define INT0_DDR DDRB
740
#define INT0_PORT PORTB
741
#define INT0_PIN PINB
742
#define INT0_BIT 2
743
744
#define OC0A_DDR DDRB
745
#define OC0A_PORT PORTB
746
#define OC0A_PIN PINB
747
#define OC0A_BIT 2
748
749
#define CKOUT_DDR DDRB
750
#define CKOUT_PORT PORTB
751
#define CKOUT_PIN PINB
752
#define CKOUT_BIT 2
753
754
#define PCINT7_DDR DDRA
755
#define PCINT7_PORT PORTA
756
#define PCINT7_PIN PINA
757
#define PCINT7_BIT 7
758
759
#define ICP1_DDR DDRA
760
#define ICP1_PORT PORTA
761
#define ICP1_PIN PINA
762
#define ICP1_BIT 7
763
764
#define OC0B_DDR DDRA
765
#define OC0B_PORT PORTA
766
#define OC0B_PIN PINA
767
#define OC0B_BIT 7
768
769
#define ADC7_DDR DDRA
770
#define ADC7_PORT PORTA
771
#define ADC7_PIN PINA
772
#define ADC7_BIT 7
773
774
#define PCINT6_DDR DDRA
775
#define PCINT6_PORT PORTA
776
#define PCINT6_PIN PINA
777
#define PCINT6_BIT 6
778
779
#define OC1A_DDR DDRA
780
#define OC1A_PORT PORTA
781
#define OC1A_PIN PINA
782
#define OC1A_BIT 6
783
784
#define DI_DDR DDRA
785
#define DI_PORT PORTA
786
#define DI_PIN PINA
787
#define DI_BIT 6
788
789
#define SDA_DDR DDRA
790
#define SDA_PORT PORTA
791
#define SDA_PIN PINA
792
#define SDA_BIT 6
793
794
#define MOSI_DDR DDRA
795
#define MOSI_PORT PORTA
796
#define MOSI_PIN PINA
797
#define MOSI_BIT 6
798
799
#define ADC6_DDR DDRA
800
#define ADC6_PORT PORTA
801
#define ADC6_PIN PINA
802
#define ADC6_BIT 6
803
804
#define ADC5_DDR DDRA
805
#define ADC5_PORT PORTA
806
#define ADC5_PIN PINA
807
#define ADC5_BIT 5
808
809
#define DO_DDR DDRA
810
#define DO_PORT PORTA
811
#define DO_PIN PINA
812
#define DO_BIT 5
813
814
#define MISO_DDR DDRA
815
#define MISO_PORT PORTA
816
#define MISO_PIN PINA
817
#define MISO_BIT 5
818
819
#define OC1B_DDR DDRA
820
#define OC1B_PORT PORTA
821
#define OC1B_PIN PINA
822
#define OC1B_BIT 5
823
824
#define PCINT5_DDR DDRA
825
#define PCINT5_PORT PORTA
826
#define PCINT5_PIN PINA
827
#define PCINT5_BIT 5
828
829
#endif
/* _AVR_ATtiny44A_H_ */
830
Generated by
1.8.13