RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
iomx8.h
Go to the documentation of this file.
1
/* Copyright (c) 2004,2005, Theodore A. Roth
2
All rights reserved.
3
4
Redistribution and use in source and binary forms, with or without
5
modification, are permitted provided that the following conditions are met:
6
7
* Redistributions of source code must retain the above copyright
8
notice, this list of conditions and the following disclaimer.
9
10
* Redistributions in binary form must reproduce the above copyright
11
notice, this list of conditions and the following disclaimer in
12
the documentation and/or other materials provided with the
13
distribution.
14
15
* Neither the name of the copyright holders nor the names of
16
contributors may be used to endorse or promote products derived
17
from this software without specific prior written permission.
18
19
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29
POSSIBILITY OF SUCH DAMAGE. */
30
31
32
/* avr/iomx8.h - definitions for ATmega48, ATmega88 and ATmega168 */
33
34
#ifndef _AVR_IOMX8_H_
35
#define _AVR_IOMX8_H_ 1
36
37
/* This file should only be included from <avr/io.h>, never directly. */
38
39
#ifndef _AVR_IO_H_
40
# error "Include <avr/io.h> instead of this file."
41
#endif
42
43
#ifndef _AVR_IOXXX_H_
44
# define _AVR_IOXXX_H_ "iomx8.h"
45
#else
46
# error "Attempt to include more than one <avr/ioXXX.h> file."
47
#endif
48
54
/* Port B */
55
56
#define PINB _SFR_IO8 (0x03)
57
/* PINB */
58
#define PINB7 7
59
#define PINB6 6
60
#define PINB5 5
61
#define PINB4 4
62
#define PINB3 3
63
#define PINB2 2
64
#define PINB1 1
65
#define PINB0 0
66
67
#define DDRB _SFR_IO8 (0x04)
68
/* DDRB */
69
#define DDB7 7
70
#define DDB6 6
71
#define DDB5 5
72
#define DDB4 4
73
#define DDB3 3
74
#define DDB2 2
75
#define DDB1 1
76
#define DDB0 0
77
78
#define PORTB _SFR_IO8 (0x05)
79
/* PORTB */
80
#define PB7 7
81
#define PB6 6
82
#define PB5 5
83
#define PB4 4
84
#define PB3 3
85
#define PB2 2
86
#define PB1 1
87
#define PB0 0
88
89
/* Port C */
90
91
#define PINC _SFR_IO8 (0x06)
92
/* PINC */
93
#define PINC6 6
94
#define PINC5 5
95
#define PINC4 4
96
#define PINC3 3
97
#define PINC2 2
98
#define PINC1 1
99
#define PINC0 0
100
101
#define DDRC _SFR_IO8 (0x07)
102
/* DDRC */
103
#define DDC6 6
104
#define DDC5 5
105
#define DDC4 4
106
#define DDC3 3
107
#define DDC2 2
108
#define DDC1 1
109
#define DDC0 0
110
111
#define PORTC _SFR_IO8 (0x08)
112
/* PORTC */
113
#define PC6 6
114
#define PC5 5
115
#define PC4 4
116
#define PC3 3
117
#define PC2 2
118
#define PC1 1
119
#define PC0 0
120
121
/* Port D */
122
123
#define PIND _SFR_IO8 (0x09)
124
/* PIND */
125
#define PIND7 7
126
#define PIND6 6
127
#define PIND5 5
128
#define PIND4 4
129
#define PIND3 3
130
#define PIND2 2
131
#define PIND1 1
132
#define PIND0 0
133
134
#define DDRD _SFR_IO8 (0x0A)
135
/* DDRD */
136
#define DDD7 7
137
#define DDD6 6
138
#define DDD5 5
139
#define DDD4 4
140
#define DDD3 3
141
#define DDD2 2
142
#define DDD1 1
143
#define DDD0 0
144
145
#define PORTD _SFR_IO8 (0x0B)
146
/* PORTD */
147
#define PD7 7
148
#define PD6 6
149
#define PD5 5
150
#define PD4 4
151
#define PD3 3
152
#define PD2 2
153
#define PD1 1
154
#define PD0 0
155
156
#define TIFR0 _SFR_IO8 (0x15)
157
/* TIFR0 */
158
#define OCF0B 2
159
#define OCF0A 1
160
#define TOV0 0
161
162
#define TIFR1 _SFR_IO8 (0x16)
163
/* TIFR1 */
164
#define ICF1 5
165
#define OCF1B 2
166
#define OCF1A 1
167
#define TOV1 0
168
169
#define TIFR2 _SFR_IO8 (0x17)
170
/* TIFR2 */
171
#define OCF2B 2
172
#define OCF2A 1
173
#define TOV2 0
174
175
#define PCIFR _SFR_IO8 (0x1B)
176
/* PCIFR */
177
#define PCIF2 2
178
#define PCIF1 1
179
#define PCIF0 0
180
181
#define EIFR _SFR_IO8 (0x1C)
182
/* EIFR */
183
#define INTF1 1
184
#define INTF0 0
185
186
#define EIMSK _SFR_IO8 (0x1D)
187
/* EIMSK */
188
#define INT1 1
189
#define INT0 0
190
191
#define GPIOR0 _SFR_IO8 (0x1E)
192
193
#define EECR _SFR_IO8(0x1F)
194
/* EECT - EEPROM Control Register */
195
#define EEPM1 5
196
#define EEPM0 4
197
#define EERIE 3
198
#define EEMPE 2
199
#define EEPE 1
200
#define EERE 0
201
202
#define EEDR _SFR_IO8(0X20)
203
204
/* Combine EEARL and EEARH */
205
#define EEAR _SFR_IO16(0x21)
206
#define EEARL _SFR_IO8(0x21)
207
#define EEARH _SFR_IO8(0X22)
208
/*
209
* Even though EEARH is not used by the mega48, the EEAR8 bit in the register
210
* must be written to 0, according to the datasheet, hence the EEARH register
211
* must be defined for the mega48.
212
*/
213
/*
214
* 6-char sequence denoting where to find the EEPROM registers in
215
* memory space.
216
* Adresses denoted in hex syntax with uppercase letters. Used by the EEPROM
217
* subroutines.
218
* First two letters: EECR address.
219
* Second two letters: EEDR address.
220
* Last two letters: EEAR address.
221
*/
222
#define __EEPROM_REG_LOCATIONS__ 1F2021
223
224
225
#define GTCCR _SFR_IO8 (0x23)
226
/* GTCCR */
227
#define TSM 7
228
#define PSRASY 1
229
#define PSRSYNC 0
230
231
#define TCCR0A _SFR_IO8 (0x24)
232
/* TCCR0A */
233
#define COM0A1 7
234
#define COM0A0 6
235
#define COM0B1 5
236
#define COM0B0 4
237
#define WGM01 1
238
#define WGM00 0
239
240
#define TCCR0B _SFR_IO8 (0x25)
241
/* TCCR0A */
242
#define FOC0A 7
243
#define FOC0B 6
244
#define WGM02 3
245
#define CS02 2
246
#define CS01 1
247
#define CS00 0
248
249
#define TCNT0 _SFR_IO8 (0x26)
250
#define OCR0A _SFR_IO8 (0x27)
251
#define OCR0B _SFR_IO8 (0x28)
252
253
#define GPIOR1 _SFR_IO8 (0x2A)
254
#define GPIOR2 _SFR_IO8 (0x2B)
255
256
#define SPCR _SFR_IO8 (0x2C)
257
/* SPCR */
258
#define SPIE 7
259
#define SPE 6
260
#define DORD 5
261
#define MSTR 4
262
#define CPOL 3
263
#define CPHA 2
264
#define SPR1 1
265
#define SPR0 0
266
267
#define SPSR _SFR_IO8 (0x2D)
268
/* SPSR */
269
#define SPIF 7
270
#define WCOL 6
271
#define SPI2X 0
272
273
#define SPDR _SFR_IO8 (0x2E)
274
275
#define ACSR _SFR_IO8 (0x30)
276
/* ACSR */
277
#define ACD 7
278
#define ACBG 6
279
#define ACO 5
280
#define ACI 4
281
#define ACIE 3
282
#define ACIC 2
283
#define ACIS1 1
284
#define ACIS0 0
285
286
#define MONDR _SFR_IO8 (0x31)
287
288
#define SMCR _SFR_IO8 (0x33)
289
/* SMCR */
290
#define SM2 3
291
#define SM1 2
292
#define SM0 1
293
#define SE 0
294
295
#define MCUSR _SFR_IO8 (0x34)
296
/* MCUSR */
297
#define WDRF 3
298
#define BORF 2
299
#define EXTRF 1
300
#define PORF 0
301
302
#define MCUCR _SFR_IO8 (0x35)
303
/* MCUCR */
304
#define PUD 4
305
#if defined (__AVR_ATmega88__) || defined (__AVR_ATmega168__)
306
#define IVSEL 1
307
#define IVCE 0
308
#endif
309
310
#define SPMCSR _SFR_IO8 (0x37)
311
/* SPMCSR */
312
#define SPMIE 7
313
#if defined (__AVR_ATmega88__) || defined (__AVR_ATmega168__)
314
# define RWWSB 6
315
# define RWWSRE 4
316
#endif
317
#define BLBSET 3
318
#define PGWRT 2
319
#define PGERS 1
320
#define SELFPRGEN 0
321
#define SPMEN 0
322
323
/* 0x3D..0x3E SP [defined in <avr/io.h>] */
324
/* 0x3F SREG [defined in <avr/io.h>] */
325
326
#define WDTCSR _SFR_MEM8 (0x60)
327
/* WDTCSR */
328
#define WDIF 7
329
#define WDIE 6
330
#define WDP3 5
331
#define WDCE 4
332
#define WDE 3
333
#define WDP2 2
334
#define WDP1 1
335
#define WDP0 0
336
337
#define CLKPR _SFR_MEM8 (0x61)
338
/* CLKPR */
339
#define CLKPCE 7
340
#define CLKPS3 3
341
#define CLKPS2 2
342
#define CLKPS1 1
343
#define CLKPS0 0
344
345
#define PRR _SFR_MEM8 (0x64)
346
/* PRR */
347
#define PRTWI 7
348
#define PRTIM2 6
349
#define PRTIM0 5
350
#define PRTIM1 3
351
#define PRSPI 2
352
#define PRUSART0 1
353
#define PRADC 0
354
355
#define OSCCAL _SFR_MEM8 (0x66)
356
357
#define PCICR _SFR_MEM8 (0x68)
358
/* PCICR */
359
#define PCIE2 2
360
#define PCIE1 1
361
#define PCIE0 0
362
363
#define EICRA _SFR_MEM8 (0x69)
364
/* EICRA */
365
#define ISC11 3
366
#define ISC10 2
367
#define ISC01 1
368
#define ISC00 0
369
370
#define PCMSK0 _SFR_MEM8 (0x6B)
371
/* PCMSK0 */
372
#define PCINT7 7
373
#define PCINT6 6
374
#define PCINT5 5
375
#define PCINT4 4
376
#define PCINT3 3
377
#define PCINT2 2
378
#define PCINT1 1
379
#define PCINT0 0
380
381
#define PCMSK1 _SFR_MEM8 (0x6C)
382
/* PCMSK1 */
383
#define PCINT14 6
384
#define PCINT13 5
385
#define PCINT12 4
386
#define PCINT11 3
387
#define PCINT10 2
388
#define PCINT9 1
389
#define PCINT8 0
390
391
#define PCMSK2 _SFR_MEM8 (0x6D)
392
/* PCMSK2 */
393
#define PCINT23 7
394
#define PCINT22 6
395
#define PCINT21 5
396
#define PCINT20 4
397
#define PCINT19 3
398
#define PCINT18 2
399
#define PCINT17 1
400
#define PCINT16 0
401
402
#define TIMSK0 _SFR_MEM8 (0x6E)
403
/* TIMSK0 */
404
#define OCIE0B 2
405
#define OCIE0A 1
406
#define TOIE0 0
407
408
#define TIMSK1 _SFR_MEM8 (0x6F)
409
/* TIMSK1 */
410
#define ICIE1 5
411
#define OCIE1B 2
412
#define OCIE1A 1
413
#define TOIE1 0
414
415
#define TIMSK2 _SFR_MEM8 (0x70)
416
/* TIMSK2 */
417
#define OCIE2B 2
418
#define OCIE2A 1
419
#define TOIE2 0
420
421
#ifndef __ASSEMBLER__
422
#define ADC _SFR_MEM16 (0x78)
423
#endif
424
#define ADCW _SFR_MEM16 (0x78)
425
#define ADCL _SFR_MEM8 (0x78)
426
#define ADCH _SFR_MEM8 (0x79)
427
428
#define ADCSRA _SFR_MEM8 (0x7A)
429
/* ADCSRA */
430
#define ADEN 7
431
#define ADSC 6
432
#define ADATE 5
433
#define ADIF 4
434
#define ADIE 3
435
#define ADPS2 2
436
#define ADPS1 1
437
#define ADPS0 0
438
439
#define ADCSRB _SFR_MEM8 (0x7B)
440
/* ADCSRB */
441
#define ACME 6
442
#define ADTS2 2
443
#define ADTS1 1
444
#define ADTS0 0
445
446
#define ADMUX _SFR_MEM8 (0x7C)
447
/* ADMUX */
448
#define REFS1 7
449
#define REFS0 6
450
#define ADLAR 5
451
#define MUX3 3
452
#define MUX2 2
453
#define MUX1 1
454
#define MUX0 0
455
456
#define DIDR0 _SFR_MEM8 (0x7E)
457
/* DIDR0 */
458
#define ADC5D 5
459
#define ADC4D 4
460
#define ADC3D 3
461
#define ADC2D 2
462
#define ADC1D 1
463
#define ADC0D 0
464
465
#define DIDR1 _SFR_MEM8 (0x7F)
466
/* DIDR1 */
467
#define AIN1D 1
468
#define AIN0D 0
469
470
#define TCCR1A _SFR_MEM8 (0x80)
471
/* TCCR1A */
472
#define COM1A1 7
473
#define COM1A0 6
474
#define COM1B1 5
475
#define COM1B0 4
476
#define WGM11 1
477
#define WGM10 0
478
479
#define TCCR1B _SFR_MEM8 (0x81)
480
/* TCCR1B */
481
#define ICNC1 7
482
#define ICES1 6
483
#define WGM13 4
484
#define WGM12 3
485
#define CS12 2
486
#define CS11 1
487
#define CS10 0
488
489
#define TCCR1C _SFR_MEM8 (0x82)
490
/* TCCR1C */
491
#define FOC1A 7
492
#define FOC1B 6
493
494
#define TCNT1 _SFR_MEM16 (0x84)
495
#define TCNT1L _SFR_MEM8 (0x84)
496
#define TCNT1H _SFR_MEM8 (0x85)
497
498
#define ICR1 _SFR_MEM16 (0x86)
499
#define ICR1L _SFR_MEM8 (0x86)
500
#define ICR1H _SFR_MEM8 (0x87)
501
502
#define OCR1A _SFR_MEM16 (0x88)
503
#define OCR1AL _SFR_MEM8 (0x88)
504
#define OCR1AH _SFR_MEM8 (0x89)
505
506
#define OCR1B _SFR_MEM16 (0x8A)
507
#define OCR1BL _SFR_MEM8 (0x8A)
508
#define OCR1BH _SFR_MEM8 (0x8B)
509
510
#define TCCR2A _SFR_MEM8 (0xB0)
511
/* TCCR2A */
512
#define COM2A1 7
513
#define COM2A0 6
514
#define COM2B1 5
515
#define COM2B0 4
516
#define WGM21 1
517
#define WGM20 0
518
519
#define TCCR2B _SFR_MEM8 (0xB1)
520
/* TCCR2B */
521
#define FOC2A 7
522
#define FOC2B 6
523
#define WGM22 3
524
#define CS22 2
525
#define CS21 1
526
#define CS20 0
527
528
#define TCNT2 _SFR_MEM8 (0xB2)
529
#define OCR2A _SFR_MEM8 (0xB3)
530
#define OCR2B _SFR_MEM8 (0xB4)
531
532
#define ASSR _SFR_MEM8 (0xB6)
533
/* ASSR */
534
#define EXCLK 6
535
#define AS2 5
536
#define TCN2UB 4
537
#define OCR2AUB 3
538
#define OCR2BUB 2
539
#define TCR2AUB 1
540
#define TCR2BUB 0
541
542
#define TWBR _SFR_MEM8 (0xB8)
543
544
#define TWSR _SFR_MEM8 (0xB9)
545
/* TWSR */
546
#define TWS7 7
547
#define TWS6 6
548
#define TWS5 5
549
#define TWS4 4
550
#define TWS3 3
551
#define TWPS1 1
552
#define TWPS0 0
553
554
#define TWAR _SFR_MEM8 (0xBA)
555
/* TWAR */
556
#define TWA6 7
557
#define TWA5 6
558
#define TWA4 5
559
#define TWA3 4
560
#define TWA2 3
561
#define TWA1 2
562
#define TWA0 1
563
#define TWGCE 0
564
565
#define TWDR _SFR_MEM8 (0xBB)
566
567
#define TWCR _SFR_MEM8 (0xBC)
568
/* TWCR */
569
#define TWINT 7
570
#define TWEA 6
571
#define TWSTA 5
572
#define TWSTO 4
573
#define TWWC 3
574
#define TWEN 2
575
#define TWIE 0
576
577
#define TWAMR _SFR_MEM8 (0xBD)
578
/* TWAMR */
579
#define TWAM6 7
580
#define TWAM5 6
581
#define TWAM4 5
582
#define TWAM3 4
583
#define TWAM2 3
584
#define TWAM1 2
585
#define TWAM0 1
586
587
#define UCSR0A _SFR_MEM8 (0xC0)
588
/* UCSR0A */
589
#define RXC0 7
590
#define TXC0 6
591
#define UDRE0 5
592
#define FE0 4
593
#define DOR0 3
594
#define UPE0 2
595
#define U2X0 1
596
#define MPCM0 0
597
598
#define UCSR0B _SFR_MEM8 (0xC1)
599
/* UCSR0B */
600
#define RXCIE0 7
601
#define TXCIE0 6
602
#define UDRIE0 5
603
#define RXEN0 4
604
#define TXEN0 3
605
#define UCSZ02 2
606
#define RXB80 1
607
#define TXB80 0
608
609
#define UCSR0C _SFR_MEM8 (0xC2)
610
/* UCSR0C */
611
#define UMSEL01 7
612
#define UMSEL00 6
613
#define UPM01 5
614
#define UPM00 4
615
#define USBS0 3
616
#define UCSZ01 2
617
#define UDORD0 2
618
#define UCSZ00 1
619
#define UCPHA0 1
620
#define UCPOL0 0
621
622
#define UBRR0 _SFR_MEM16 (0xC4)
623
#define UBRR0L _SFR_MEM8 (0xC4)
624
#define UBRR0H _SFR_MEM8 (0xC5)
625
#define UDR0 _SFR_MEM8 (0xC6)
626
633
/* External Interrupt Request 0 */
634
#define INT0_vect _VECTOR(1)
635
#define SIG_INTERRUPT0 _VECTOR(1)
636
637
/* External Interrupt Request 1 */
638
#define INT1_vect _VECTOR(2)
639
#define SIG_INTERRUPT1 _VECTOR(2)
640
641
/* Pin Change Interrupt Request 0 */
642
#define PCINT0_vect _VECTOR(3)
643
#define SIG_PIN_CHANGE0 _VECTOR(3)
644
645
/* Pin Change Interrupt Request 0 */
646
#define PCINT1_vect _VECTOR(4)
647
#define SIG_PIN_CHANGE1 _VECTOR(4)
648
649
/* Pin Change Interrupt Request 1 */
650
#define PCINT2_vect _VECTOR(5)
651
#define SIG_PIN_CHANGE2 _VECTOR(5)
652
653
/* Watchdog Time-out Interrupt */
654
#define WDT_vect _VECTOR(6)
655
#define SIG_WATCHDOG_TIMEOUT _VECTOR(6)
656
657
/* Timer/Counter2 Compare Match A */
658
#define TIMER2_COMPA_vect _VECTOR(7)
659
#define SIG_OUTPUT_COMPARE2A _VECTOR(7)
660
661
/* Timer/Counter2 Compare Match A */
662
#define TIMER2_COMPB_vect _VECTOR(8)
663
#define SIG_OUTPUT_COMPARE2B _VECTOR(8)
664
665
/* Timer/Counter2 Overflow */
666
#define TIMER2_OVF_vect _VECTOR(9)
667
#define SIG_OVERFLOW2 _VECTOR(9)
668
669
/* Timer/Counter1 Capture Event */
670
#define TIMER1_CAPT_vect _VECTOR(10)
671
#define SIG_INPUT_CAPTURE1 _VECTOR(10)
672
673
/* Timer/Counter1 Compare Match A */
674
#define TIMER1_COMPA_vect _VECTOR(11)
675
#define SIG_OUTPUT_COMPARE1A _VECTOR(11)
676
677
/* Timer/Counter1 Compare Match B */
678
#define TIMER1_COMPB_vect _VECTOR(12)
679
#define SIG_OUTPUT_COMPARE1B _VECTOR(12)
680
681
/* Timer/Counter1 Overflow */
682
#define TIMER1_OVF_vect _VECTOR(13)
683
#define SIG_OVERFLOW1 _VECTOR(13)
684
685
/* TimerCounter0 Compare Match A */
686
#define TIMER0_COMPA_vect _VECTOR(14)
687
#define SIG_OUTPUT_COMPARE0A _VECTOR(14)
688
689
/* TimerCounter0 Compare Match B */
690
#define TIMER0_COMPB_vect _VECTOR(15)
691
#define SIG_OUTPUT_COMPARE0B _VECTOR(15)
692
693
/* Timer/Couner0 Overflow */
694
#define TIMER0_OVF_vect _VECTOR(16)
695
#define SIG_OVERFLOW0 _VECTOR(16)
696
697
/* SPI Serial Transfer Complete */
698
#define SPI_STC_vect _VECTOR(17)
699
#define SIG_SPI _VECTOR(17)
700
701
/* USART Rx Complete */
702
#define USART_RX_vect _VECTOR(18)
703
#define SIG_USART_RECV _VECTOR(18)
704
705
/* USART, Data Register Empty */
706
#define USART_UDRE_vect _VECTOR(19)
707
#define SIG_USART_DATA _VECTOR(19)
708
709
/* USART Tx Complete */
710
#define USART_TX_vect _VECTOR(20)
711
#define SIG_USART_TRANS _VECTOR(20)
712
713
/* ADC Conversion Complete */
714
#define ADC_vect _VECTOR(21)
715
#define SIG_ADC _VECTOR(21)
716
717
/* EEPROM Ready */
718
#define EE_READY_vect _VECTOR(22)
719
#define SIG_EEPROM_READY _VECTOR(22)
720
721
/* Analog Comparator */
722
#define ANALOG_COMP_vect _VECTOR(23)
723
#define SIG_COMPARATOR _VECTOR(23)
724
725
/* Two-wire Serial Interface */
726
#define TWI_vect _VECTOR(24)
727
#define SIG_TWI _VECTOR(24)
728
#define SIG_2WIRE_SERIAL _VECTOR(24)
729
730
/* Store Program Memory Read */
731
#define SPM_READY_vect _VECTOR(25)
732
#define SIG_SPM_READY _VECTOR(25)
733
734
/*
735
* The mega48 and mega88 vector tables are single instruction entries (16 bits
736
* per entry for an RJMP) while the mega168 table has double instruction
737
* entries (32 bits per entry for a JMP).
738
*/
739
740
#if defined (__AVR_ATmega168__)
741
# define _VECTORS_SIZE 104
742
#else
743
# define _VECTORS_SIZE 52
744
#endif
745
747
#endif
/* _AVR_IOM8_H_ */
Generated by
1.8.13