RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
iom8535.h
Go to the documentation of this file.
1
/* Copyright (c) 2002, Steinar Haugen
2
All rights reserved.
3
4
Redistribution and use in source and binary forms, with or without
5
modification, are permitted provided that the following conditions are met:
6
7
* Redistributions of source code must retain the above copyright
8
notice, this list of conditions and the following disclaimer.
9
10
* Redistributions in binary form must reproduce the above copyright
11
notice, this list of conditions and the following disclaimer in
12
the documentation and/or other materials provided with the
13
distribution.
14
15
* Neither the name of the copyright holders nor the names of
16
contributors may be used to endorse or promote products derived
17
from this software without specific prior written permission.
18
19
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29
POSSIBILITY OF SUCH DAMAGE. */
30
31
32
/* avr/iom8535.h - definitions for ATmega8535 */
33
34
#ifndef _AVR_IOM8535_H_
35
#define _AVR_IOM8535_H_ 1
36
37
/* This file should only be included from <avr/io.h>, never directly. */
38
39
#ifndef _AVR_IO_H_
40
# error "Include <avr/io.h> instead of this file."
41
#endif
42
43
#ifndef _AVR_IOXXX_H_
44
# define _AVR_IOXXX_H_ "iom8535.h"
45
#else
46
# error "Attempt to include more than one <avr/ioXXX.h> file."
47
#endif
48
54
/* TWI stands for "Two Wire Interface" or "TWI Was I2C(tm)" */
55
#define TWBR _SFR_IO8(0x00)
56
#define TWSR _SFR_IO8(0x01)
57
#define TWAR _SFR_IO8(0x02)
58
#define TWDR _SFR_IO8(0x03)
59
60
/* ADC Data register */
61
#ifndef __ASSEMBLER__
62
#define ADC _SFR_IO16(0x04)
63
#endif
64
#define ADCW _SFR_IO16(0x04)
65
#define ADCL _SFR_IO8(0x04)
66
#define ADCH _SFR_IO8(0x05)
67
68
/* ADC Control and Status Register */
69
#define ADCSRA _SFR_IO8(0x06)
70
71
/* ADC MUX */
72
#define ADMUX _SFR_IO8(0x07)
73
74
/* Analog Comparator Control and Status Register */
75
#define ACSR _SFR_IO8(0x08)
76
77
/* USART Baud Rate Register */
78
#define UBRRL _SFR_IO8(0x09)
79
80
/* USART Control and Status Register B */
81
#define UCSRB _SFR_IO8(0x0A)
82
83
/* USART Control and Status Register A */
84
#define UCSRA _SFR_IO8(0x0B)
85
86
/* USART I/O Data Register */
87
#define UDR _SFR_IO8(0x0C)
88
89
/* SPI Control Register */
90
#define SPCR _SFR_IO8(0x0D)
91
92
/* SPI Status Register */
93
#define SPSR _SFR_IO8(0x0E)
94
95
/* SPI I/O Data Register */
96
#define SPDR _SFR_IO8(0x0F)
97
98
/* Input Pins, Port D */
99
#define PIND _SFR_IO8(0x10)
100
101
/* Data Direction Register, Port D */
102
#define DDRD _SFR_IO8(0x11)
103
104
/* Data Register, Port D */
105
#define PORTD _SFR_IO8(0x12)
106
107
/* Input Pins, Port C */
108
#define PINC _SFR_IO8(0x13)
109
110
/* Data Direction Register, Port C */
111
#define DDRC _SFR_IO8(0x14)
112
113
/* Data Register, Port C */
114
#define PORTC _SFR_IO8(0x15)
115
116
/* Input Pins, Port B */
117
#define PINB _SFR_IO8(0x16)
118
119
/* Data Direction Register, Port B */
120
#define DDRB _SFR_IO8(0x17)
121
122
/* Data Register, Port B */
123
#define PORTB _SFR_IO8(0x18)
124
125
/* Input Pins, Port A */
126
#define PINA _SFR_IO8(0x19)
127
128
/* Data Direction Register, Port A */
129
#define DDRA _SFR_IO8(0x1A)
130
131
/* Data Register, Port A */
132
#define PORTA _SFR_IO8(0x1B)
133
134
/* EEPROM Control Register */
135
#define EECR _SFR_IO8(0x1C)
136
137
/* EEPROM Data Register */
138
#define EEDR _SFR_IO8(0x1D)
139
140
/* EEPROM Address Register */
141
#define EEAR _SFR_IO16(0x1E)
142
#define EEARL _SFR_IO8(0x1E)
143
#define EEARH _SFR_IO8(0x1F)
144
145
/* USART Baud Rate Register HI */
146
/* USART Control and Status Register C */
147
#define UBRRH _SFR_IO8(0x20)
148
#define UCSRC UBRRH
149
150
/* Watchdog Timer Control Register */
151
#define WDTCR _SFR_IO8(0x21)
152
153
/* Asynchronous mode Status Register */
154
#define ASSR _SFR_IO8(0x22)
155
156
/* Timer/Counter2 Output Compare Register */
157
#define OCR2 _SFR_IO8(0x23)
158
159
/* Timer/Counter 2 */
160
#define TCNT2 _SFR_IO8(0x24)
161
162
/* Timer/Counter 2 Control Register */
163
#define TCCR2 _SFR_IO8(0x25)
164
165
/* T/C 1 Input Capture Register */
166
#define ICR1 _SFR_IO16(0x26)
167
#define ICR1L _SFR_IO8(0x26)
168
#define ICR1H _SFR_IO8(0x27)
169
170
/* Timer/Counter1 Output Compare Register B */
171
#define OCR1B _SFR_IO16(0x28)
172
#define OCR1BL _SFR_IO8(0x28)
173
#define OCR1BH _SFR_IO8(0x29)
174
175
/* Timer/Counter1 Output Compare Register A */
176
#define OCR1A _SFR_IO16(0x2A)
177
#define OCR1AL _SFR_IO8(0x2A)
178
#define OCR1AH _SFR_IO8(0x2B)
179
180
/* Timer/Counter 1 */
181
#define TCNT1 _SFR_IO16(0x2C)
182
#define TCNT1L _SFR_IO8(0x2C)
183
#define TCNT1H _SFR_IO8(0x2D)
184
185
/* Timer/Counter 1 Control and Status Register */
186
#define TCCR1B _SFR_IO8(0x2E)
187
188
/* Timer/Counter 1 Control Register */
189
#define TCCR1A _SFR_IO8(0x2F)
190
191
/* Special Function IO Register */
192
#define SFIOR _SFR_IO8(0x30)
193
194
/* Oscillator Calibration Register */
195
#define OSCCAL _SFR_IO8(0x31)
196
197
/* Timer/Counter 0 */
198
#define TCNT0 _SFR_IO8(0x32)
199
200
/* Timer/Counter 0 Control Register */
201
#define TCCR0 _SFR_IO8(0x33)
202
203
/* MCU Control and Status Register */
204
#define MCUCSR _SFR_IO8(0x34)
205
206
/* MCU Control Register */
207
#define MCUCR _SFR_IO8(0x35)
208
209
/* TWI Control Register */
210
#define TWCR _SFR_IO8(0x36)
211
212
/* Store Program Memory Control Register */
213
#define SPMCR _SFR_IO8(0x37)
214
215
/* Timer/Counter Interrupt Flag register */
216
#define TIFR _SFR_IO8(0x38)
217
218
/* Timer/Counter Interrupt MaSK register */
219
#define TIMSK _SFR_IO8(0x39)
220
221
/* General Interrupt Flag Register */
222
#define GIFR _SFR_IO8(0x3A)
223
224
/* General Interrupt MaSK register */
225
#define GICR _SFR_IO8(0x3B)
226
227
/* Timer/Counter 0 Output Compare Register */
228
#define OCR0 _SFR_IO8(0x3C)
229
230
/* 0x3D..0x3E SP */
231
232
/* 0x3F SREG */
240
/* External Interrupt 0 */
241
#define INT0_vect _VECTOR(1)
242
#define SIG_INTERRUPT0 _VECTOR(1)
243
244
/* External Interrupt 1 */
245
#define INT1_vect _VECTOR(2)
246
#define SIG_INTERRUPT1 _VECTOR(2)
247
248
/* Timer/Counter2 Compare Match */
249
#define TIMER2_COMP_vect _VECTOR(3)
250
#define SIG_OUTPUT_COMPARE2 _VECTOR(3)
251
252
/* Timer/Counter2 Overflow */
253
#define TIMER2_OVF_vect _VECTOR(4)
254
#define SIG_OVERFLOW2 _VECTOR(4)
255
256
/* Timer/Counter1 Capture Event */
257
#define TIMER1_CAPT_vect _VECTOR(5)
258
#define SIG_INPUT_CAPTURE1 _VECTOR(5)
259
260
/* Timer/Counter1 Compare Match A */
261
#define TIMER1_COMPA_vect _VECTOR(6)
262
#define SIG_OUTPUT_COMPARE1A _VECTOR(6)
263
264
/* Timer/Counter1 Compare Match B */
265
#define TIMER1_COMPB_vect _VECTOR(7)
266
#define SIG_OUTPUT_COMPARE1B _VECTOR(7)
267
268
/* Timer/Counter1 Overflow */
269
#define TIMER1_OVF_vect _VECTOR(8)
270
#define SIG_OVERFLOW1 _VECTOR(8)
271
272
/* Timer/Counter0 Overflow */
273
#define TIMER0_OVF_vect _VECTOR(9)
274
#define SIG_OVERFLOW0 _VECTOR(9)
275
276
/* SPI Serial Transfer Complete */
277
#define SPI_STC_vect _VECTOR(10)
278
#define SIG_SPI _VECTOR(10)
279
280
/* USART, RX Complete */
281
#define USART_RX_vect _VECTOR(11)
282
#define SIG_UART_RECV _VECTOR(11)
283
284
/* USART Data Register Empty */
285
#define USART_UDRE_vect _VECTOR(12)
286
#define SIG_UART_DATA _VECTOR(12)
287
288
/* USART, TX Complete */
289
#define USART_TX_vect _VECTOR(13)
290
#define SIG_UART_TRANS _VECTOR(13)
291
292
/* ADC Conversion Complete */
293
#define ADC_vect _VECTOR(14)
294
#define SIG_ADC _VECTOR(14)
295
296
/* EEPROM Ready */
297
#define EE_RDY_vect _VECTOR(15)
298
#define SIG_EEPROM_READY _VECTOR(15)
299
300
/* Analog Comparator */
301
#define ANA_COMP_vect _VECTOR(16)
302
#define SIG_COMPARATOR _VECTOR(16)
303
304
/* Two-wire Serial Interface */
305
#define TWI_vect _VECTOR(17)
306
#define SIG_2WIRE_SERIAL _VECTOR(17)
307
308
/* External Interrupt Request 2 */
309
#define INT2_vect _VECTOR(18)
310
#define SIG_INTERRUPT2 _VECTOR(18)
311
312
/* TimerCounter0 Compare Match */
313
#define TIMER0_COMP_vect _VECTOR(19)
314
#define SIG_OUTPUT_COMPARE0 _VECTOR(19)
315
316
/* Store Program Memory Read */
317
#define SPM_RDY_vect _VECTOR(20)
318
#define SIG_SPM_READY _VECTOR(20)
319
320
#define _VECTORS_SIZE 42
321
322
/*
323
* The Register Bit names are represented by their bit number (0-7).
324
*/
325
326
/* General Interrupt Control Register */
327
#define INT1 7
328
#define INT0 6
329
#define INT2 5
330
#define IVSEL 1
331
#define IVCE 0
332
333
/* General Interrupt Flag Register */
334
#define INTF1 7
335
#define INTF0 6
336
#define INTF2 5
337
338
/* Timer/Counter Interrupt MaSK register */
339
#define OCIE2 7
340
#define TOIE2 6
341
#define TICIE1 5
342
#define OCIE1A 4
343
#define OCIE1B 3
344
#define TOIE1 2
345
#define OCIE0 1
346
#define TOIE0 0
347
348
/* Timer/Counter Interrupt Flag register */
349
#define OCF2 7
350
#define TOV2 6
351
#define ICF1 5
352
#define OCF1A 4
353
#define OCF1B 3
354
#define TOV1 2
355
#define OCF0 1
356
#define TOV0 0
357
358
/* Store Program Memory Control Register */
359
#define SPMIE 7
360
#define RWWSB 6
361
#define RWWSRE 4
362
#define BLBSET 3
363
#define PGWRT 2
364
#define PGERS 1
365
#define SPMEN 0
366
367
/* TWI Control Register */
368
#define TWINT 7
369
#define TWEA 6
370
#define TWSTA 5
371
#define TWSTO 4
372
#define TWWC 3
373
#define TWEN 2
374
#define TWIE 0
375
376
/* MCU Control Register */
377
#define SM2 7
378
#define SE 6
379
#define SM1 5
380
#define SM0 4
381
#define ISC11 3
382
#define ISC10 2
383
#define ISC01 1
384
#define ISC00 0
385
386
/* MCU Control and Status Register */
387
#define ISC2 6
388
#define WDRF 3
389
#define BORF 2
390
#define EXTRF 1
391
#define PORF 0
392
393
/* Timer/Counter 0 Control Register */
394
#define FOC0 7
395
#define WGM00 6
396
#define COM01 5
397
#define COM00 4
398
#define WGM01 3
399
#define CS02 2
400
#define CS01 1
401
#define CS00 0
402
403
/*
404
* The ADHSM bit has been removed from all documentation,
405
* as being not needed at all since the comparator has proven
406
* to be fast enough even without feeding it more power.
407
*/
408
409
/* Special Function IO Register */
410
#define ADTS2 7
411
#define ADTS1 6
412
#define ADTS0 5
413
#define ACME 3
414
#define PUD 2
415
#define PSR2 1
416
#define PSR10 0
417
418
/* Timer/Counter 1 Control Register */
419
#define COM1A1 7
420
#define COM1A0 6
421
#define COM1B1 5
422
#define COM1B0 4
423
#define FOC1A 3
424
#define FOC1B 2
425
#define WGM11 1
426
#define WGM10 0
427
428
/* Timer/Counter 1 Control and Status Register */
429
#define ICNC1 7
430
#define ICES1 6
431
#define WGM13 4
432
#define WGM12 3
433
#define CS12 2
434
#define CS11 1
435
#define CS10 0
436
437
/* Timer/Counter 2 Control Register */
438
#define FOC2 7
439
#define WGM20 6
440
#define COM21 5
441
#define COM20 4
442
#define WGM21 3
443
#define CS22 2
444
#define CS21 1
445
#define CS20 0
446
447
/* Asynchronous mode Status Register */
448
#define AS2 3
449
#define TCN2UB 2
450
#define OCR2UB 1
451
#define TCR2UB 0
452
453
/* Watchdog Timer Control Register */
454
#define WDCE 4
455
#define WDE 3
456
#define WDP2 2
457
#define WDP1 1
458
#define WDP0 0
459
460
/* USART Control and Status Register C */
461
#define URSEL 7
462
#define UMSEL 6
463
#define UPM1 5
464
#define UPM0 4
465
#define USBS 3
466
#define UCSZ1 2
467
#define UCSZ0 1
468
#define UCPOL 0
469
470
/* Data Register, Port A */
471
#define PA7 7
472
#define PA6 6
473
#define PA5 5
474
#define PA4 4
475
#define PA3 3
476
#define PA2 2
477
#define PA1 1
478
#define PA0 0
479
480
/* Data Direction Register, Port A */
481
#define DDA7 7
482
#define DDA6 6
483
#define DDA5 5
484
#define DDA4 4
485
#define DDA3 3
486
#define DDA2 2
487
#define DDA1 1
488
#define DDA0 0
489
490
/* Input Pins, Port A */
491
#define PINA7 7
492
#define PINA6 6
493
#define PINA5 5
494
#define PINA4 4
495
#define PINA3 3
496
#define PINA2 2
497
#define PINA1 1
498
#define PINA0 0
499
500
/* Data Register, Port B */
501
#define PB7 7
502
#define PB6 6
503
#define PB5 5
504
#define PB4 4
505
#define PB3 3
506
#define PB2 2
507
#define PB1 1
508
#define PB0 0
509
510
/* Data Direction Register, Port B */
511
#define DDB7 7
512
#define DDB6 6
513
#define DDB5 5
514
#define DDB4 4
515
#define DDB3 3
516
#define DDB2 2
517
#define DDB1 1
518
#define DDB0 0
519
520
/* Input Pins, Port B */
521
#define PINB7 7
522
#define PINB6 6
523
#define PINB5 5
524
#define PINB4 4
525
#define PINB3 3
526
#define PINB2 2
527
#define PINB1 1
528
#define PINB0 0
529
530
/* Data Register, Port C */
531
#define PC7 7
532
#define PC6 6
533
#define PC5 5
534
#define PC4 4
535
#define PC3 3
536
#define PC2 2
537
#define PC1 1
538
#define PC0 0
539
540
/* Data Direction Register, Port C */
541
#define DDC7 7
542
#define DDC6 6
543
#define DDC5 5
544
#define DDC4 4
545
#define DDC3 3
546
#define DDC2 2
547
#define DDC1 1
548
#define DDC0 0
549
550
/* Input Pins, Port C */
551
#define PINC7 7
552
#define PINC6 6
553
#define PINC5 5
554
#define PINC4 4
555
#define PINC3 3
556
#define PINC2 2
557
#define PINC1 1
558
#define PINC0 0
559
560
/* Data Register, Port D */
561
#define PD7 7
562
#define PD6 6
563
#define PD5 5
564
#define PD4 4
565
#define PD3 3
566
#define PD2 2
567
#define PD1 1
568
#define PD0 0
569
570
/* Data Direction Register, Port D */
571
#define DDD7 7
572
#define DDD6 6
573
#define DDD5 5
574
#define DDD4 4
575
#define DDD3 3
576
#define DDD2 2
577
#define DDD1 1
578
#define DDD0 0
579
580
/* Input Pins, Port D */
581
#define PIND7 7
582
#define PIND6 6
583
#define PIND5 5
584
#define PIND4 4
585
#define PIND3 3
586
#define PIND2 2
587
#define PIND1 1
588
#define PIND0 0
589
590
/* SPI Status Register */
591
#define SPIF 7
592
#define WCOL 6
593
#define SPI2X 0
594
595
/* SPI Control Register */
596
#define SPIE 7
597
#define SPE 6
598
#define DORD 5
599
#define MSTR 4
600
#define CPOL 3
601
#define CPHA 2
602
#define SPR1 1
603
#define SPR0 0
604
605
/* USART Control and Status Register A */
606
#define RXC 7
607
#define TXC 6
608
#define UDRE 5
609
#define FE 4
610
#define DOR 3
611
#define PE 2
612
#define U2X 1
613
#define MPCM 0
614
615
/* USART Control and Status Register B */
616
#define RXCIE 7
617
#define TXCIE 6
618
#define UDRIE 5
619
#define RXEN 4
620
#define TXEN 3
621
#define UCSZ2 2
622
#define RXB8 1
623
#define TXB8 0
624
625
/* Analog Comparator Control and Status Register */
626
#define ACD 7
627
#define ACBG 6
628
#define ACO 5
629
#define ACI 4
630
#define ACIE 3
631
#define ACIC 2
632
#define ACIS1 1
633
#define ACIS0 0
634
635
/* ADC Multiplexer Selection Register */
636
#define REFS1 7
637
#define REFS0 6
638
#define ADLAR 5
639
#define MUX4 4
640
#define MUX3 3
641
#define MUX2 2
642
#define MUX1 1
643
#define MUX0 0
644
645
/* ADC Control and Status Register */
646
#define ADEN 7
647
#define ADSC 6
648
#define ADATE 5
649
#define ADIF 4
650
#define ADIE 3
651
#define ADPS2 2
652
#define ADPS1 1
653
#define ADPS0 0
654
655
/* TWI (Slave) Address Register */
656
#define TWGCE 0
657
658
/* TWI Status Register */
659
#define TWS7 7
660
#define TWS6 6
661
#define TWS5 5
662
#define TWS4 4
663
#define TWS3 3
664
#define TWPS1 1
665
#define TWPS0 0
666
667
/* EEPROM Control Register */
668
#define EERIE 3
669
#define EEMWE 2
670
#define EEWE 1
671
#define EERE 0
672
678
#define SPM_PAGESIZE 64
679
#define RAMEND 0x25F
/* Last On-Chip SRAM Location */
680
#define XRAMEND RAMEND
681
#define E2END 0x1FF
682
#define E2PAGESIZE 4
683
#define FLASHEND 0x1FFF
684
691
#define FUSE_MEMORY_SIZE 2
692
693
/* Low Fuse Byte */
694
#define FUSE_CKSEL0 (unsigned char)~_BV(0)
695
#define FUSE_CKSEL1 (unsigned char)~_BV(1)
696
#define FUSE_CKSEL2 (unsigned char)~_BV(2)
697
#define FUSE_CKSEL3 (unsigned char)~_BV(3)
698
#define FUSE_SUT0 (unsigned char)~_BV(4)
699
#define FUSE_SUT1 (unsigned char)~_BV(5)
700
#define FUSE_BODEN (unsigned char)~_BV(6)
701
#define FUSE_BODLEVEL (unsigned char)~_BV(7)
702
#define LFUSE_DEFAULT (FUSE_CKSEL1 & FUSE_CKSEL2 & FUSE_CKSEL3 & \
703
FUSE_SUT0 & FUSE_SUT1)
704
705
/* High Fuse Byte */
706
#define FUSE_BOOTRST (unsigned char)~_BV(0)
707
#define FUSE_BOOTSZ0 (unsigned char)~_BV(1)
708
#define FUSE_BOOTSZ1 (unsigned char)~_BV(2)
709
#define FUSE_EESAVE (unsigned char)~_BV(3)
710
#define FUSE_CKOPT (unsigned char)~_BV(4)
711
#define FUSE_SPIEN (unsigned char)~_BV(5)
712
#define FUSE_WDTON (unsigned char)~_BV(6)
713
#define FUSE_S8535C (unsigned char)~_BV(7)
714
#define HFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1 & FUSE_SPIEN)
715
722
#define __LOCK_BITS_EXIST
723
#define __BOOT_LOCK_BITS_0_EXIST
724
#define __BOOT_LOCK_BITS_1_EXIST
725
732
#define SIGNATURE_0 0x1E
733
#define SIGNATURE_1 0x93
734
#define SIGNATURE_2 0x08
735
737
#endif
/* _AVR_IOM8535_H_ */
Generated by
1.8.13