RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
iom64.h
Go to the documentation of this file.
1
/* Copyright (c) 2002, Steinar Haugen
2
All rights reserved.
3
4
Redistribution and use in source and binary forms, with or without
5
modification, are permitted provided that the following conditions are met:
6
7
* Redistributions of source code must retain the above copyright
8
notice, this list of conditions and the following disclaimer.
9
10
* Redistributions in binary form must reproduce the above copyright
11
notice, this list of conditions and the following disclaimer in
12
the documentation and/or other materials provided with the
13
distribution.
14
15
* Neither the name of the copyright holders nor the names of
16
contributors may be used to endorse or promote products derived
17
from this software without specific prior written permission.
18
19
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29
POSSIBILITY OF SUCH DAMAGE. */
30
31
32
/* avr/iom64.h - defines for ATmega64
33
34
As of 2002-11-23:
35
- This should be up to date with data sheet Rev. 2490C-AVR-09/02 */
36
37
#ifndef _AVR_IOM64_H_
38
#define _AVR_IOM64_H_ 1
39
40
/* This file should only be included from <avr/io.h>, never directly. */
41
42
#ifndef _AVR_IO_H_
43
# error "Include <avr/io.h> instead of this file."
44
#endif
45
46
#ifndef _AVR_IOXXX_H_
47
# define _AVR_IOXXX_H_ "iom64.h"
48
#else
49
# error "Attempt to include more than one <avr/ioXXX.h> file."
50
#endif
51
52
/* I/O registers */
53
54
/* Input Pins, Port F */
55
#define PINF _SFR_IO8(0x00)
56
57
/* Input Pins, Port E */
58
#define PINE _SFR_IO8(0x01)
59
60
/* Data Direction Register, Port E */
61
#define DDRE _SFR_IO8(0x02)
62
63
/* Data Register, Port E */
64
#define PORTE _SFR_IO8(0x03)
65
66
/* ADC Data Register */
67
#define ADCW _SFR_IO16(0x04)
/* for backwards compatibility */
68
#ifndef __ASSEMBLER__
69
#define ADC _SFR_IO16(0x04)
70
#endif
71
#define ADCL _SFR_IO8(0x04)
72
#define ADCH _SFR_IO8(0x05)
73
74
/* ADC Control and Status Register A */
75
#define ADCSR _SFR_IO8(0x06)
/* for backwards compatibility */
76
#define ADCSRA _SFR_IO8(0x06)
77
78
/* ADC Multiplexer select */
79
#define ADMUX _SFR_IO8(0x07)
80
81
/* Analog Comparator Control and Status Register */
82
#define ACSR _SFR_IO8(0x08)
83
84
/* USART0 Baud Rate Register Low */
85
#define UBRR0L _SFR_IO8(0x09)
86
87
/* USART0 Control and Status Register B */
88
#define UCSR0B _SFR_IO8(0x0A)
89
90
/* USART0 Control and Status Register A */
91
#define UCSR0A _SFR_IO8(0x0B)
92
93
/* USART0 I/O Data Register */
94
#define UDR0 _SFR_IO8(0x0C)
95
96
/* SPI Control Register */
97
#define SPCR _SFR_IO8(0x0D)
98
99
/* SPI Status Register */
100
#define SPSR _SFR_IO8(0x0E)
101
102
/* SPI I/O Data Register */
103
#define SPDR _SFR_IO8(0x0F)
104
105
/* Input Pins, Port D */
106
#define PIND _SFR_IO8(0x10)
107
108
/* Data Direction Register, Port D */
109
#define DDRD _SFR_IO8(0x11)
110
111
/* Data Register, Port D */
112
#define PORTD _SFR_IO8(0x12)
113
114
/* Input Pins, Port C */
115
#define PINC _SFR_IO8(0x13)
116
117
/* Data Direction Register, Port C */
118
#define DDRC _SFR_IO8(0x14)
119
120
/* Data Register, Port C */
121
#define PORTC _SFR_IO8(0x15)
122
123
/* Input Pins, Port B */
124
#define PINB _SFR_IO8(0x16)
125
126
/* Data Direction Register, Port B */
127
#define DDRB _SFR_IO8(0x17)
128
129
/* Data Register, Port B */
130
#define PORTB _SFR_IO8(0x18)
131
132
/* Input Pins, Port A */
133
#define PINA _SFR_IO8(0x19)
134
135
/* Data Direction Register, Port A */
136
#define DDRA _SFR_IO8(0x1A)
137
138
/* Data Register, Port A */
139
#define PORTA _SFR_IO8(0x1B)
140
141
/* EEPROM Control Register */
142
#define EECR _SFR_IO8(0x1C)
143
144
/* EEPROM Data Register */
145
#define EEDR _SFR_IO8(0x1D)
146
147
/* EEPROM Address Register */
148
#define EEAR _SFR_IO16(0x1E)
149
#define EEARL _SFR_IO8(0x1E)
150
#define EEARH _SFR_IO8(0x1F)
151
152
/* Special Function I/O Register */
153
#define SFIOR _SFR_IO8(0x20)
154
155
/* Watchdog Timer Control Register */
156
#define WDTCR _SFR_IO8(0x21)
157
158
/* On-chip Debug Register */
159
#define OCDR _SFR_IO8(0x22)
160
161
/* Timer2 Output Compare Register */
162
#define OCR2 _SFR_IO8(0x23)
163
164
/* Timer/Counter 2 */
165
#define TCNT2 _SFR_IO8(0x24)
166
167
/* Timer/Counter 2 Control register */
168
#define TCCR2 _SFR_IO8(0x25)
169
170
/* T/C 1 Input Capture Register */
171
#define ICR1 _SFR_IO16(0x26)
172
#define ICR1L _SFR_IO8(0x26)
173
#define ICR1H _SFR_IO8(0x27)
174
175
/* Timer/Counter1 Output Compare Register B */
176
#define OCR1B _SFR_IO16(0x28)
177
#define OCR1BL _SFR_IO8(0x28)
178
#define OCR1BH _SFR_IO8(0x29)
179
180
/* Timer/Counter1 Output Compare Register A */
181
#define OCR1A _SFR_IO16(0x2A)
182
#define OCR1AL _SFR_IO8(0x2A)
183
#define OCR1AH _SFR_IO8(0x2B)
184
185
/* Timer/Counter 1 */
186
#define TCNT1 _SFR_IO16(0x2C)
187
#define TCNT1L _SFR_IO8(0x2C)
188
#define TCNT1H _SFR_IO8(0x2D)
189
190
/* Timer/Counter 1 Control and Status Register */
191
#define TCCR1B _SFR_IO8(0x2E)
192
193
/* Timer/Counter 1 Control Register */
194
#define TCCR1A _SFR_IO8(0x2F)
195
196
/* Timer/Counter 0 Asynchronous Control & Status Register */
197
#define ASSR _SFR_IO8(0x30)
198
199
/* Output Compare Register 0 */
200
#define OCR0 _SFR_IO8(0x31)
201
202
/* Timer/Counter 0 */
203
#define TCNT0 _SFR_IO8(0x32)
204
205
/* Timer/Counter 0 Control Register */
206
#define TCCR0 _SFR_IO8(0x33)
207
208
/* MCU Status Register */
209
#define MCUSR _SFR_IO8(0x34)
/* for backwards compatibility */
210
#define MCUCSR _SFR_IO8(0x34)
211
212
/* MCU general Control Register */
213
#define MCUCR _SFR_IO8(0x35)
214
215
/* Timer/Counter Interrupt Flag Register */
216
#define TIFR _SFR_IO8(0x36)
217
218
/* Timer/Counter Interrupt MaSK register */
219
#define TIMSK _SFR_IO8(0x37)
220
221
/* External Interrupt Flag Register */
222
#define EIFR _SFR_IO8(0x38)
223
224
/* External Interrupt MaSK register */
225
#define EIMSK _SFR_IO8(0x39)
226
227
/* External Interrupt Control Register B */
228
#define EICRB _SFR_IO8(0x3A)
229
230
/* XDIV Divide control register */
231
#define XDIV _SFR_IO8(0x3C)
232
233
/* 0x3D..0x3E SP */
234
235
/* 0x3F SREG */
236
237
/* Extended I/O registers */
238
239
/* Data Direction Register, Port F */
240
#define DDRF _SFR_MEM8(0x61)
241
242
/* Data Register, Port F */
243
#define PORTF _SFR_MEM8(0x62)
244
245
/* Input Pins, Port G */
246
#define PING _SFR_MEM8(0x63)
247
248
/* Data Direction Register, Port G */
249
#define DDRG _SFR_MEM8(0x64)
250
251
/* Data Register, Port G */
252
#define PORTG _SFR_MEM8(0x65)
253
254
/* Store Program Memory Control and Status Register */
255
#define SPMCR _SFR_MEM8(0x68)
256
#define SPMCSR _SFR_MEM8(0x68)
/* for backwards compatibility with m128*/
257
258
/* External Interrupt Control Register A */
259
#define EICRA _SFR_MEM8(0x6A)
260
261
/* External Memory Control Register B */
262
#define XMCRB _SFR_MEM8(0x6C)
263
264
/* External Memory Control Register A */
265
#define XMCRA _SFR_MEM8(0x6D)
266
267
/* Oscillator Calibration Register */
268
#define OSCCAL _SFR_MEM8(0x6F)
269
270
/* 2-wire Serial Interface Bit Rate Register */
271
#define TWBR _SFR_MEM8(0x70)
272
273
/* 2-wire Serial Interface Status Register */
274
#define TWSR _SFR_MEM8(0x71)
275
276
/* 2-wire Serial Interface Address Register */
277
#define TWAR _SFR_MEM8(0x72)
278
279
/* 2-wire Serial Interface Data Register */
280
#define TWDR _SFR_MEM8(0x73)
281
282
/* 2-wire Serial Interface Control Register */
283
#define TWCR _SFR_MEM8(0x74)
284
285
/* Time Counter 1 Output Compare Register C */
286
#define OCR1C _SFR_MEM16(0x78)
287
#define OCR1CL _SFR_MEM8(0x78)
288
#define OCR1CH _SFR_MEM8(0x79)
289
290
/* Timer/Counter 1 Control Register C */
291
#define TCCR1C _SFR_MEM8(0x7A)
292
293
/* Extended Timer Interrupt Flag Register */
294
#define ETIFR _SFR_MEM8(0x7C)
295
296
/* Extended Timer Interrupt Mask Register */
297
#define ETIMSK _SFR_MEM8(0x7D)
298
299
/* Timer/Counter 3 Input Capture Register */
300
#define ICR3 _SFR_MEM16(0x80)
301
#define ICR3L _SFR_MEM8(0x80)
302
#define ICR3H _SFR_MEM8(0x81)
303
304
/* Timer/Counter 3 Output Compare Register C */
305
#define OCR3C _SFR_MEM16(0x82)
306
#define OCR3CL _SFR_MEM8(0x82)
307
#define OCR3CH _SFR_MEM8(0x83)
308
309
/* Timer/Counter 3 Output Compare Register B */
310
#define OCR3B _SFR_MEM16(0x84)
311
#define OCR3BL _SFR_MEM8(0x84)
312
#define OCR3BH _SFR_MEM8(0x85)
313
314
/* Timer/Counter 3 Output Compare Register A */
315
#define OCR3A _SFR_MEM16(0x86)
316
#define OCR3AL _SFR_MEM8(0x86)
317
#define OCR3AH _SFR_MEM8(0x87)
318
319
/* Timer/Counter 3 Counter Register */
320
#define TCNT3 _SFR_MEM16(0x88)
321
#define TCNT3L _SFR_MEM8(0x88)
322
#define TCNT3H _SFR_MEM8(0x89)
323
324
/* Timer/Counter 3 Control Register B */
325
#define TCCR3B _SFR_MEM8(0x8A)
326
327
/* Timer/Counter 3 Control Register A */
328
#define TCCR3A _SFR_MEM8(0x8B)
329
330
/* Timer/Counter 3 Control Register C */
331
#define TCCR3C _SFR_MEM8(0x8C)
332
333
/* ADC Control and Status Register B */
334
#define ADCSRB _SFR_MEM8(0x8E)
335
336
/* USART0 Baud Rate Register High */
337
#define UBRR0H _SFR_MEM8(0x90)
338
339
/* USART0 Control and Status Register C */
340
#define UCSR0C _SFR_MEM8(0x95)
341
342
/* USART1 Baud Rate Register High */
343
#define UBRR1H _SFR_MEM8(0x98)
344
345
/* USART1 Baud Rate Register Low*/
346
#define UBRR1L _SFR_MEM8(0x99)
347
348
/* USART1 Control and Status Register B */
349
#define UCSR1B _SFR_MEM8(0x9A)
350
351
/* USART1 Control and Status Register A */
352
#define UCSR1A _SFR_MEM8(0x9B)
353
354
/* USART1 I/O Data Register */
355
#define UDR1 _SFR_MEM8(0x9C)
356
357
/* USART1 Control and Status Register C */
358
#define UCSR1C _SFR_MEM8(0x9D)
359
360
/* Interrupt vectors */
361
362
/* External Interrupt Request 0 */
363
#define INT0_vect _VECTOR(1)
364
#define SIG_INTERRUPT0 _VECTOR(1)
365
366
/* External Interrupt Request 1 */
367
#define INT1_vect _VECTOR(2)
368
#define SIG_INTERRUPT1 _VECTOR(2)
369
370
/* External Interrupt Request 2 */
371
#define INT2_vect _VECTOR(3)
372
#define SIG_INTERRUPT2 _VECTOR(3)
373
374
/* External Interrupt Request 3 */
375
#define INT3_vect _VECTOR(4)
376
#define SIG_INTERRUPT3 _VECTOR(4)
377
378
/* External Interrupt Request 4 */
379
#define INT4_vect _VECTOR(5)
380
#define SIG_INTERRUPT4 _VECTOR(5)
381
382
/* External Interrupt Request 5 */
383
#define INT5_vect _VECTOR(6)
384
#define SIG_INTERRUPT5 _VECTOR(6)
385
386
/* External Interrupt Request 6 */
387
#define INT6_vect _VECTOR(7)
388
#define SIG_INTERRUPT6 _VECTOR(7)
389
390
/* External Interrupt Request 7 */
391
#define INT7_vect _VECTOR(8)
392
#define SIG_INTERRUPT7 _VECTOR(8)
393
394
/* Timer/Counter2 Compare Match */
395
#define TIMER2_COMP_vect _VECTOR(9)
396
#define SIG_OUTPUT_COMPARE2 _VECTOR(9)
397
398
/* Timer/Counter2 Overflow */
399
#define TIMER2_OVF_vect _VECTOR(10)
400
#define SIG_OVERFLOW2 _VECTOR(10)
401
402
/* Timer/Counter1 Capture Event */
403
#define TIMER1_CAPT_vect _VECTOR(11)
404
#define SIG_INPUT_CAPTURE1 _VECTOR(11)
405
406
/* Timer/Counter1 Compare Match A */
407
#define TIMER1_COMPA_vect _VECTOR(12)
408
#define SIG_OUTPUT_COMPARE1A _VECTOR(12)
409
410
/* Timer/Counter Compare Match B */
411
#define TIMER1_COMPB_vect _VECTOR(13)
412
#define SIG_OUTPUT_COMPARE1B _VECTOR(13)
413
414
/* Timer/Counter1 Overflow */
415
#define TIMER1_OVF_vect _VECTOR(14)
416
#define SIG_OVERFLOW1 _VECTOR(14)
417
418
/* Timer/Counter0 Compare Match */
419
#define TIMER0_COMP_vect _VECTOR(15)
420
#define SIG_OUTPUT_COMPARE0 _VECTOR(15)
421
422
/* Timer/Counter0 Overflow */
423
#define TIMER0_OVF_vect _VECTOR(16)
424
#define SIG_OVERFLOW0 _VECTOR(16)
425
426
/* SPI Serial Transfer Complete */
427
#define SPI_STC_vect _VECTOR(17)
428
#define SIG_SPI _VECTOR(17)
429
430
/* USART0, Rx Complete */
431
#define USART0_RX_vect _VECTOR(18)
432
#define SIG_UART0_RECV _VECTOR(18)
433
434
/* USART0 Data Register Empty */
435
#define USART0_UDRE_vect _VECTOR(19)
436
#define SIG_UART0_DATA _VECTOR(19)
437
438
/* USART0, Tx Complete */
439
#define USART0_TX_vect _VECTOR(20)
440
#define SIG_UART0_TRANS _VECTOR(20)
441
442
/* ADC Conversion Complete */
443
#define ADC_vect _VECTOR(21)
444
#define SIG_ADC _VECTOR(21)
445
446
/* EEPROM Ready */
447
#define EE_READY_vect _VECTOR(22)
448
#define SIG_EEPROM_READY _VECTOR(22)
449
450
/* Analog Comparator */
451
#define ANALOG_COMP_vect _VECTOR(23)
452
#define SIG_COMPARATOR _VECTOR(23)
453
454
/* Timer/Counter1 Compare Match C */
455
#define TIMER1_COMPC_vect _VECTOR(24)
456
#define SIG_OUTPUT_COMPARE1C _VECTOR(24)
457
458
/* Timer/Counter3 Capture Event */
459
#define TIMER3_CAPT_vect _VECTOR(25)
460
#define SIG_INPUT_CAPTURE3 _VECTOR(25)
461
462
/* Timer/Counter3 Compare Match A */
463
#define TIMER3_COMPA_vect _VECTOR(26)
464
#define SIG_OUTPUT_COMPARE3A _VECTOR(26)
465
466
/* Timer/Counter3 Compare Match B */
467
#define TIMER3_COMPB_vect _VECTOR(27)
468
#define SIG_OUTPUT_COMPARE3B _VECTOR(27)
469
470
/* Timer/Counter3 Compare Match C */
471
#define TIMER3_COMPC_vect _VECTOR(28)
472
#define SIG_OUTPUT_COMPARE3C _VECTOR(28)
473
474
/* Timer/Counter3 Overflow */
475
#define TIMER3_OVF_vect _VECTOR(29)
476
#define SIG_OVERFLOW3 _VECTOR(29)
477
478
/* USART1, Rx Complete */
479
#define USART1_RX_vect _VECTOR(30)
480
#define SIG_UART1_RECV _VECTOR(30)
481
482
/* USART1, Data Register Empty */
483
#define USART1_UDRE_vect _VECTOR(31)
484
#define SIG_UART1_DATA _VECTOR(31)
485
486
/* USART1, Tx Complete */
487
#define USART1_TX_vect _VECTOR(32)
488
#define SIG_UART1_TRANS _VECTOR(32)
489
490
/* 2-wire Serial Interface */
491
#define TWI_vect _VECTOR(33)
492
#define SIG_2WIRE_SERIAL _VECTOR(33)
493
494
/* Store Program Memory Read */
495
#define SPM_READY_vect _VECTOR(34)
496
#define SIG_SPM_READY _VECTOR(34)
497
498
#define _VECTORS_SIZE 140
499
500
/*
501
The Register Bit names are represented by their bit number (0-7).
502
*/
503
504
/* 2-wire Control Register - TWCR */
505
#define TWINT 7
506
#define TWEA 6
507
#define TWSTA 5
508
#define TWSTO 4
509
#define TWWC 3
510
#define TWEN 2
511
#define TWIE 0
512
513
/* 2-wire Address Register - TWAR */
514
#define TWA6 7
515
#define TWA5 6
516
#define TWA4 5
517
#define TWA3 4
518
#define TWA2 3
519
#define TWA1 2
520
#define TWA0 1
521
#define TWGCE 0
522
523
/* 2-wire Status Register - TWSR */
524
#define TWS7 7
525
#define TWS6 6
526
#define TWS5 5
527
#define TWS4 4
528
#define TWS3 3
529
#define TWPS1 1
530
#define TWPS0 0
531
532
/* External Memory Control Register A - XMCRA */
533
#define SRL2 6
534
#define SRL1 5
535
#define SRL0 4
536
#define SRW01 3
537
#define SRW00 2
538
#define SRW11 1
539
540
/* External Memory Control Register B - XMCRA */
541
#define XMBK 7
542
#define XMM2 2
543
#define XMM1 1
544
#define XMM0 0
545
546
/* XDIV Divide control register - XDIV */
547
#define XDIVEN 7
548
#define XDIV6 6
549
#define XDIV5 5
550
#define XDIV4 4
551
#define XDIV3 3
552
#define XDIV2 2
553
#define XDIV1 1
554
#define XDIV0 0
555
556
/* External Interrupt Control Register A - EICRA */
557
#define ISC31 7
558
#define ISC30 6
559
#define ISC21 5
560
#define ISC20 4
561
#define ISC11 3
562
#define ISC10 2
563
#define ISC01 1
564
#define ISC00 0
565
566
/* External Interrupt Control Register B - EICRB */
567
#define ISC71 7
568
#define ISC70 6
569
#define ISC61 5
570
#define ISC60 4
571
#define ISC51 3
572
#define ISC50 2
573
#define ISC41 1
574
#define ISC40 0
575
576
/* Store Program Memory Control Register - SPMCSR, SPMCR */
577
#define SPMIE 7
578
#define RWWSB 6
579
#define RWWSRE 4
580
#define BLBSET 3
581
#define PGWRT 2
582
#define PGERS 1
583
#define SPMEN 0
584
585
/* External Interrupt MaSK register - EIMSK */
586
#define INT7 7
587
#define INT6 6
588
#define INT5 5
589
#define INT4 4
590
#define INT3 3
591
#define INT2 2
592
#define INT1 1
593
#define INT0 0
594
595
/* External Interrupt Flag Register - EIFR */
596
#define INTF7 7
597
#define INTF6 6
598
#define INTF5 5
599
#define INTF4 4
600
#define INTF3 3
601
#define INTF2 2
602
#define INTF1 1
603
#define INTF0 0
604
605
/* Timer/Counter Interrupt MaSK register - TIMSK */
606
#define OCIE2 7
607
#define TOIE2 6
608
#define TICIE1 5
609
#define OCIE1A 4
610
#define OCIE1B 3
611
#define TOIE1 2
612
#define OCIE0 1
613
#define TOIE0 0
614
615
/* Timer/Counter Interrupt Flag Register - TIFR */
616
#define OCF2 7
617
#define TOV2 6
618
#define ICF1 5
619
#define OCF1A 4
620
#define OCF1B 3
621
#define TOV1 2
622
#define OCF0 1
623
#define TOV0 0
624
625
/* Extended Timer Interrupt MaSK register - ETIMSK */
626
#define TICIE3 5
627
#define OCIE3A 4
628
#define OCIE3B 3
629
#define TOIE3 2
630
#define OCIE3C 1
631
#define OCIE1C 0
632
633
/* Extended Timer Interrupt Flag Register - ETIFR */
634
#define ICF3 5
635
#define OCF3A 4
636
#define OCF3B 3
637
#define TOV3 2
638
#define OCF3C 1
639
#define OCF1C 0
640
641
/* MCU Control Register - MCUCR */
642
#define SRE 7
643
#define SRW10 6
644
#define SE 5
645
#define SM1 4
646
#define SM0 3
647
#define SM2 2
648
#define IVSEL 1
649
#define IVCE 0
650
651
/* MCU Control And Status Register - MCUCSR */
652
#define JTD 7
653
#define JTRF 4
654
#define WDRF 3
655
#define BORF 2
656
#define EXTRF 1
657
#define PORF 0
658
659
/* Timer/Counter Control Register (generic) */
660
#define FOC 7
661
#define WGM0 6
662
#define COM1 5
663
#define COM0 4
664
#define WGM1 3
665
#define CS2 2
666
#define CS1 1
667
#define CS0 0
668
669
/* Timer/Counter 0 Control Register - TCCR0 */
670
#define FOC0 7
671
#define WGM00 6
672
#define COM01 5
673
#define COM00 4
674
#define WGM01 3
675
#define CS02 2
676
#define CS01 1
677
#define CS00 0
678
679
/* Timer/Counter 2 Control Register - TCCR2 */
680
#define FOC2 7
681
#define WGM20 6
682
#define COM21 5
683
#define COM20 4
684
#define WGM21 3
685
#define CS22 2
686
#define CS21 1
687
#define CS20 0
688
689
/* Timer/Counter 0 Asynchronous Control & Status Register - ASSR */
690
#define AS0 3
691
#define TCN0UB 2
692
#define OCR0UB 1
693
#define TCR0UB 0
694
695
/* Timer/Counter Control Register A (generic) */
696
#define COMA1 7
697
#define COMA0 6
698
#define COMB1 5
699
#define COMB0 4
700
#define COMC1 3
701
#define COMC0 2
702
#define WGMA1 1
703
#define WGMA0 0
704
705
/* Timer/Counter 1 Control and Status Register A - TCCR1A */
706
#define COM1A1 7
707
#define COM1A0 6
708
#define COM1B1 5
709
#define COM1B0 4
710
#define COM1C1 3
711
#define COM1C0 2
712
#define WGM11 1
713
#define WGM10 0
714
715
/* Timer/Counter 3 Control and Status Register A - TCCR3A */
716
#define COM3A1 7
717
#define COM3A0 6
718
#define COM3B1 5
719
#define COM3B0 4
720
#define COM3C1 3
721
#define COM3C0 2
722
#define WGM31 1
723
#define WGM30 0
724
725
/* Timer/Counter Control and Status Register B (generic) */
726
#define ICNC 7
727
#define ICES 6
728
#define WGMB3 4
729
#define WGMB2 3
730
#define CSB2 2
731
#define CSB1 1
732
#define CSB0 0
733
734
/* Timer/Counter 1 Control and Status Register B - TCCR1B */
735
#define ICNC1 7
736
#define ICES1 6
737
#define WGM13 4
738
#define WGM12 3
739
#define CS12 2
740
#define CS11 1
741
#define CS10 0
742
743
/* Timer/Counter 3 Control and Status Register B - TCCR3B */
744
#define ICNC3 7
745
#define ICES3 6
746
#define WGM33 4
747
#define WGM32 3
748
#define CS32 2
749
#define CS31 1
750
#define CS30 0
751
752
/* Timer/Counter Control Register C (generic) */
753
#define FOCA 7
754
#define FOCB 6
755
#define FOCC 5
756
757
/* Timer/Counter 3 Control Register C - TCCR3C */
758
#define FOC3A 7
759
#define FOC3B 6
760
#define FOC3C 5
761
762
/* Timer/Counter 1 Control Register C - TCCR1C */
763
#define FOC1A 7
764
#define FOC1B 6
765
#define FOC1C 5
766
767
/* On-chip Debug Register - OCDR */
768
#define IDRD 7
769
#define OCDR7 7
770
#define OCDR6 6
771
#define OCDR5 5
772
#define OCDR4 4
773
#define OCDR3 3
774
#define OCDR2 2
775
#define OCDR1 1
776
#define OCDR0 0
777
778
/* Watchdog Timer Control Register - WDTCR */
779
#define WDCE 4
780
#define WDE 3
781
#define WDP2 2
782
#define WDP1 1
783
#define WDP0 0
784
785
/*
786
The ADHSM bit has been removed from all documentation,
787
as being not needed at all since the comparator has proven
788
to be fast enough even without feeding it more power.
789
*/
790
791
/* Special Function I/O Register - SFIOR */
792
#define TSM 7
793
#define ACME 3
794
#define PUD 2
795
#define PSR0 1
796
#define PSR321 0
797
798
/* Port Data Register (generic) */
799
#define PORT7 7
800
#define PORT6 6
801
#define PORT5 5
802
#define PORT4 4
803
#define PORT3 3
804
#define PORT2 2
805
#define PORT1 1
806
#define PORT0 0
807
808
/* Port Data Direction Register (generic) */
809
#define DD7 7
810
#define DD6 6
811
#define DD5 5
812
#define DD4 4
813
#define DD3 3
814
#define DD2 2
815
#define DD1 1
816
#define DD0 0
817
818
/* Port Input Pins (generic) */
819
#define PIN7 7
820
#define PIN6 6
821
#define PIN5 5
822
#define PIN4 4
823
#define PIN3 3
824
#define PIN2 2
825
#define PIN1 1
826
#define PIN0 0
827
828
/* SPI Status Register - SPSR */
829
#define SPIF 7
830
#define WCOL 6
831
#define SPI2X 0
832
833
/* SPI Control Register - SPCR */
834
#define SPIE 7
835
#define SPE 6
836
#define DORD 5
837
#define MSTR 4
838
#define CPOL 3
839
#define CPHA 2
840
#define SPR1 1
841
#define SPR0 0
842
843
/* USART Register C (generic) */
844
#define UMSEL 6
845
#define UPM1 5
846
#define UPM0 4
847
#define USBS 3
848
#define UCSZ1 2
849
#define UCSZ0 1
850
#define UCPOL 0
851
852
/* USART1 Register C - UCSR1C */
853
#define UMSEL1 6
854
#define UPM11 5
855
#define UPM10 4
856
#define USBS1 3
857
#define UCSZ11 2
858
#define UCSZ10 1
859
#define UCPOL1 0
860
861
/* USART0 Register C - UCSR0C */
862
#define UMSEL0 6
863
#define UPM01 5
864
#define UPM00 4
865
#define USBS0 3
866
#define UCSZ01 2
867
#define UCSZ00 1
868
#define UCPOL0 0
869
870
/* USART Status Register A (generic) */
871
#define RXC 7
872
#define TXC 6
873
#define UDRE 5
874
#define FE 4
875
#define DOR 3
876
#define UPE 2
877
#define U2X 1
878
#define MPCM 0
879
880
/* USART1 Status Register A - UCSR1A */
881
#define RXC1 7
882
#define TXC1 6
883
#define UDRE1 5
884
#define FE1 4
885
#define DOR1 3
886
#define UPE1 2
887
#define U2X1 1
888
#define MPCM1 0
889
890
/* USART0 Status Register A - UCSR0A */
891
#define RXC0 7
892
#define TXC0 6
893
#define UDRE0 5
894
#define FE0 4
895
#define DOR0 3
896
#define UPE0 2
897
#define U2X0 1
898
#define MPCM0 0
899
900
/* USART Control Register B (generic) */
901
#define RXCIE 7
902
#define TXCIE 6
903
#define UDRIE 5
904
#define RXEN 4
905
#define TXEN 3
906
#define UCSZ 2
907
#define UCSZ2 2
/* new name in datasheet (2467E-AVR-05/02) */
908
#define RXB8 1
909
#define TXB8 0
910
911
/* USART1 Control Register B - UCSR1B */
912
#define RXCIE1 7
913
#define TXCIE1 6
914
#define UDRIE1 5
915
#define RXEN1 4
916
#define TXEN1 3
917
#define UCSZ12 2
918
#define RXB81 1
919
#define TXB81 0
920
921
/* USART0 Control Register B - UCSR0B */
922
#define RXCIE0 7
923
#define TXCIE0 6
924
#define UDRIE0 5
925
#define RXEN0 4
926
#define TXEN0 3
927
#define UCSZ02 2
928
#define RXB80 1
929
#define TXB80 0
930
931
/* Analog Comparator Control and Status Register - ACSR */
932
#define ACD 7
933
#define ACBG 6
934
#define ACO 5
935
#define ACI 4
936
#define ACIE 3
937
#define ACIC 2
938
#define ACIS1 1
939
#define ACIS0 0
940
941
/* ADC Control and Status Register B - ADCSRB */
942
#define ADTS2 2
943
#define ADTS1 1
944
#define ADTS0 0
945
946
/* ADC Control and status Register A - ADCSRA */
947
#define ADEN 7
948
#define ADSC 6
949
#define ADATE 5
950
#define ADIF 4
951
#define ADIE 3
952
#define ADPS2 2
953
#define ADPS1 1
954
#define ADPS0 0
955
956
/* ADC Multiplexer select - ADMUX */
957
#define REFS1 7
958
#define REFS0 6
959
#define ADLAR 5
960
#define MUX4 4
961
#define MUX3 3
962
#define MUX2 2
963
#define MUX1 1
964
#define MUX0 0
965
966
/* Port A Data Register - PORTA */
967
#define PA7 7
968
#define PA6 6
969
#define PA5 5
970
#define PA4 4
971
#define PA3 3
972
#define PA2 2
973
#define PA1 1
974
#define PA0 0
975
976
/* Port A Data Direction Register - DDRA */
977
#define DDA7 7
978
#define DDA6 6
979
#define DDA5 5
980
#define DDA4 4
981
#define DDA3 3
982
#define DDA2 2
983
#define DDA1 1
984
#define DDA0 0
985
986
/* Port A Input Pins - PINA */
987
#define PINA7 7
988
#define PINA6 6
989
#define PINA5 5
990
#define PINA4 4
991
#define PINA3 3
992
#define PINA2 2
993
#define PINA1 1
994
#define PINA0 0
995
996
/* Port B Data Register - PORTB */
997
#define PB7 7
998
#define PB6 6
999
#define PB5 5
1000
#define PB4 4
1001
#define PB3 3
1002
#define PB2 2
1003
#define PB1 1
1004
#define PB0 0
1005
1006
/* Port B Data Direction Register - DDRB */
1007
#define DDB7 7
1008
#define DDB6 6
1009
#define DDB5 5
1010
#define DDB4 4
1011
#define DDB3 3
1012
#define DDB2 2
1013
#define DDB1 1
1014
#define DDB0 0
1015
1016
/* Port B Input Pins - PINB */
1017
#define PINB7 7
1018
#define PINB6 6
1019
#define PINB5 5
1020
#define PINB4 4
1021
#define PINB3 3
1022
#define PINB2 2
1023
#define PINB1 1
1024
#define PINB0 0
1025
1026
/* Port C Data Register - PORTC */
1027
#define PC7 7
1028
#define PC6 6
1029
#define PC5 5
1030
#define PC4 4
1031
#define PC3 3
1032
#define PC2 2
1033
#define PC1 1
1034
#define PC0 0
1035
1036
/* Port C Data Direction Register - DDRC */
1037
#define DDC7 7
1038
#define DDC6 6
1039
#define DDC5 5
1040
#define DDC4 4
1041
#define DDC3 3
1042
#define DDC2 2
1043
#define DDC1 1
1044
#define DDC0 0
1045
1046
/* Port C Input Pins - PINC */
1047
#define PINC7 7
1048
#define PINC6 6
1049
#define PINC5 5
1050
#define PINC4 4
1051
#define PINC3 3
1052
#define PINC2 2
1053
#define PINC1 1
1054
#define PINC0 0
1055
1056
/* Port D Data Register - PORTD */
1057
#define PD7 7
1058
#define PD6 6
1059
#define PD5 5
1060
#define PD4 4
1061
#define PD3 3
1062
#define PD2 2
1063
#define PD1 1
1064
#define PD0 0
1065
1066
/* Port D Data Direction Register - DDRD */
1067
#define DDD7 7
1068
#define DDD6 6
1069
#define DDD5 5
1070
#define DDD4 4
1071
#define DDD3 3
1072
#define DDD2 2
1073
#define DDD1 1
1074
#define DDD0 0
1075
1076
/* Port D Input Pins - PIND */
1077
#define PIND7 7
1078
#define PIND6 6
1079
#define PIND5 5
1080
#define PIND4 4
1081
#define PIND3 3
1082
#define PIND2 2
1083
#define PIND1 1
1084
#define PIND0 0
1085
1086
/* Port E Data Register - PORTE */
1087
#define PE7 7
1088
#define PE6 6
1089
#define PE5 5
1090
#define PE4 4
1091
#define PE3 3
1092
#define PE2 2
1093
#define PE1 1
1094
#define PE0 0
1095
1096
/* Port E Data Direction Register - DDRE */
1097
#define DDE7 7
1098
#define DDE6 6
1099
#define DDE5 5
1100
#define DDE4 4
1101
#define DDE3 3
1102
#define DDE2 2
1103
#define DDE1 1
1104
#define DDE0 0
1105
1106
/* Port E Input Pins - PINE */
1107
#define PINE7 7
1108
#define PINE6 6
1109
#define PINE5 5
1110
#define PINE4 4
1111
#define PINE3 3
1112
#define PINE2 2
1113
#define PINE1 1
1114
#define PINE0 0
1115
1116
/* Port F Data Register - PORTF */
1117
#define PF7 7
1118
#define PF6 6
1119
#define PF5 5
1120
#define PF4 4
1121
#define PF3 3
1122
#define PF2 2
1123
#define PF1 1
1124
#define PF0 0
1125
1126
/* Port F Data Direction Register - DDRF */
1127
#define DDF7 7
1128
#define DDF6 6
1129
#define DDF5 5
1130
#define DDF4 4
1131
#define DDF3 3
1132
#define DDF2 2
1133
#define DDF1 1
1134
#define DDF0 0
1135
1136
/* Port F Input Pins - PINF */
1137
#define PINF7 7
1138
#define PINF6 6
1139
#define PINF5 5
1140
#define PINF4 4
1141
#define PINF3 3
1142
#define PINF2 2
1143
#define PINF1 1
1144
#define PINF0 0
1145
1146
/* Port G Data Register - PORTG */
1147
#define PG4 4
1148
#define PG3 3
1149
#define PG2 2
1150
#define PG1 1
1151
#define PG0 0
1152
1153
/* Port G Data Direction Register - DDRG */
1154
#define DDG4 4
1155
#define DDG3 3
1156
#define DDG2 2
1157
#define DDG1 1
1158
#define DDG0 0
1159
1160
/* Port G Input Pins - PING */
1161
#define PING4 4
1162
#define PING3 3
1163
#define PING2 2
1164
#define PING1 1
1165
#define PING0 0
1166
1167
/* EEPROM Control Register */
1168
#define EERIE 3
1169
#define EEMWE 2
1170
#define EEWE 1
1171
#define EERE 0
1172
1173
/* Constants */
1174
#define SPM_PAGESIZE 256
1175
#define RAMEND 0x10FF
/* Last On-Chip SRAM Location */
1176
#define XRAMEND 0xFFFF
1177
#define E2END 0x07FF
1178
#define E2PAGESIZE 8
1179
#define FLASHEND 0xFFFF
1180
1181
1182
/* Fuses */
1183
1184
#define FUSE_MEMORY_SIZE 3
1185
1186
/* Low Fuse Byte */
1187
#define FUSE_CKSEL0 (unsigned char)~_BV(0)
1188
#define FUSE_CKSEL1 (unsigned char)~_BV(1)
1189
#define FUSE_CKSEL2 (unsigned char)~_BV(2)
1190
#define FUSE_CKSEL3 (unsigned char)~_BV(3)
1191
#define FUSE_SUT0 (unsigned char)~_BV(4)
1192
#define FUSE_SUT1 (unsigned char)~_BV(5)
1193
#define FUSE_BODEN (unsigned char)~_BV(6)
1194
#define FUSE_BODLEVEL (unsigned char)~_BV(7)
1195
#define LFUSE_DEFAULT (FUSE_CKSEL1 & FUSE_CKSEL2 & FUSE_CKSEL3 & FUSE_SUT0)
1196
1197
/* High Fuse Byte */
1198
#define FUSE_BOOTRST (unsigned char)~_BV(0)
1199
#define FUSE_BOOTSZ0 (unsigned char)~_BV(1)
1200
#define FUSE_BOOTSZ1 (unsigned char)~_BV(2)
1201
#define FUSE_EESAVE (unsigned char)~_BV(3)
1202
#define FUSE_CKOPT (unsigned char)~_BV(4)
1203
#define FUSE_SPIEN (unsigned char)~_BV(5)
1204
#define FUSE_JTAGEN (unsigned char)~_BV(6)
1205
#define FUSE_OCDEN (unsigned char)~_BV(7)
1206
#define HFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1 & FUSE_SPIEN & FUSE_JTAGEN)
1207
1208
/* Extended Fuse Byte */
1209
#define FUSE_WDTON (unsigned char)~_BV(0)
1210
#define FUSE_M103C (unsigned char)~_BV(1)
1211
#define EFUSE_DEFAULT (FUSE_M103C)
1212
1213
1214
/* Lock Bits */
1215
#define __LOCK_BITS_EXIST
1216
#define __BOOT_LOCK_BITS_0_EXIST
1217
#define __BOOT_LOCK_BITS_1_EXIST
1218
1219
1220
/* Signature */
1221
#define SIGNATURE_0 0x1E
1222
#define SIGNATURE_1 0x96
1223
#define SIGNATURE_2 0x02
1224
1225
1226
#endif
/* _AVR_IOM64_H_ */
Generated by
1.8.13