RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
iom329.h
Go to the documentation of this file.
1
/* Copyright (c) 2004 Eric B. Weddington
2
Copyright (c) 2005, 2006, 2007 Anatoly Sokolov
3
All rights reserved.
4
5
Redistribution and use in source and binary forms, with or without
6
modification, are permitted provided that the following conditions are met:
7
8
* Redistributions of source code must retain the above copyright
9
notice, this list of conditions and the following disclaimer.
10
11
* Redistributions in binary form must reproduce the above copyright
12
notice, this list of conditions and the following disclaimer in
13
the documentation and/or other materials provided with the
14
distribution.
15
16
* Neither the name of the copyright holders nor the names of
17
contributors may be used to endorse or promote products derived
18
from this software without specific prior written permission.
19
20
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30
POSSIBILITY OF SUCH DAMAGE. */
31
32
/* avr/iom329.h - definitions for ATmega329 and ATmega329P. */
33
34
#ifndef _AVR_IOM329_H_
35
#define _AVR_IOM329_H_ 1
36
37
/* This file should only be included from <avr/io.h>, never directly. */
38
39
#ifndef _AVR_IO_H_
40
# error "Include <avr/io.h> instead of this file."
41
#endif
42
43
#ifndef _AVR_IOXXX_H_
44
# define _AVR_IOXXX_H_ "iom329.h"
45
#else
46
# error "Attempt to include more than one <avr/ioXXX.h> file."
47
#endif
48
54
#define PINA _SFR_IO8(0x00)
55
#define PINA7 7
56
#define PINA6 6
57
#define PINA5 5
58
#define PINA4 4
59
#define PINA3 3
60
#define PINA2 2
61
#define PINA1 1
62
#define PINA0 0
63
64
#define DDRA _SFR_IO8(0x01)
65
#define DDA7 7
66
#define DDA6 6
67
#define DDA5 5
68
#define DDA4 4
69
#define DDA3 3
70
#define DDA2 2
71
#define DDA1 1
72
#define DDA0 0
73
74
#define PORTA _SFR_IO8(0x02)
75
#define PA7 7
76
#define PA6 6
77
#define PA5 5
78
#define PA4 4
79
#define PA3 3
80
#define PA2 2
81
#define PA1 1
82
#define PA0 0
83
84
#define PINB _SFR_IO8(0x03)
85
#define PINB7 7
86
#define PINB6 6
87
#define PINB5 5
88
#define PINB4 4
89
#define PINB3 3
90
#define PINB2 2
91
#define PINB1 1
92
#define PINB0 0
93
94
#define DDRB _SFR_IO8(0x04)
95
#define DDB7 7
96
#define DDB6 6
97
#define DDB5 5
98
#define DDB4 4
99
#define DDB3 3
100
#define DDB2 2
101
#define DDB1 1
102
#define DDB0 0
103
104
#define PORTB _SFR_IO8(0x05)
105
#define PB7 7
106
#define PB6 6
107
#define PB5 5
108
#define PB4 4
109
#define PB3 3
110
#define PB2 2
111
#define PB1 1
112
#define PB0 0
113
114
#define PINC _SFR_IO8(0x06)
115
#define PINC7 7
116
#define PINC6 6
117
#define PINC5 5
118
#define PINC4 4
119
#define PINC3 3
120
#define PINC2 2
121
#define PINC1 1
122
#define PINC0 0
123
124
#define DDRC _SFR_IO8(0x07)
125
#define DDC7 7
126
#define DDC6 6
127
#define DDC5 5
128
#define DDC4 4
129
#define DDC3 3
130
#define DDC2 2
131
#define DDC1 1
132
#define DDC0 0
133
134
#define PORTC _SFR_IO8(0x08)
135
#define PC7 7
136
#define PC6 6
137
#define PC5 5
138
#define PC4 4
139
#define PC3 3
140
#define PC2 2
141
#define PC1 1
142
#define PC0 0
143
144
#define PIND _SFR_IO8(0x09)
145
#define PIND7 7
146
#define PIND6 6
147
#define PIND5 5
148
#define PIND4 4
149
#define PIND3 3
150
#define PIND2 2
151
#define PIND1 1
152
#define PIND0 0
153
154
#define DDRD _SFR_IO8(0x0A)
155
#define DDD7 7
156
#define DDD6 6
157
#define DDD5 5
158
#define DDD4 4
159
#define DDD3 3
160
#define DDD2 2
161
#define DDD1 1
162
#define DDD0 0
163
164
#define PORTD _SFR_IO8(0x0B)
165
#define PD7 7
166
#define PD6 6
167
#define PD5 5
168
#define PD4 4
169
#define PD3 3
170
#define PD2 2
171
#define PD1 1
172
#define PD0 0
173
174
#define PINE _SFR_IO8(0x0C)
175
#define PINE7 7
176
#define PINE6 6
177
#define PINE5 5
178
#define PINE4 4
179
#define PINE3 3
180
#define PINE2 2
181
#define PINE1 1
182
#define PINE0 0
183
184
#define DDRE _SFR_IO8(0x0D)
185
#define DDE7 7
186
#define DDE6 6
187
#define DDE5 5
188
#define DDE4 4
189
#define DDE3 3
190
#define DDE2 2
191
#define DDE1 1
192
#define DDE0 0
193
194
#define PORTE _SFR_IO8(0x0E)
195
#define PE7 7
196
#define PE6 6
197
#define PE5 5
198
#define PE4 4
199
#define PE3 3
200
#define PE2 2
201
#define PE1 1
202
#define PE0 0
203
204
#define PINF _SFR_IO8(0x0F)
205
#define PINF7 7
206
#define PINF6 6
207
#define PINF5 5
208
#define PINF4 4
209
#define PINF3 3
210
#define PINF2 2
211
#define PINF1 1
212
#define PINF0 0
213
214
#define DDRF _SFR_IO8(0x10)
215
#define DDF7 7
216
#define DDF6 6
217
#define DDF5 5
218
#define DDF4 4
219
#define DDF3 3
220
#define DDF2 2
221
#define DDF1 1
222
#define DDF0 0
223
224
#define PORTF _SFR_IO8(0x11)
225
#define PF7 7
226
#define PF6 6
227
#define PF5 5
228
#define PF4 4
229
#define PF3 3
230
#define PF2 2
231
#define PF1 1
232
#define PF0 0
233
234
#define PING _SFR_IO8(0x12)
235
#define PING5 5
236
#define PING4 4
237
#define PING3 3
238
#define PING2 2
239
#define PING1 1
240
#define PING0 0
241
242
#define DDRG _SFR_IO8(0x13)
243
#define DDG4 4
244
#define DDG3 3
245
#define DDG2 2
246
#define DDG1 1
247
#define DDG0 0
248
249
#define PORTG _SFR_IO8(0x14)
250
#define PG4 4
251
#define PG3 3
252
#define PG2 2
253
#define PG1 1
254
#define PG0 0
255
256
#define TIFR0 _SFR_IO8(0x15)
257
#define TOV0 0
258
#define OCF0A 1
259
260
#define TIFR1 _SFR_IO8(0x16)
261
#define TOV1 0
262
#define OCF1A 1
263
#define OCF1B 2
264
#define ICF1 5
265
266
#define TIFR2 _SFR_IO8(0x17)
267
#define TOV2 0
268
#define OCF2A 1
269
270
/* Reserved [0x18..0x1B] */
271
272
#define EIFR _SFR_IO8(0x1C)
273
#define INTF0 0
274
#define PCIF0 4
275
#define PCIF1 5
276
277
#define EIMSK _SFR_IO8(0x1D)
278
#define INT0 0
279
#define PCIE0 4
280
#define PCIE1 5
281
282
#define GPIOR0 _SFR_IO8(0x1E)
283
284
#define EECR _SFR_IO8(0x1F)
285
#define EERIE 3
286
#define EEMWE 2
287
#define EEWE 1
288
#define EERE 0
289
290
#define EEDR _SFR_IO8(0X20)
291
292
/* Combine EEARL and EEARH */
293
#define EEAR _SFR_IO16(0x21)
294
#define EEARL _SFR_IO8(0x21)
295
#define EEARH _SFR_IO8(0X22)
296
297
/*
298
* 6-char sequence denoting where to find the EEPROM registers in
299
* memory space.
300
* Adresses denoted in hex syntax with uppercase letters. Used by the EEPROM
301
* subroutines.
302
* First two letters: EECR address.
303
* Second two letters: EEDR address.
304
* Last two letters: EEAR address.
305
*/
306
#define __EEPROM_REG_LOCATIONS__ 1F2021
307
308
#define GTCCR _SFR_IO8(0x23)
309
#define PSR10 0
310
#define PSR2 1
311
#define TSM 7
312
313
#define TCCR0A _SFR_IO8(0x24)
314
#define CS00 0
315
#define CS01 1
316
#define CS02 2
317
#define WGM01 3
318
#define COM0A0 4
319
#define COM0A1 5
320
#define WGM00 6
321
#define FOC0A 7
322
323
/* Reserved [0x25] */
324
325
#define TCNT0 _SFR_IO8(0X26)
326
327
#define OCR0A _SFR_IO8(0X27)
328
329
/* Reserved [0x28..0x29] */
330
331
#define GPIOR1 _SFR_IO8(0x2A)
332
333
#define GPIOR2 _SFR_IO8(0x2B)
334
335
#define SPCR _SFR_IO8(0x2C)
336
#define SPR0 0
337
#define SPR1 1
338
#define CPHA 2
339
#define CPOL 3
340
#define MSTR 4
341
#define DORD 5
342
#define SPE 6
343
#define SPIE 7
344
345
#define SPSR _SFR_IO8(0x2D)
346
#define SPI2X 0
347
#define WCOL 6
348
#define SPIF 7
349
350
#define SPDR _SFR_IO8(0X2E)
351
352
/* Reserved [0x2F] */
353
354
#define ACSR _SFR_IO8(0x30)
355
#define ACIS0 0
356
#define ACIS1 1
357
#define ACIC 2
358
#define ACIE 3
359
#define ACI 4
360
#define ACO 5
361
#define ACBG 6
362
#define ACD 7
363
364
#define OCDR _SFR_IO8(0x31)
365
#define OCDR0 0
366
#define OCDR1 1
367
#define OCDR2 2
368
#define OCDR3 3
369
#define OCDR4 4
370
#define OCDR5 5
371
#define OCDR6 6
372
#define OCDR7 7
373
#define IDRD 7
374
375
/* Reserved [0x32] */
376
377
#define SMCR _SFR_IO8(0x33)
378
#define SE 0
379
#define SM0 1
380
#define SM1 2
381
#define SM2 3
382
383
#define MCUSR _SFR_IO8(0x34)
384
#define PORF 0
385
#define EXTRF 1
386
#define BORF 2
387
#define WDRF 3
388
#define JTRF 4
389
390
#define MCUCR _SFR_IO8(0X35)
391
#define IVCE 0
392
#define IVSEL 1
393
#define PUD 4
394
#if defined(__AVR_ATmega329P__)
395
#define BODSE 5
396
#define BODS 6
397
#endif
398
#define JTD 7
399
400
/* Reserved [0x36] */
401
402
#define SPMCSR _SFR_IO8(0x37)
403
#define SPMEN 0
404
#define PGERS 1
405
#define PGWRT 2
406
#define BLBSET 3
407
#define RWWSRE 4
408
#define RWWSB 6
409
#define SPMIE 7
410
411
/* Reserved [0x38..0x3C] */
412
413
/* SP [0x3D..0x3E] */
414
/* SREG [0x3F] */
415
416
#define WDTCR _SFR_MEM8(0x60)
417
#define WDP0 0
418
#define WDP1 1
419
#define WDP2 2
420
#define WDE 3
421
#define WDCE 4
422
423
#define CLKPR _SFR_MEM8(0x61)
424
#define CLKPS0 0
425
#define CLKPS1 1
426
#define CLKPS2 2
427
#define CLKPS3 3
428
#define CLKPCE 7
429
430
/* Reserved [0x62..0x63] */
431
432
#define PRR _SFR_MEM8(0x64)
433
#define PRADC 0
434
#define PRUSART0 1
435
#define PRSPI 2
436
#define PRTIM1 3
437
#define PRLCD 4
438
439
/* Reserved [0x65] */
440
441
#define OSCCAL _SFR_MEM8(0x66)
442
443
/* Reserved [0x67..0x68] */
444
445
#define EICRA _SFR_MEM8(0x69)
446
#define ISC00 0
447
#define ISC01 1
448
449
/* Reserved [0x6A] */
450
451
#define PCMSK0 _SFR_MEM8(0x6B)
452
#define PCINT0 0
453
#define PCINT1 1
454
#define PCINT2 2
455
#define PCINT3 3
456
#define PCINT4 4
457
#define PCINT5 5
458
#define PCINT6 6
459
#define PCINT7 7
460
461
#define PCMSK1 _SFR_MEM8(0x6C)
462
#define PCINT8 0
463
#define PCINT9 1
464
#define PCINT10 2
465
#define PCINT11 3
466
#define PCINT12 4
467
#define PCINT13 5
468
#define PCINT14 6
469
#define PCINT15 7
470
471
/* Reserved [0x6D] */
472
473
#define TIMSK0 _SFR_MEM8(0x6E)
474
#define TOIE0 0
475
#define OCIE0A 1
476
477
#define TIMSK1 _SFR_MEM8(0x6F)
478
#define TOIE1 0
479
#define OCIE1A 1
480
#define OCIE1B 2
481
#define ICIE1 5
482
483
#define TIMSK2 _SFR_MEM8(0x70)
484
#define TOIE2 0
485
#define OCIE2A 1
486
487
/* Reserved [0x71..0x77] */
488
489
/* Combine ADCL and ADCH */
490
#ifndef __ASSEMBLER__
491
#define ADC _SFR_MEM16(0x78)
492
#endif
493
#define ADCW _SFR_MEM16(0x78)
494
#define ADCL _SFR_MEM8(0x78)
495
#define ADCH _SFR_MEM8(0x79)
496
497
#define ADCSRA _SFR_MEM8(0x7A)
498
#define ADPS0 0
499
#define ADPS1 1
500
#define ADPS2 2
501
#define ADIE 3
502
#define ADIF 4
503
#define ADATE 5
504
#define ADSC 6
505
#define ADEN 7
506
507
#define ADCSRB _SFR_MEM8(0x7B)
508
#define ADTS0 0
509
#define ADTS1 1
510
#define ADTS2 2
511
#define ACME 6
512
513
#define ADMUX _SFR_MEM8(0x7C)
514
#define MUX0 0
515
#define MUX1 1
516
#define MUX2 2
517
#define MUX3 3
518
#define MUX4 4
519
#define ADLAR 5
520
#define REFS0 6
521
#define REFS1 7
522
523
/* Reserved [0x7D] */
524
525
#define DIDR0 _SFR_MEM8(0x7E)
526
#define ADC0D 0
527
#define ADC1D 1
528
#define ADC2D 2
529
#define ADC3D 3
530
#define ADC4D 4
531
#define ADC5D 5
532
#define ADC6D 6
533
#define ADC7D 7
534
535
#define DIDR1 _SFR_MEM8(0x7F)
536
#define AIN0D 0
537
#define AIN1D 1
538
539
#define TCCR1A _SFR_MEM8(0X80)
540
#define WGM10 0
541
#define WGM11 1
542
#define COM1B0 4
543
#define COM1B1 5
544
#define COM1A0 6
545
#define COM1A1 7
546
547
#define TCCR1B _SFR_MEM8(0X81)
548
#define CS10 0
549
#define CS11 1
550
#define CS12 2
551
#define WGM12 3
552
#define WGM13 4
553
#define ICES1 6
554
#define ICNC1 7
555
556
#define TCCR1C _SFR_MEM8(0x82)
557
#define FOC1B 6
558
#define FOC1A 7
559
560
/* Reserved [0x83] */
561
562
/* Combine TCNT1L and TCNT1H */
563
#define TCNT1 _SFR_MEM16(0x84)
564
565
#define TCNT1L _SFR_MEM8(0x84)
566
#define TCNT1H _SFR_MEM8(0x85)
567
568
/* Combine ICR1L and ICR1H */
569
#define ICR1 _SFR_MEM16(0x86)
570
571
#define ICR1L _SFR_MEM8(0x86)
572
#define ICR1H _SFR_MEM8(0x87)
573
574
/* Combine OCR1AL and OCR1AH */
575
#define OCR1A _SFR_MEM16(0x88)
576
577
#define OCR1AL _SFR_MEM8(0x88)
578
#define OCR1AH _SFR_MEM8(0x89)
579
580
/* Combine OCR1BL and OCR1BH */
581
#define OCR1B _SFR_MEM16(0x8A)
582
583
#define OCR1BL _SFR_MEM8(0x8A)
584
#define OCR1BH _SFR_MEM8(0x8B)
585
586
/* Reserved [0x8C..0xAF] */
587
588
#define TCCR2A _SFR_MEM8(0xB0)
589
#define CS20 0
590
#define CS21 1
591
#define CS22 2
592
#define WGM21 3
593
#define COM2A0 4
594
#define COM2A1 5
595
#define WGM20 6
596
#define FOC2A 7
597
598
/* Reserved [0xB1] */
599
600
#define TCNT2 _SFR_MEM8(0xB2)
601
602
#define OCR2A _SFR_MEM8(0xB3)
603
604
/* Reserved [0xB4..0xB5] */
605
606
#define ASSR _SFR_MEM8(0xB6)
607
#define TCR2UB 0
608
#define OCR2UB 1
609
#define TCN2UB 2
610
#define AS2 3
611
#define EXCLK 4
612
613
/* Reserved [0xB7] */
614
615
#define USICR _SFR_MEM8(0xB8)
616
#define USITC 0
617
#define USICLK 1
618
#define USICS0 2
619
#define USICS1 3
620
#define USIWM0 4
621
#define USIWM1 5
622
#define USIOIE 6
623
#define USISIE 7
624
625
#define USISR _SFR_MEM8(0xB9)
626
#define USICNT0 0
627
#define USICNT1 1
628
#define USICNT2 2
629
#define USICNT3 3
630
#define USIDC 4
631
#define USIPF 5
632
#define USIOIF 6
633
#define USISIF 7
634
635
#define USIDR _SFR_MEM8(0xBA)
636
637
/* Reserved [0xBB..0xBF] */
638
639
#define UCSR0A _SFR_MEM8(0xC0)
640
#define MPCM0 0
641
#define U2X0 1
642
#define UPE0 2
643
#define DOR0 3
644
#define FE0 4
645
#define UDRE0 5
646
#define TXC0 6
647
#define RXC0 7
648
649
#define UCSR0B _SFR_MEM8(0XC1)
650
#define TXB80 0
651
#define RXB80 1
652
#define UCSZ02 2
653
#define TXEN0 3
654
#define RXEN0 4
655
#define UDRIE0 5
656
#define TXCIE0 6
657
#define RXCIE0 7
658
659
#define UCSR0C _SFR_MEM8(0xC2)
660
#define UCPOL0 0
661
#define UCSZ00 1
662
#define UCSZ01 2
663
#define USBS0 3
664
#define UPM00 4
665
#define UPM01 5
666
#define UMSEL0 6
667
668
/* Reserved [0xC3] */
669
670
/* Combine UBRR0L and UBRR0H */
671
#define UBRR0 _SFR_MEM16(0xC4)
672
673
#define UBRR0L _SFR_MEM8(0xC4)
674
#define UBRR0H _SFR_MEM8(0xC5)
675
676
#define UDR0 _SFR_MEM8(0XC6)
677
678
/* Reserved [0xC7..0xE3] */
679
680
#define LCDCRA _SFR_MEM8(0XE4)
681
#define LCDBL 0
682
#if defined(__AVR_ATmega329P__)
683
#define LCDCCD 1
684
#define LCDBD 2
685
#endif
686
#define LCDIE 3
687
#define LCDIF 4
688
#define LCDAB 6
689
#define LCDEN 7
690
691
#define LCDCRB _SFR_MEM8(0XE5)
692
#define LCDPM0 0
693
#define LCDPM1 1
694
#define LCDPM2 2
695
#define LCDMUX0 4
696
#define LCDMUX1 5
697
#define LCD2B 6
698
#define LCDCS 7
699
700
#define LCDFRR _SFR_MEM8(0XE6)
701
#define LCDCD0 0
702
#define LCDCD1 1
703
#define LCDCD2 2
704
#define LCDPS0 4
705
#define LCDPS1 5
706
#define LCDPS2 6
707
708
#define LCDCCR _SFR_MEM8(0XE7)
709
#define LCDCC0 0
710
#define LCDCC1 1
711
#define LCDCC2 2
712
#define LCDCC3 3
713
#if defined(__AVR_ATmega329P__)
714
#define LCDMDT 4
715
#endif
716
#define LCDDC0 5
717
#define LCDDC1 6
718
#define LCDDC2 7
719
720
/* Reserved [0xE8..0xEB] */
721
722
#define LCDDR00 _SFR_MEM8(0XEC)
723
#define SEG000 0
724
#define SEG001 1
725
#define SEG002 2
726
#define SEG003 3
727
#define SEG004 4
728
#define SEG005 5
729
#define SEG006 6
730
#define SEG007 7
731
732
#define LCDDR01 _SFR_MEM8(0XED)
733
#define SEG008 0
734
#define SEG009 1
735
#define SEG010 2
736
#define SEG011 3
737
#define SEG012 4
738
#define SEG013 5
739
#define SEG014 6
740
#define SEG015 7
741
742
#define LCDDR02 _SFR_MEM8(0XEE)
743
#define SEG016 0
744
#define SEG017 1
745
#define SEG018 2
746
#define SEG019 3
747
#define SEG020 4
748
#define SEG021 5
749
#define SEG022 6
750
#define SEG023 7
751
752
#define LCDDR03 _SFR_MEM8(0XEF)
753
#define SEG024 0
754
755
/* Reserved [0xF0] */
756
757
#define LCDDR05 _SFR_MEM8(0XF1)
758
#define SEG100 0
759
#define SEG101 1
760
#define SEG102 2
761
#define SEG103 3
762
#define SEG104 4
763
#define SEG105 5
764
#define SEG106 6
765
#define SEG107 7
766
767
#define LCDDR06 _SFR_MEM8(0XF2)
768
#define SEG108 0
769
#define SEG109 1
770
#define SEG110 2
771
#define SEG111 3
772
#define SEG112 4
773
#define SEG113 5
774
#define SEG114 6
775
#define SEG115 7
776
777
#define LCDDR07 _SFR_MEM8(0XF3)
778
#define SEG116 0
779
#define SEG117 1
780
#define SEG118 2
781
#define SEG119 3
782
#define SEG120 4
783
#define SEG121 5
784
#define SEG122 6
785
#define SEG123 7
786
787
#define LCDDR08 _SFR_MEM8(0XF4)
788
#define SEG124 0
789
790
/* Reserved [0xF5] */
791
792
#define LCDDR10 _SFR_MEM8(0XF6)
793
#define SEG200 0
794
#define SEG201 1
795
#define SEG202 2
796
#define SEG203 3
797
#define SEG204 4
798
#define SEG205 5
799
#define SEG206 6
800
#define SEG207 7
801
802
#define LCDDR11 _SFR_MEM8(0XF7)
803
#define SEG208 0
804
#define SEG209 1
805
#define SEG210 2
806
#define SEG211 3
807
#define SEG212 4
808
#define SEG213 5
809
#define SEG214 6
810
#define SEG215 7
811
812
#define LCDDR12 _SFR_MEM8(0XF8)
813
#define SEG216 0
814
#define SEG217 1
815
#define SEG218 2
816
#define SEG219 3
817
#define SEG220 4
818
#define SEG221 5
819
#define SEG222 6
820
#define SEG223 7
821
822
#define LCDDR13 _SFR_MEM8(0XF9)
823
#define SEG224 0
824
825
/* Reserved [0xFA] */
826
827
#define LCDDR15 _SFR_MEM8(0XFB)
828
#define SEG300 0
829
#define SEG301 1
830
#define SEG302 2
831
#define SEG303 3
832
#define SEG304 4
833
#define SEG305 5
834
#define SEG306 6
835
#define SEG307 7
836
837
#define LCDDR16 _SFR_MEM8(0XFC)
838
#define SEG308 0
839
#define SEG309 1
840
#define SEG310 2
841
#define SEG311 3
842
#define SEG312 4
843
#define SEG313 5
844
#define SEG314 6
845
#define SEG315 7
846
847
#define LCDDR17 _SFR_MEM8(0XFD)
848
#define SEG316 0
849
#define SEG217 1
850
#define SEG318 2
851
#define SEG319 3
852
#define SEG320 4
853
#define SEG321 5
854
#define SEG322 6
855
#define SEG323 7
856
857
#define LCDDR18 _SFR_MEM8(0XFE)
858
#define SEG324 0
859
860
/* Reserved [0xFF] */
868
/* Vector 0 is the reset vector */
869
/* External Interrupt Request 0 */
870
#define INT0_vect _VECTOR(1)
871
#define SIG_INTERRUPT0 _VECTOR(1)
872
873
/* Pin Change Interrupt Request 0 */
874
#define PCINT0_vect _VECTOR(2)
875
#define SIG_PIN_CHANGE0 _VECTOR(2)
876
877
/* Pin Change Interrupt Request 1 */
878
#define PCINT1_vect _VECTOR(3)
879
#define SIG_PIN_CHANGE1 _VECTOR(3)
880
881
/* Timer/Counter2 Compare Match */
882
#define TIMER2_COMP_vect _VECTOR(4)
883
#define SIG_OUTPUT_COMPARE2 _VECTOR(4)
884
885
/* Timer/Counter2 Overflow */
886
#define TIMER2_OVF_vect _VECTOR(5)
887
#define SIG_OVERFLOW2 _VECTOR(5)
888
889
/* Timer/Counter1 Capture Event */
890
#define TIMER1_CAPT_vect _VECTOR(6)
891
#define SIG_INPUT_CAPTURE1 _VECTOR(6)
892
893
/* Timer/Counter1 Compare Match A */
894
#define TIMER1_COMPA_vect _VECTOR(7)
895
#define SIG_OUTPUT_COMPARE1A _VECTOR(7)
896
897
/* Timer/Counter Compare Match B */
898
#define TIMER1_COMPB_vect _VECTOR(8)
899
#define SIG_OUTPUT_COMPARE1B _VECTOR(8)
900
901
/* Timer/Counter1 Overflow */
902
#define TIMER1_OVF_vect _VECTOR(9)
903
#define SIG_OVERFLOW1 _VECTOR(9)
904
905
/* Timer/Counter0 Compare Match */
906
#define TIMER0_COMP_vect _VECTOR(10)
907
#define SIG_OUTPUT_COMPARE0 _VECTOR(10)
908
909
/* Timer/Counter0 Overflow */
910
#define TIMER0_OVF_vect _VECTOR(11)
911
#define SIG_OVERFLOW0 _VECTOR(11)
912
913
/* SPI Serial Transfer Complete */
914
#define SPI_STC_vect _VECTOR(12)
915
#define SIG_SPI _VECTOR(12)
916
917
/* USART0, Rx Complete */
918
#define USART0_RX_vect _VECTOR(13)
919
#define SIG_UART_RECV _VECTOR(13)
920
921
/* USART0 Data register Empty */
922
#define USART0_UDRE_vect _VECTOR(14)
923
#define SIG_UART_DATA _VECTOR(14)
924
925
/* USART0, Tx Complete */
926
#define USART0_TX_vect _VECTOR(15)
927
#define SIG_UART_TRANS _VECTOR(15)
928
929
/* USI Start Condition */
930
#define USI_START_vect _VECTOR(16)
931
#define SIG_USI_START _VECTOR(16)
932
933
/* USI Overflow */
934
#define USI_OVERFLOW_vect _VECTOR(17)
935
#define SIG_USI_OVERFLOW _VECTOR(17)
936
937
/* Analog Comparator */
938
#define ANALOG_COMP_vect _VECTOR(18)
939
#define SIG_COMPARATOR _VECTOR(18)
940
941
/* ADC Conversion Complete */
942
#define ADC_vect _VECTOR(19)
943
#define SIG_ADC _VECTOR(19)
944
945
/* EEPROM Ready */
946
#define EE_READY_vect _VECTOR(20)
947
#define SIG_EEPROM_READY _VECTOR(20)
948
949
/* Store Program Memory Read */
950
#define SPM_READY_vect _VECTOR(21)
951
#define SIG_SPM_READY _VECTOR(21)
952
953
/* LCD Start of Frame */
954
#define LCD_vect _VECTOR(22)
955
#define SIG_LCD _VECTOR(22)
956
957
#define _VECTORS_SIZE 92
958
965
#define SPM_PAGESIZE 128
966
#define RAMEND 0x8FF
967
#define XRAMEND RAMEND
968
#define E2END 0x3FF
969
#define E2PAGESIZE 4
970
#define FLASHEND 0x7FFF
971
978
#define FUSE_MEMORY_SIZE 3
979
980
/* Low Fuse Byte */
981
#define FUSE_CKSEL0 (unsigned char)~_BV(0)
982
#define FUSE_CKSEL1 (unsigned char)~_BV(1)
983
#define FUSE_CKSEL2 (unsigned char)~_BV(2)
984
#define FUSE_CKSEL3 (unsigned char)~_BV(3)
985
#define FUSE_SUT0 (unsigned char)~_BV(4)
986
#define FUSE_SUT1 (unsigned char)~_BV(5)
987
#define FUSE_CKOUT (unsigned char)~_BV(6)
988
#define FUSE_CKDIV8 (unsigned char)~_BV(7)
989
#define LFUSE_DEFAULT (FUSE_CKSEL0 & FUSE_CKSEL2 & FUSE_CKSEL3 & \
990
FUSE_SUT0 & FUSE_CKDIV8)
991
992
/* High Fuse Byte */
993
#define FUSE_BOOTRST (unsigned char)~_BV(0)
994
#define FUSE_BOOTSZ0 (unsigned char)~_BV(1)
995
#define FUSE_BOOTSZ1 (unsigned char)~_BV(2)
996
#define FUSE_EESAVE (unsigned char)~_BV(3)
997
#define FUSE_WDTON (unsigned char)~_BV(4)
998
#define FUSE_SPIEN (unsigned char)~_BV(5)
999
#define FUSE_JTAGEN (unsigned char)~_BV(6)
1000
#define FUSE_OCDEN (unsigned char)~_BV(7)
1001
#define HFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1 & \
1002
FUSE_SPIEN & FUSE_JTAGEN)
1003
1004
/* Extended Fuse Byte */
1005
#define FUSE_RSTDISBL (unsigned char)~_BV(0)
1006
#define FUSE_BODLEVEL0 (unsigned char)~_BV(1)
1007
#define FUSE_BODLEVEL1 (unsigned char)~_BV(2)
1008
#define EFUSE_DEFAULT (0xFF)
1009
1016
#define __LOCK_BITS_EXIST
1017
#define __BOOT_LOCK_BITS_0_EXIST
1018
#define __BOOT_LOCK_BITS_1_EXIST
1019
1026
#define SIGNATURE_0 0x1E
1027
#define SIGNATURE_1 0x95
1028
#define SIGNATURE_2 0x03
1029
1031
#endif
/* _AVR_IOM329_H_ */
Generated by
1.8.13