RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
iom3290.h
Go to the documentation of this file.
1
7
/*
8
* Copyright (c) 2004 Eric B. Weddington
9
* Copyright (c) 2005, 2006, 2007 Anatoly Sokolov
10
* All rights reserved.
11
*
12
* Redistribution and use in source and binary forms, with or without
13
* modification, are permitted provided that the following conditions are met:
14
*
15
* * Redistributions of source code must retain the above copyright
16
* notice, this list of conditions and the following disclaimer.
17
*
18
* * Redistributions in binary form must reproduce the above copyright
19
* notice, this list of conditions and the following disclaimer in
20
* the documentation and/or other materials provided with the
21
* distribution.
22
*
23
* * Neither the name of the copyright holders nor the names of
24
* contributors may be used to endorse or promote products derived
25
* from this software without specific prior written permission.
26
*
27
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
28
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
29
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
30
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
31
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37
* POSSIBILITY OF SUCH DAMAGE.
38
*/
39
40
#ifndef _AVR_IOM3290_H_
41
#define _AVR_IOM3290_H_ 1
42
43
/* This file should only be included from <avr/io.h>, never directly. */
44
45
#ifndef _AVR_IO_H_
46
# error "Include <avr/io.h> instead of this file."
47
#endif
48
49
#ifndef _AVR_IOXXX_H_
50
# define _AVR_IOXXX_H_ "iom3290.h"
51
#else
52
# error "Attempt to include more than one <avr/ioXXX.h> file."
53
#endif
54
63
/* Registers and associated bit numbers */
64
65
#define PINA _SFR_IO8(0x00)
66
#define PINA7 7
67
#define PINA6 6
68
#define PINA5 5
69
#define PINA4 4
70
#define PINA3 3
71
#define PINA2 2
72
#define PINA1 1
73
#define PINA0 0
74
75
#define DDRA _SFR_IO8(0x01)
76
#define DDA7 7
77
#define DDA6 6
78
#define DDA5 5
79
#define DDA4 4
80
#define DDA3 3
81
#define DDA2 2
82
#define DDA1 1
83
#define DDA0 0
84
85
#define PORTA _SFR_IO8(0x02)
86
#define PA7 7
87
#define PA6 6
88
#define PA5 5
89
#define PA4 4
90
#define PA3 3
91
#define PA2 2
92
#define PA1 1
93
#define PA0 0
94
95
#define PINB _SFR_IO8(0x03)
96
#define PINB7 7
97
#define PINB6 6
98
#define PINB5 5
99
#define PINB4 4
100
#define PINB3 3
101
#define PINB2 2
102
#define PINB1 1
103
#define PINB0 0
104
105
#define DDRB _SFR_IO8(0x04)
106
#define DDB7 7
107
#define DDB6 6
108
#define DDB5 5
109
#define DDB4 4
110
#define DDB3 3
111
#define DDB2 2
112
#define DDB1 1
113
#define DDB0 0
114
115
#define PORTB _SFR_IO8(0x05)
116
#define PB7 7
117
#define PB6 6
118
#define PB5 5
119
#define PB4 4
120
#define PB3 3
121
#define PB2 2
122
#define PB1 1
123
#define PB0 0
124
125
#define PINC _SFR_IO8(0x06)
126
#define PINC7 7
127
#define PINC6 6
128
#define PINC5 5
129
#define PINC4 4
130
#define PINC3 3
131
#define PINC2 2
132
#define PINC1 1
133
#define PINC0 0
134
135
#define DDRC _SFR_IO8(0x07)
136
#define DDC7 7
137
#define DDC6 6
138
#define DDC5 5
139
#define DDC4 4
140
#define DDC3 3
141
#define DDC2 2
142
#define DDC1 1
143
#define DDC0 0
144
145
#define PORTC _SFR_IO8(0x08)
146
#define PC7 7
147
#define PC6 6
148
#define PC5 5
149
#define PC4 4
150
#define PC3 3
151
#define PC2 2
152
#define PC1 1
153
#define PC0 0
154
155
#define PIND _SFR_IO8(0x09)
156
#define PIND7 7
157
#define PIND6 6
158
#define PIND5 5
159
#define PIND4 4
160
#define PIND3 3
161
#define PIND2 2
162
#define PIND1 1
163
#define PIND0 0
164
165
#define DDRD _SFR_IO8(0x0A)
166
#define DDD7 7
167
#define DDD6 6
168
#define DDD5 5
169
#define DDD4 4
170
#define DDD3 3
171
#define DDD2 2
172
#define DDD1 1
173
#define DDD0 0
174
175
#define PORTD _SFR_IO8(0x0B)
176
#define PD7 7
177
#define PD6 6
178
#define PD5 5
179
#define PD4 4
180
#define PD3 3
181
#define PD2 2
182
#define PD1 1
183
#define PD0 0
184
185
#define PINE _SFR_IO8(0x0C)
186
#define PINE7 7
187
#define PINE6 6
188
#define PINE5 5
189
#define PINE4 4
190
#define PINE3 3
191
#define PINE2 2
192
#define PINE1 1
193
#define PINE0 0
194
195
#define DDRE _SFR_IO8(0x0D)
196
#define DDE7 7
197
#define DDE6 6
198
#define DDE5 5
199
#define DDE4 4
200
#define DDE3 3
201
#define DDE2 2
202
#define DDE1 1
203
#define DDE0 0
204
205
#define PORTE _SFR_IO8(0x0E)
206
#define PE7 7
207
#define PE6 6
208
#define PE5 5
209
#define PE4 4
210
#define PE3 3
211
#define PE2 2
212
#define PE1 1
213
#define PE0 0
214
215
#define PINF _SFR_IO8(0x0F)
216
#define PINF7 7
217
#define PINF6 6
218
#define PINF5 5
219
#define PINF4 4
220
#define PINF3 3
221
#define PINF2 2
222
#define PINF1 1
223
#define PINF0 0
224
225
#define DDRF _SFR_IO8(0x10)
226
#define DDF7 7
227
#define DDF6 6
228
#define DDF5 5
229
#define DDF4 4
230
#define DDF3 3
231
#define DDF2 2
232
#define DDF1 1
233
#define DDF0 0
234
235
#define PORTF _SFR_IO8(0x11)
236
#define PF7 7
237
#define PF6 6
238
#define PF5 5
239
#define PF4 4
240
#define PF3 3
241
#define PF2 2
242
#define PF1 1
243
#define PF0 0
244
245
#define PING _SFR_IO8(0x12)
246
#define PING5 5
247
#define PING4 4
248
#define PING3 3
249
#define PING2 2
250
#define PING1 1
251
#define PING0 0
252
253
#define DDRG _SFR_IO8(0x13)
254
#define DDG4 4
255
#define DDG3 3
256
#define DDG2 2
257
#define DDG1 1
258
#define DDG0 0
259
260
#define PORTG _SFR_IO8(0x14)
261
#define PG4 4
262
#define PG3 3
263
#define PG2 2
264
#define PG1 1
265
#define PG0 0
266
267
#define TIFR0 _SFR_IO8(0x15)
268
#define TOV0 0
269
#define OCF0A 1
270
271
#define TIFR1 _SFR_IO8(0x16)
272
#define TOV1 0
273
#define OCF1A 1
274
#define OCF1B 2
275
#define ICF1 5
276
277
#define TIFR2 _SFR_IO8(0x17)
278
#define TOV2 0
279
#define OCF2A 1
280
281
/* Reserved [0x18..0x1B] */
282
283
#define EIFR _SFR_IO8(0x1C)
284
#define INTF0 0
285
#define PCIF0 4
286
#define PCIF1 5
287
#define PCIF2 6
288
#define PCIF3 7
289
290
#define EIMSK _SFR_IO8(0x1D)
291
#define INT0 0
292
#define PCIE0 4
293
#define PCIE1 5
294
#define PCIE2 6
295
#define PCIE3 7
296
297
#define GPIOR0 _SFR_IO8(0x1E)
298
299
#define EECR _SFR_IO8(0x1F)
300
#define EERIE 3
301
#define EEMWE 2
302
#define EEWE 1
303
#define EERE 0
304
305
#define EEDR _SFR_IO8(0X20)
306
307
/* Combine EEARL and EEARH */
308
#define EEAR _SFR_IO16(0x21)
309
#define EEARL _SFR_IO8(0x21)
310
#define EEARH _SFR_IO8(0X22)
311
312
/* 6-char sequence denoting where to find the EEPROM registers in memory space.
313
Adresses denoted in hex syntax with uppercase letters. Used by the EEPROM
314
subroutines.
315
First two letters: EECR address.
316
Second two letters: EEDR address.
317
Last two letters: EEAR address. */
318
#define __EEPROM_REG_LOCATIONS__ 1F2021
319
320
#define GTCCR _SFR_IO8(0x23)
321
#define PSR10 0
322
#define PSR2 1
323
#define TSM 7
324
325
#define TCCR0A _SFR_IO8(0x24)
326
#define CS00 0
327
#define CS01 1
328
#define CS02 2
329
#define WGM01 3
330
#define COM0A0 4
331
#define COM0A1 5
332
#define WGM00 6
333
#define FOC0A 7
334
335
/* Reserved [0x25] */
336
337
#define TCNT0 _SFR_IO8(0X26)
338
339
#define OCR0A _SFR_IO8(0X27)
340
341
/* Reserved [0x28..0x29] */
342
343
#define GPIOR1 _SFR_IO8(0x2A)
344
345
#define GPIOR2 _SFR_IO8(0x2B)
346
347
#define SPCR _SFR_IO8(0x2C)
348
#define SPR0 0
349
#define SPR1 1
350
#define CPHA 2
351
#define CPOL 3
352
#define MSTR 4
353
#define DORD 5
354
#define SPE 6
355
#define SPIE 7
356
357
#define SPSR _SFR_IO8(0x2D)
358
#define SPI2X 0
359
#define WCOL 6
360
#define SPIF 7
361
362
#define SPDR _SFR_IO8(0X2E)
363
364
/* Reserved [0x2F] */
365
366
#define ACSR _SFR_IO8(0x30)
367
#define ACIS0 0
368
#define ACIS1 1
369
#define ACIC 2
370
#define ACIE 3
371
#define ACI 4
372
#define ACO 5
373
#define ACBG 6
374
#define ACD 7
375
376
#define OCDR _SFR_IO8(0x31)
377
#define OCDR0 0
378
#define OCDR1 1
379
#define OCDR2 2
380
#define OCDR3 3
381
#define OCDR4 4
382
#define OCDR5 5
383
#define OCDR6 6
384
#define OCDR7 7
385
#define IDRD 7
386
387
/* Reserved [0x32] */
388
389
#define SMCR _SFR_IO8(0x33)
390
#define SE 0
391
#define SM0 1
392
#define SM1 2
393
#define SM2 3
394
395
#define MCUSR _SFR_IO8(0x34)
396
#define PORF 0
397
#define EXTRF 1
398
#define BORF 2
399
#define WDRF 3
400
#define JTRF 4
401
402
#define MCUCR _SFR_IO8(0X35)
403
#define IVCE 0
404
#define IVSEL 1
405
#define PUD 4
406
#if defined(__AVR_ATmega3290P__)
407
#define BODSE 5
408
#define BODS 6
409
#endif
410
#define JTD 7
411
412
/* Reserved [0x36] */
413
414
#define SPMCSR _SFR_IO8(0x37)
415
#define SPMEN 0
416
#define PGERS 1
417
#define PGWRT 2
418
#define BLBSET 3
419
#define RWWSRE 4
420
#define RWWSB 6
421
#define SPMIE 7
422
423
/* Reserved [0x38..0x3C] */
424
425
/* SP [0x3D..0x3E] */
426
/* SREG [0x3F] */
427
428
#define WDTCR _SFR_MEM8(0x60)
429
#define WDP0 0
430
#define WDP1 1
431
#define WDP2 2
432
#define WDE 3
433
#define WDCE 4
434
435
#define CLKPR _SFR_MEM8(0x61)
436
#define CLKPS0 0
437
#define CLKPS1 1
438
#define CLKPS2 2
439
#define CLKPS3 3
440
#define CLKPCE 7
441
442
/* Reserved [0x62..0x63] */
443
444
#define PRR _SFR_MEM8(0x64)
445
#define PRADC 0
446
#define PRUSART0 1
447
#define PRSPI 2
448
#define PRTIM1 3
449
#define PRLCD 4
450
451
/* Reserved [0x65] */
452
453
#define OSCCAL _SFR_MEM8(0x66)
454
455
/* Reserved [0x67..0x68] */
456
457
#define EICRA _SFR_MEM8(0x69)
458
#define ISC00 0
459
#define ISC01 1
460
461
/* Reserved [0x6A] */
462
463
#define PCMSK0 _SFR_MEM8(0x6B)
464
#define PCINT0 0
465
#define PCINT1 1
466
#define PCINT2 2
467
#define PCINT3 3
468
#define PCINT4 4
469
#define PCINT5 5
470
#define PCINT6 6
471
#define PCINT7 7
472
473
#define PCMSK1 _SFR_MEM8(0x6C)
474
#define PCINT8 0
475
#define PCINT9 1
476
#define PCINT10 2
477
#define PCINT11 3
478
#define PCINT12 4
479
#define PCINT13 5
480
#define PCINT14 6
481
#define PCINT15 7
482
483
#define PCMSK2 _SFR_MEM8(0x6D)
484
#define PCINT16 0
485
#define PCINT17 1
486
#define PCINT18 2
487
#define PCINT19 3
488
#define PCINT20 4
489
#define PCINT21 5
490
#define PCINT22 6
491
#define PCINT23 7
492
493
#define TIMSK0 _SFR_MEM8(0x6E)
494
#define TOIE0 0
495
#define OCIE0A 1
496
497
#define TIMSK1 _SFR_MEM8(0x6F)
498
#define TOIE1 0
499
#define OCIE1A 1
500
#define OCIE1B 2
501
#define ICIE1 5
502
503
#define TIMSK2 _SFR_MEM8(0x70)
504
#define TOIE2 0
505
#define OCIE2A 1
506
507
/* Reserved [0x71..0x72] */
508
509
#define PCMSK3 _SFR_MEM8(0x73)
510
#define PCINT24 0
511
#define PCINT25 1
512
#define PCINT26 2
513
#define PCINT27 3
514
#define PCINT28 4
515
#define PCINT29 5
516
#define PCINT30 6
517
518
/* Reserved [0x74..0x77] */
519
520
/* Combine ADCL and ADCH */
521
#ifndef __ASSEMBLER__
522
#define ADC _SFR_MEM16(0x78)
523
#endif
524
#define ADCW _SFR_MEM16(0x78)
525
#define ADCL _SFR_MEM8(0x78)
526
#define ADCH _SFR_MEM8(0x79)
527
528
#define ADCSRA _SFR_MEM8(0x7A)
529
#define ADPS0 0
530
#define ADPS1 1
531
#define ADPS2 2
532
#define ADIE 3
533
#define ADIF 4
534
#define ADATE 5
535
#define ADSC 6
536
#define ADEN 7
537
538
#define ADCSRB _SFR_MEM8(0x7B)
539
#define ADTS0 0
540
#define ADTS1 1
541
#define ADTS2 2
542
#define ACME 6
543
544
#define ADMUX _SFR_MEM8(0x7C)
545
#define MUX0 0
546
#define MUX1 1
547
#define MUX2 2
548
#define MUX3 3
549
#define MUX4 4
550
#define ADLAR 5
551
#define REFS0 6
552
#define REFS1 7
553
554
/* Reserved [0x7D] */
555
556
#define DIDR0 _SFR_MEM8(0x7E)
557
#define ADC0D 0
558
#define ADC1D 1
559
#define ADC2D 2
560
#define ADC3D 3
561
#define ADC4D 4
562
#define ADC5D 5
563
#define ADC6D 6
564
#define ADC7D 7
565
566
#define DIDR1 _SFR_MEM8(0x7F)
567
#define AIN0D 0
568
#define AIN1D 1
569
570
#define TCCR1A _SFR_MEM8(0X80)
571
#define WGM10 0
572
#define WGM11 1
573
#define COM1B0 4
574
#define COM1B1 5
575
#define COM1A0 6
576
#define COM1A1 7
577
578
#define TCCR1B _SFR_MEM8(0X81)
579
#define CS10 0
580
#define CS11 1
581
#define CS12 2
582
#define WGM12 3
583
#define WGM13 4
584
#define ICES1 6
585
#define ICNC1 7
586
587
#define TCCR1C _SFR_MEM8(0x82)
588
#define FOC1B 6
589
#define FOC1A 7
590
591
/* Reserved [0x83] */
592
593
/* Combine TCNT1L and TCNT1H */
594
#define TCNT1 _SFR_MEM16(0x84)
595
596
#define TCNT1L _SFR_MEM8(0x84)
597
#define TCNT1H _SFR_MEM8(0x85)
598
599
/* Combine ICR1L and ICR1H */
600
#define ICR1 _SFR_MEM16(0x86)
601
602
#define ICR1L _SFR_MEM8(0x86)
603
#define ICR1H _SFR_MEM8(0x87)
604
605
/* Combine OCR1AL and OCR1AH */
606
#define OCR1A _SFR_MEM16(0x88)
607
608
#define OCR1AL _SFR_MEM8(0x88)
609
#define OCR1AH _SFR_MEM8(0x89)
610
611
/* Combine OCR1BL and OCR1BH */
612
#define OCR1B _SFR_MEM16(0x8A)
613
614
#define OCR1BL _SFR_MEM8(0x8A)
615
#define OCR1BH _SFR_MEM8(0x8B)
616
617
/* Reserved [0x8C..0xAF] */
618
619
#define TCCR2A _SFR_MEM8(0xB0)
620
#define CS20 0
621
#define CS21 1
622
#define CS22 2
623
#define WGM21 3
624
#define COM2A0 4
625
#define COM2A1 5
626
#define WGM20 6
627
#define FOC2A 7
628
629
/* Reserved [0xB1] */
630
631
#define TCNT2 _SFR_MEM8(0xB2)
632
633
#define OCR2A _SFR_MEM8(0xB3)
634
635
/* Reserved [0xB4..0xB5] */
636
637
#define ASSR _SFR_MEM8(0xB6)
638
#define TCR2UB 0
639
#define OCR2UB 1
640
#define TCN2UB 2
641
#define AS2 3
642
#define EXCLK 4
643
644
/* Reserved [0xB7] */
645
646
#define USICR _SFR_MEM8(0xB8)
647
#define USITC 0
648
#define USICLK 1
649
#define USICS0 2
650
#define USICS1 3
651
#define USIWM0 4
652
#define USIWM1 5
653
#define USIOIE 6
654
#define USISIE 7
655
656
#define USISR _SFR_MEM8(0xB9)
657
#define USICNT0 0
658
#define USICNT1 1
659
#define USICNT2 2
660
#define USICNT3 3
661
#define USIDC 4
662
#define USIPF 5
663
#define USIOIF 6
664
#define USISIF 7
665
666
#define USIDR _SFR_MEM8(0xBA)
667
668
/* Reserved [0xBB..0xBF] */
669
670
#define UCSR0A _SFR_MEM8(0xC0)
671
#define MPCM0 0
672
#define U2X0 1
673
#define UPE0 2
674
#define DOR0 3
675
#define FE0 4
676
#define UDRE0 5
677
#define TXC0 6
678
#define RXC0 7
679
680
#define UCSR0B _SFR_MEM8(0XC1)
681
#define TXB80 0
682
#define RXB80 1
683
#define UCSZ02 2
684
#define TXEN0 3
685
#define RXEN0 4
686
#define UDRIE0 5
687
#define TXCIE0 6
688
#define RXCIE0 7
689
690
#define UCSR0C _SFR_MEM8(0xC2)
691
#define UCPOL0 0
692
#define UCSZ00 1
693
#define UCSZ01 2
694
#define USBS0 3
695
#define UPM00 4
696
#define UPM01 5
697
#define UMSEL0 6
698
699
/* Reserved [0xC3] */
700
701
/* Combine UBRR0L and UBRR0H */
702
#define UBRR0 _SFR_MEM16(0xC4)
703
704
#define UBRR0L _SFR_MEM8(0xC4)
705
#define UBRR0H _SFR_MEM8(0xC5)
706
707
#define UDR0 _SFR_MEM8(0XC6)
708
709
/* Reserved [0xC7..0xD7] */
710
711
#define PINH _SFR_MEM8(0xD8)
712
#define PINH7 7
713
#define PINH6 6
714
#define PINH5 5
715
#define PINH4 4
716
#define PINH3 3
717
#define PINH2 2
718
#define PINH1 1
719
#define PINH0 0
720
721
#define DDRH _SFR_MEM8(0xD9)
722
#define DDH7 7
723
#define DDH6 6
724
#define DDH5 5
725
#define DDH4 4
726
#define DDH3 3
727
#define DDH2 2
728
#define DDH1 1
729
#define DDH0 0
730
731
#define PORTH _SFR_MEM8(0xDA)
732
#define PH7 7
733
#define PH6 6
734
#define PH5 5
735
#define PH4 4
736
#define PH3 3
737
#define PH2 2
738
#define PH1 1
739
#define PH0 0
740
741
#define PINJ _SFR_MEM8(0xDB)
742
#define PINJ6 6
743
#define PINJ5 5
744
#define PINJ4 4
745
#define PINJ3 3
746
#define PINJ2 2
747
#define PINJ1 1
748
#define PINJ0 0
749
750
#define DDRJ _SFR_MEM8(0xDC)
751
#define DDJ6 6
752
#define DDJ5 5
753
#define DDJ4 4
754
#define DDJ3 3
755
#define DDJ2 2
756
#define DDJ1 1
757
#define DDJ0 0
758
759
#define PORTJ _SFR_MEM8(0xDD)
760
#define PJ6 6
761
#define PJ5 5
762
#define PJ4 4
763
#define PJ3 3
764
#define PJ2 2
765
#define PJ1 1
766
#define PJ0 0
767
768
/* Reserved [0xDE..0xE3] */
769
770
#define LCDCRA _SFR_MEM8(0XE4)
771
#define LCDBL 0
772
#if defined(__AVR_ATmega3290P__)
773
#define LCDCCD 1
774
#define LCDBD 2
775
#endif
776
#define LCDIE 3
777
#define LCDIF 4
778
#define LCDAB 6
779
#define LCDEN 7
780
781
#define LCDCRB _SFR_MEM8(0XE5)
782
#define LCDPM0 0
783
#define LCDPM1 1
784
#define LCDPM2 2
785
#define LCDPM3 3
786
#define LCDMUX0 4
787
#define LCDMUX1 5
788
#define LCD2B 6
789
#define LCDCS 7
790
791
#define LCDFRR _SFR_MEM8(0XE6)
792
#define LCDCD0 0
793
#define LCDCD1 1
794
#define LCDCD2 2
795
#define LCDPS0 4
796
#define LCDPS1 5
797
#define LCDPS2 6
798
799
#define LCDCCR _SFR_MEM8(0XE7)
800
#define LCDCC0 0
801
#define LCDCC1 1
802
#define LCDCC2 2
803
#define LCDCC3 3
804
#if defined(__AVR_ATmega3290P__)
805
#define LCDMDT 4
806
#endif
807
#define LCDDC0 5
808
#define LCDDC1 6
809
#define LCDDC2 7
810
811
/* Reserved [0xE8..0xEB] */
812
813
#define LCDDR00 _SFR_MEM8(0XEC)
814
#define SEG000 0
815
#define SEG001 1
816
#define SEG002 2
817
#define SEG003 3
818
#define SEG004 4
819
#define SEG005 5
820
#define SEG006 6
821
#define SEG007 7
822
823
#define LCDDR01 _SFR_MEM8(0XED)
824
#define SEG008 0
825
#define SEG009 1
826
#define SEG010 2
827
#define SEG011 3
828
#define SEG012 4
829
#define SEG013 5
830
#define SEG014 6
831
#define SEG015 7
832
833
#define LCDDR02 _SFR_MEM8(0XEE)
834
#define SEG016 0
835
#define SEG017 1
836
#define SEG018 2
837
#define SEG019 3
838
#define SEG020 4
839
#define SEG021 5
840
#define SEG022 6
841
#define SEG023 7
842
843
#define LCDDR03 _SFR_MEM8(0XEF)
844
#define SEG024 0
845
#define SEG025 1
846
#define SEG026 2
847
#define SEG027 3
848
#define SEG028 4
849
#define SEG029 5
850
#define SEG030 6
851
#define SEG031 7
852
853
#define LCDDR04 _SFR_MEM8(0XF0)
854
#define SEG032 0
855
#define SEG033 1
856
#define SEG034 2
857
#define SEG035 3
858
#define SEG036 4
859
#define SEG037 5
860
#define SEG038 6
861
#define SEG039 7
862
863
#define LCDDR05 _SFR_MEM8(0XF1)
864
#define SEG100 0
865
#define SEG101 1
866
#define SEG102 2
867
#define SEG103 3
868
#define SEG104 4
869
#define SEG105 5
870
#define SEG106 6
871
#define SEG107 7
872
873
#define LCDDR06 _SFR_MEM8(0XF2)
874
#define SEG108 0
875
#define SEG109 1
876
#define SEG110 2
877
#define SEG111 3
878
#define SEG112 4
879
#define SEG113 5
880
#define SEG114 6
881
#define SEG115 7
882
883
#define LCDDR07 _SFR_MEM8(0XF3)
884
#define SEG116 0
885
#define SEG117 1
886
#define SEG118 2
887
#define SEG119 3
888
#define SEG120 4
889
#define SEG121 5
890
#define SEG122 6
891
#define SEG123 7
892
893
#define LCDDR08 _SFR_MEM8(0XF4)
894
#define SEG124 0
895
#define SEG125 1
896
#define SEG126 2
897
#define SEG127 3
898
#define SEG128 4
899
#define SEG129 5
900
#define SEG130 6
901
#define SEG131 7
902
903
#define LCDDR09 _SFR_MEM8(0XF5)
904
#define SEG132 0
905
#define SEG133 1
906
#define SEG134 2
907
#define SEG135 3
908
#define SEG136 4
909
#define SEG137 5
910
#define SEG138 6
911
#define SEG139 7
912
913
#define LCDDR10 _SFR_MEM8(0XF6)
914
#define SEG200 0
915
#define SEG201 1
916
#define SEG202 2
917
#define SEG203 3
918
#define SEG204 4
919
#define SEG205 5
920
#define SEG206 6
921
#define SEG207 7
922
923
#define LCDDR11 _SFR_MEM8(0XF7)
924
#define SEG208 0
925
#define SEG209 1
926
#define SEG210 2
927
#define SEG211 3
928
#define SEG212 4
929
#define SEG213 5
930
#define SEG214 6
931
#define SEG215 7
932
933
#define LCDDR12 _SFR_MEM8(0XF8)
934
#define SEG216 0
935
#define SEG217 1
936
#define SEG218 2
937
#define SEG219 3
938
#define SEG220 4
939
#define SEG221 5
940
#define SEG222 6
941
#define SEG223 7
942
943
#define LCDDR13 _SFR_MEM8(0XF9)
944
#define SEG224 0
945
#define SEG225 1
946
#define SEG226 2
947
#define SEG227 3
948
#define SEG228 4
949
#define SEG229 5
950
#define SEG230 6
951
#define SEG231 7
952
953
#define LCDDR14 _SFR_MEM8(0XFA)
954
#define SEG232 0
955
#define SEG233 1
956
#define SEG234 2
957
#define SEG235 3
958
#define SEG236 4
959
#define SEG237 5
960
#define SEG238 6
961
#define SEG239 7
962
963
#define LCDDR15 _SFR_MEM8(0XFB)
964
#define SEG300 0
965
#define SEG301 1
966
#define SEG302 2
967
#define SEG303 3
968
#define SEG304 4
969
#define SEG305 5
970
#define SEG306 6
971
#define SEG307 7
972
973
#define LCDDR16 _SFR_MEM8(0XFC)
974
#define SEG308 0
975
#define SEG309 1
976
#define SEG310 2
977
#define SEG311 3
978
#define SEG312 4
979
#define SEG313 5
980
#define SEG314 6
981
#define SEG315 7
982
983
#define LCDDR17 _SFR_MEM8(0XFD)
984
#define SEG316 0
985
#define SEG217 1
986
#define SEG318 2
987
#define SEG319 3
988
#define SEG320 4
989
#define SEG321 5
990
#define SEG322 6
991
#define SEG323 7
992
993
#define LCDDR18 _SFR_MEM8(0XFE)
994
#define SEG324 0
995
#define SEG325 1
996
#define SEG326 2
997
#define SEG327 3
998
#define SEG328 4
999
#define SEG329 5
1000
#define SEG330 6
1001
#define SEG331 7
1002
1003
#define LCDDR19 _SFR_MEM8(0XFF)
1004
#define SEG332 0
1005
#define SEG333 1
1006
#define SEG334 2
1007
#define SEG335 3
1008
#define SEG336 4
1009
#define SEG337 5
1010
#define SEG338 6
1011
#define SEG339 7
1012
1013
1014
/* Interrupt vectors */
1015
/* Vector 0 is the reset vector */
1016
/* External Interrupt Request 0 */
1017
#define INT0_vect _VECTOR(1)
1018
#define SIG_INTERRUPT0 _VECTOR(1)
1019
1020
/* Pin Change Interrupt Request 0 */
1021
#define PCINT0_vect _VECTOR(2)
1022
#define SIG_PIN_CHANGE0 _VECTOR(2)
1023
1024
/* Pin Change Interrupt Request 1 */
1025
#define PCINT1_vect _VECTOR(3)
1026
#define SIG_PIN_CHANGE1 _VECTOR(3)
1027
1028
/* Timer/Counter2 Compare Match */
1029
#define TIMER2_COMP_vect _VECTOR(4)
1030
#define SIG_OUTPUT_COMPARE2 _VECTOR(4)
1031
1032
/* Timer/Counter2 Overflow */
1033
#define TIMER2_OVF_vect _VECTOR(5)
1034
#define SIG_OVERFLOW2 _VECTOR(5)
1035
1036
/* Timer/Counter1 Capture Event */
1037
#define TIMER1_CAPT_vect _VECTOR(6)
1038
#define SIG_INPUT_CAPTURE1 _VECTOR(6)
1039
1040
/* Timer/Counter1 Compare Match A */
1041
#define TIMER1_COMPA_vect _VECTOR(7)
1042
#define SIG_OUTPUT_COMPARE1A _VECTOR(7)
1043
1044
/* Timer/Counter Compare Match B */
1045
#define TIMER1_COMPB_vect _VECTOR(8)
1046
#define SIG_OUTPUT_COMPARE1B _VECTOR(8)
1047
1048
/* Timer/Counter1 Overflow */
1049
#define TIMER1_OVF_vect _VECTOR(9)
1050
#define SIG_OVERFLOW1 _VECTOR(9)
1051
1052
/* Timer/Counter0 Compare Match */
1053
#define TIMER0_COMP_vect _VECTOR(10)
1054
#define SIG_OUTPUT_COMPARE0 _VECTOR(10)
1055
1056
/* Timer/Counter0 Overflow */
1057
#define TIMER0_OVF_vect _VECTOR(11)
1058
#define SIG_OVERFLOW0 _VECTOR(11)
1059
1060
/* SPI Serial Transfer Complete */
1061
#define SPI_STC_vect _VECTOR(12)
1062
#define SIG_SPI _VECTOR(12)
1063
1064
/* USART, Rx Complete */
1065
#define USART_RX_vect _VECTOR(13)
1066
#define SIG_UART_RECV _VECTOR(13)
1067
1068
/* USART Data register Empty */
1069
#define USART_UDRE_vect _VECTOR(14)
1070
#define SIG_UART_DATA _VECTOR(14)
1071
1072
/* USART0, Tx Complete */
1073
#define USART0_TX_vect _VECTOR(15)
1074
#define SIG_UART_TRANS _VECTOR(15)
1075
1076
/* USI Start Condition */
1077
#define USI_START_vect _VECTOR(16)
1078
#define SIG_USI_START _VECTOR(16)
1079
1080
/* USI Overflow */
1081
#define USI_OVERFLOW_vect _VECTOR(17)
1082
#define SIG_USI_OVERFLOW _VECTOR(17)
1083
1084
/* Analog Comparator */
1085
#define ANALOG_COMP_vect _VECTOR(18)
1086
#define SIG_COMPARATOR _VECTOR(18)
1087
1088
/* ADC Conversion Complete */
1089
#define ADC_vect _VECTOR(19)
1090
#define SIG_ADC _VECTOR(19)
1091
1092
/* EEPROM Ready */
1093
#define EE_READY_vect _VECTOR(20)
1094
#define SIG_EEPROM_READY _VECTOR(20)
1095
1096
/* Store Program Memory Read */
1097
#define SPM_READY_vect _VECTOR(21)
1098
#define SIG_SPM_READY _VECTOR(21)
1099
1100
/* LCD Start of Frame */
1101
#define LCD_vect _VECTOR(22)
1102
#define SIG_LCD _VECTOR(22)
1103
1104
/* Pin Change Interrupt Request 2 */
1105
#define PCINT2_vect _VECTOR(23)
1106
#define SIG_PIN_CHANGE2 _VECTOR(23)
1107
1108
/* Pin Change Interrupt Request 3 */
1109
#define PCINT3_vect _VECTOR(24)
1110
#define SIG_PIN_CHANGE3 _VECTOR(24)
1111
1112
#define _VECTORS_SIZE 100
1113
1114
1115
/* Constants */
1116
#define SPM_PAGESIZE 128
1117
#define RAMEND 0x8FF
1118
#define XRAMEND RAMEND
1119
#define E2END 0x3FF
1120
#define E2PAGESIZE 4
1121
#define FLASHEND 0x7FFF
1122
1123
1124
/* Fuses */
1125
1126
#define FUSE_MEMORY_SIZE 3
1127
1128
/* Low Fuse Byte */
1129
#define FUSE_CKSEL0 (unsigned char)~_BV(0)
1130
#define FUSE_CKSEL1 (unsigned char)~_BV(1)
1131
#define FUSE_CKSEL2 (unsigned char)~_BV(2)
1132
#define FUSE_CKSEL3 (unsigned char)~_BV(3)
1133
#define FUSE_SUT0 (unsigned char)~_BV(4)
1134
#define FUSE_SUT1 (unsigned char)~_BV(5)
1135
#define FUSE_CKOUT (unsigned char)~_BV(6)
1136
#define FUSE_CKDIV8 (unsigned char)~_BV(7)
1137
#define LFUSE_DEFAULT (FUSE_CKSEL0 & FUSE_CKSEL2 & FUSE_CKSEL3 & FUSE_SUT0 & FUSE_CKDIV8)
1138
1139
/* High Fuse Byte */
1140
#define FUSE_BOOTRST (unsigned char)~_BV(0)
1141
#define FUSE_BOOTSZ0 (unsigned char)~_BV(1)
1142
#define FUSE_BOOTSZ1 (unsigned char)~_BV(2)
1143
#define FUSE_EESAVE (unsigned char)~_BV(3)
1144
#define FUSE_WDTON (unsigned char)~_BV(4)
1145
#define FUSE_SPIEN (unsigned char)~_BV(5)
1146
#define FUSE_JTAGEN (unsigned char)~_BV(6)
1147
#define FUSE_OCDEN (unsigned char)~_BV(7)
1148
#define HFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1 & FUSE_SPIEN & FUSE_JTAGEN)
1149
1150
/* Extended Fuse Byte */
1151
#define FUSE_RSTDISBL (unsigned char)~_BV(0)
1152
#define FUSE_BODLEVEL0 (unsigned char)~_BV(1)
1153
#define FUSE_BODLEVEL1 (unsigned char)~_BV(2)
1154
#define EFUSE_DEFAULT (0xFF)
1155
1156
1157
/* Lock Bits */
1158
#define __LOCK_BITS_EXIST
1159
#define __BOOT_LOCK_BITS_0_EXIST
1160
#define __BOOT_LOCK_BITS_1_EXIST
1161
1162
1163
/* Signature */
1164
#define SIGNATURE_0 0x1E
1165
#define SIGNATURE_1 0x95
1166
#define SIGNATURE_2 0x04
1167
1169
#endif
/* _AVR_IOM3290_H_ */
Generated by
1.8.13