RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
iom328p.h
Go to the documentation of this file.
1
9
/* Copyright (c) 2007 Atmel Corporation
10
All rights reserved.
11
12
Redistribution and use in source and binary forms, with or without
13
modification, are permitted provided that the following conditions are met:
14
15
* Redistributions of source code must retain the above copyright
16
notice, this list of conditions and the following disclaimer.
17
18
* Redistributions in binary form must reproduce the above copyright
19
notice, this list of conditions and the following disclaimer in
20
the documentation and/or other materials provided with the
21
distribution.
22
23
* Neither the name of the copyright holders nor the names of
24
contributors may be used to endorse or promote products derived
25
from this software without specific prior written permission.
26
27
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
28
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
29
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
30
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
31
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37
POSSIBILITY OF SUCH DAMAGE.
38
*/
39
40
41
/* avr/iom328p.h - definitions for ATmega328P. */
42
43
/* This file should only be included from <avr/io.h>, never directly. */
44
45
#ifndef _AVR_IO_H_
46
# error "Include <avr/io.h> instead of this file."
47
#endif
48
49
#ifndef _AVR_IOXXX_H_
50
# define _AVR_IOXXX_H_ "iom328p.h"
51
#else
52
# error "Attempt to include more than one <avr/ioXXX.h> file."
53
#endif
54
55
56
#ifndef _AVR_IOM328P_H_
57
#define _AVR_IOM328P_H_ 1
58
67
/* Registers and associated bit numbers */
68
69
#define PINB _SFR_IO8(0x03)
70
#define PINB0 0
71
#define PINB1 1
72
#define PINB2 2
73
#define PINB3 3
74
#define PINB4 4
75
#define PINB5 5
76
#define PINB6 6
77
#define PINB7 7
78
79
#define DDRB _SFR_IO8(0x04)
80
#define DDB0 0
81
#define DDB1 1
82
#define DDB2 2
83
#define DDB3 3
84
#define DDB4 4
85
#define DDB5 5
86
#define DDB6 6
87
#define DDB7 7
88
89
#define PORTB _SFR_IO8(0x05)
90
#define PORTB0 0
91
#define PORTB1 1
92
#define PORTB2 2
93
#define PORTB3 3
94
#define PORTB4 4
95
#define PORTB5 5
96
#define PORTB6 6
97
#define PORTB7 7
98
99
#define PINC _SFR_IO8(0x06)
100
#define PINC0 0
101
#define PINC1 1
102
#define PINC2 2
103
#define PINC3 3
104
#define PINC4 4
105
#define PINC5 5
106
#define PINC6 6
107
108
#define DDRC _SFR_IO8(0x07)
109
#define DDC0 0
110
#define DDC1 1
111
#define DDC2 2
112
#define DDC3 3
113
#define DDC4 4
114
#define DDC5 5
115
#define DDC6 6
116
117
#define PORTC _SFR_IO8(0x08)
118
#define PORTC0 0
119
#define PORTC1 1
120
#define PORTC2 2
121
#define PORTC3 3
122
#define PORTC4 4
123
#define PORTC5 5
124
#define PORTC6 6
125
126
#define PIND _SFR_IO8(0x09)
127
#define PIND0 0
128
#define PIND1 1
129
#define PIND2 2
130
#define PIND3 3
131
#define PIND4 4
132
#define PIND5 5
133
#define PIND6 6
134
#define PIND7 7
135
136
#define DDRD _SFR_IO8(0x0A)
137
#define DDD0 0
138
#define DDD1 1
139
#define DDD2 2
140
#define DDD3 3
141
#define DDD4 4
142
#define DDD5 5
143
#define DDD6 6
144
#define DDD7 7
145
146
#define PORTD _SFR_IO8(0x0B)
147
#define PORTD0 0
148
#define PORTD1 1
149
#define PORTD2 2
150
#define PORTD3 3
151
#define PORTD4 4
152
#define PORTD5 5
153
#define PORTD6 6
154
#define PORTD7 7
155
156
#define TIFR0 _SFR_IO8(0x15)
157
#define TOV0 0
158
#define OCF0A 1
159
#define OCF0B 2
160
161
#define TIFR1 _SFR_IO8(0x16)
162
#define TOV1 0
163
#define OCF1A 1
164
#define OCF1B 2
165
#define ICF1 5
166
167
#define TIFR2 _SFR_IO8(0x17)
168
#define TOV2 0
169
#define OCF2A 1
170
#define OCF2B 2
171
172
#define PCIFR _SFR_IO8(0x1B)
173
#define PCIF0 0
174
#define PCIF1 1
175
#define PCIF2 2
176
177
#define EIFR _SFR_IO8(0x1C)
178
#define INTF0 0
179
#define INTF1 1
180
181
#define EIMSK _SFR_IO8(0x1D)
182
#define INT0 0
183
#define INT1 1
184
185
#define GPIOR0 _SFR_IO8(0x1E)
186
#define GPIOR00 0
187
#define GPIOR01 1
188
#define GPIOR02 2
189
#define GPIOR03 3
190
#define GPIOR04 4
191
#define GPIOR05 5
192
#define GPIOR06 6
193
#define GPIOR07 7
194
195
#define EECR _SFR_IO8(0x1F)
196
#define EERE 0
197
#define EEPE 1
198
#define EEMPE 2
199
#define EERIE 3
200
#define EEPM0 4
201
#define EEPM1 5
202
203
#define EEDR _SFR_IO8(0x20)
204
#define EEDR0 0
205
#define EEDR1 1
206
#define EEDR2 2
207
#define EEDR3 3
208
#define EEDR4 4
209
#define EEDR5 5
210
#define EEDR6 6
211
#define EEDR7 7
212
213
#define EEAR _SFR_IO16(0x21)
214
215
#define EEARL _SFR_IO8(0x21)
216
#define EEAR0 0
217
#define EEAR1 1
218
#define EEAR2 2
219
#define EEAR3 3
220
#define EEAR4 4
221
#define EEAR5 5
222
#define EEAR6 6
223
#define EEAR7 7
224
225
#define EEARH _SFR_IO8(0x22)
226
#define EEAR8 0
227
#define EEAR9 1
228
229
#define _EEPROM_REG_LOCATIONS_ 1F2021
230
231
#define GTCCR _SFR_IO8(0x23)
232
#define PSRSYNC 0
233
#define PSRASY 1
234
#define TSM 7
235
236
#define TCCR0A _SFR_IO8(0x24)
237
#define WGM00 0
238
#define WGM01 1
239
#define COM0B0 4
240
#define COM0B1 5
241
#define COM0A0 6
242
#define COM0A1 7
243
244
#define TCCR0B _SFR_IO8(0x25)
245
#define CS00 0
246
#define CS01 1
247
#define CS02 2
248
#define WGM02 3
249
#define FOC0B 6
250
#define FOC0A 7
251
252
#define TCNT0 _SFR_IO8(0x26)
253
#define TCNT0_0 0
254
#define TCNT0_1 1
255
#define TCNT0_2 2
256
#define TCNT0_3 3
257
#define TCNT0_4 4
258
#define TCNT0_5 5
259
#define TCNT0_6 6
260
#define TCNT0_7 7
261
262
#define OCR0A _SFR_IO8(0x27)
263
#define OCR0A_0 0
264
#define OCR0A_1 1
265
#define OCR0A_2 2
266
#define OCR0A_3 3
267
#define OCR0A_4 4
268
#define OCR0A_5 5
269
#define OCR0A_6 6
270
#define OCR0A_7 7
271
272
#define OCR0B _SFR_IO8(0x28)
273
#define OCR0B_0 0
274
#define OCR0B_1 1
275
#define OCR0B_2 2
276
#define OCR0B_3 3
277
#define OCR0B_4 4
278
#define OCR0B_5 5
279
#define OCR0B_6 6
280
#define OCR0B_7 7
281
282
#define GPIOR1 _SFR_IO8(0x2A)
283
#define GPIOR10 0
284
#define GPIOR11 1
285
#define GPIOR12 2
286
#define GPIOR13 3
287
#define GPIOR14 4
288
#define GPIOR15 5
289
#define GPIOR16 6
290
#define GPIOR17 7
291
292
#define GPIOR2 _SFR_IO8(0x2B)
293
#define GPIOR20 0
294
#define GPIOR21 1
295
#define GPIOR22 2
296
#define GPIOR23 3
297
#define GPIOR24 4
298
#define GPIOR25 5
299
#define GPIOR26 6
300
#define GPIOR27 7
301
302
#define SPCR _SFR_IO8(0x2C)
303
#define SPR0 0
304
#define SPR1 1
305
#define CPHA 2
306
#define CPOL 3
307
#define MSTR 4
308
#define DORD 5
309
#define SPE 6
310
#define SPIE 7
311
312
#define SPSR _SFR_IO8(0x2D)
313
#define SPI2X 0
314
#define WCOL 6
315
#define SPIF 7
316
317
#define SPDR _SFR_IO8(0x2E)
318
#define SPDR0 0
319
#define SPDR1 1
320
#define SPDR2 2
321
#define SPDR3 3
322
#define SPDR4 4
323
#define SPDR5 5
324
#define SPDR6 6
325
#define SPDR7 7
326
327
#define ACSR _SFR_IO8(0x30)
328
#define ACIS0 0
329
#define ACIS1 1
330
#define ACIC 2
331
#define ACIE 3
332
#define ACI 4
333
#define ACO 5
334
#define ACBG 6
335
#define ACD 7
336
337
#define SMCR _SFR_IO8(0x33)
338
#define SE 0
339
#define SM0 1
340
#define SM1 2
341
#define SM2 3
342
343
#define MCUSR _SFR_IO8(0x34)
344
#define PORF 0
345
#define EXTRF 1
346
#define BORF 2
347
#define WDRF 3
348
349
#define MCUCR _SFR_IO8(0x35)
350
#define IVCE 0
351
#define IVSEL 1
352
#define PUD 4
353
#define BODSE 5
354
#define BODS 6
355
356
#define SPMCSR _SFR_IO8(0x37)
357
#define SELFPRGEN 0
358
#define PGERS 1
359
#define PGWRT 2
360
#define BLBSET 3
361
#define RWWSRE 4
362
#define RWWSB 6
363
#define SPMIE 7
364
365
#define WDTCSR _SFR_MEM8(0x60)
366
#define WDP0 0
367
#define WDP1 1
368
#define WDP2 2
369
#define WDE 3
370
#define WDCE 4
371
#define WDP3 5
372
#define WDIE 6
373
#define WDIF 7
374
375
#define CLKPR _SFR_MEM8(0x61)
376
#define CLKPS0 0
377
#define CLKPS1 1
378
#define CLKPS2 2
379
#define CLKPS3 3
380
#define CLKPCE 7
381
382
#define PRR _SFR_MEM8(0x64)
383
#define PRADC 0
384
#define PRUSART0 1
385
#define PRSPI 2
386
#define PRTIM1 3
387
#define PRTIM0 5
388
#define PRTIM2 6
389
#define PRTWI 7
390
391
#define OSCCAL _SFR_MEM8(0x66)
392
#define CAL0 0
393
#define CAL1 1
394
#define CAL2 2
395
#define CAL3 3
396
#define CAL4 4
397
#define CAL5 5
398
#define CAL6 6
399
#define CAL7 7
400
401
#define PCICR _SFR_MEM8(0x68)
402
#define PCIE0 0
403
#define PCIE1 1
404
#define PCIE2 2
405
406
#define EICRA _SFR_MEM8(0x69)
407
#define ISC00 0
408
#define ISC01 1
409
#define ISC10 2
410
#define ISC11 3
411
412
#define PCMSK0 _SFR_MEM8(0x6B)
413
#define PCINT0 0
414
#define PCINT1 1
415
#define PCINT2 2
416
#define PCINT3 3
417
#define PCINT4 4
418
#define PCINT5 5
419
#define PCINT6 6
420
#define PCINT7 7
421
422
#define PCMSK1 _SFR_MEM8(0x6C)
423
#define PCINT8 0
424
#define PCINT9 1
425
#define PCINT10 2
426
#define PCINT11 3
427
#define PCINT12 4
428
#define PCINT13 5
429
#define PCINT14 6
430
431
#define PCMSK2 _SFR_MEM8(0x6D)
432
#define PCINT16 0
433
#define PCINT17 1
434
#define PCINT18 2
435
#define PCINT19 3
436
#define PCINT20 4
437
#define PCINT21 5
438
#define PCINT22 6
439
#define PCINT23 7
440
441
#define TIMSK0 _SFR_MEM8(0x6E)
442
#define TOIE0 0
443
#define OCIE0A 1
444
#define OCIE0B 2
445
446
#define TIMSK1 _SFR_MEM8(0x6F)
447
#define TOIE1 0
448
#define OCIE1A 1
449
#define OCIE1B 2
450
#define ICIE1 5
451
452
#define TIMSK2 _SFR_MEM8(0x70)
453
#define TOIE2 0
454
#define OCIE2A 1
455
#define OCIE2B 2
456
457
#ifndef __ASSEMBLER__
458
#define ADC _SFR_MEM16(0x78)
459
#endif
460
#define ADCW _SFR_MEM16(0x78)
461
462
#define ADCL _SFR_MEM8(0x78)
463
#define ADCL0 0
464
#define ADCL1 1
465
#define ADCL2 2
466
#define ADCL3 3
467
#define ADCL4 4
468
#define ADCL5 5
469
#define ADCL6 6
470
#define ADCL7 7
471
472
#define ADCH _SFR_MEM8(0x79)
473
#define ADCH0 0
474
#define ADCH1 1
475
#define ADCH2 2
476
#define ADCH3 3
477
#define ADCH4 4
478
#define ADCH5 5
479
#define ADCH6 6
480
#define ADCH7 7
481
482
#define ADCSRA _SFR_MEM8(0x7A)
483
#define ADPS0 0
484
#define ADPS1 1
485
#define ADPS2 2
486
#define ADIE 3
487
#define ADIF 4
488
#define ADATE 5
489
#define ADSC 6
490
#define ADEN 7
491
492
#define ADCSRB _SFR_MEM8(0x7B)
493
#define ADTS0 0
494
#define ADTS1 1
495
#define ADTS2 2
496
#define ACME 6
497
498
#define ADMUX _SFR_MEM8(0x7C)
499
#define MUX0 0
500
#define MUX1 1
501
#define MUX2 2
502
#define MUX3 3
503
#define ADLAR 5
504
#define REFS0 6
505
#define REFS1 7
506
507
#define DIDR0 _SFR_MEM8(0x7E)
508
#define ADC0D 0
509
#define ADC1D 1
510
#define ADC2D 2
511
#define ADC3D 3
512
#define ADC4D 4
513
#define ADC5D 5
514
515
#define DIDR1 _SFR_MEM8(0x7F)
516
#define AIN0D 0
517
#define AIN1D 1
518
519
#define TCCR1A _SFR_MEM8(0x80)
520
#define WGM10 0
521
#define WGM11 1
522
#define COM1B0 4
523
#define COM1B1 5
524
#define COM1A0 6
525
#define COM1A1 7
526
527
#define TCCR1B _SFR_MEM8(0x81)
528
#define CS10 0
529
#define CS11 1
530
#define CS12 2
531
#define WGM12 3
532
#define WGM13 4
533
#define ICES1 6
534
#define ICNC1 7
535
536
#define TCCR1C _SFR_MEM8(0x82)
537
#define FOC1B 6
538
#define FOC1A 7
539
540
#define TCNT1 _SFR_MEM16(0x84)
541
542
#define TCNT1L _SFR_MEM8(0x84)
543
#define TCNT1L0 0
544
#define TCNT1L1 1
545
#define TCNT1L2 2
546
#define TCNT1L3 3
547
#define TCNT1L4 4
548
#define TCNT1L5 5
549
#define TCNT1L6 6
550
#define TCNT1L7 7
551
552
#define TCNT1H _SFR_MEM8(0x85)
553
#define TCNT1H0 0
554
#define TCNT1H1 1
555
#define TCNT1H2 2
556
#define TCNT1H3 3
557
#define TCNT1H4 4
558
#define TCNT1H5 5
559
#define TCNT1H6 6
560
#define TCNT1H7 7
561
562
#define ICR1 _SFR_MEM16(0x86)
563
564
#define ICR1L _SFR_MEM8(0x86)
565
#define ICR1L0 0
566
#define ICR1L1 1
567
#define ICR1L2 2
568
#define ICR1L3 3
569
#define ICR1L4 4
570
#define ICR1L5 5
571
#define ICR1L6 6
572
#define ICR1L7 7
573
574
#define ICR1H _SFR_MEM8(0x87)
575
#define ICR1H0 0
576
#define ICR1H1 1
577
#define ICR1H2 2
578
#define ICR1H3 3
579
#define ICR1H4 4
580
#define ICR1H5 5
581
#define ICR1H6 6
582
#define ICR1H7 7
583
584
#define OCR1A _SFR_MEM16(0x88)
585
586
#define OCR1AL _SFR_MEM8(0x88)
587
#define OCR1AL0 0
588
#define OCR1AL1 1
589
#define OCR1AL2 2
590
#define OCR1AL3 3
591
#define OCR1AL4 4
592
#define OCR1AL5 5
593
#define OCR1AL6 6
594
#define OCR1AL7 7
595
596
#define OCR1AH _SFR_MEM8(0x89)
597
#define OCR1AH0 0
598
#define OCR1AH1 1
599
#define OCR1AH2 2
600
#define OCR1AH3 3
601
#define OCR1AH4 4
602
#define OCR1AH5 5
603
#define OCR1AH6 6
604
#define OCR1AH7 7
605
606
#define OCR1B _SFR_MEM16(0x8A)
607
608
#define OCR1BL _SFR_MEM8(0x8A)
609
#define OCR1BL0 0
610
#define OCR1BL1 1
611
#define OCR1BL2 2
612
#define OCR1BL3 3
613
#define OCR1BL4 4
614
#define OCR1BL5 5
615
#define OCR1BL6 6
616
#define OCR1BL7 7
617
618
#define OCR1BH _SFR_MEM8(0x8B)
619
#define OCR1BH0 0
620
#define OCR1BH1 1
621
#define OCR1BH2 2
622
#define OCR1BH3 3
623
#define OCR1BH4 4
624
#define OCR1BH5 5
625
#define OCR1BH6 6
626
#define OCR1BH7 7
627
628
#define TCCR2A _SFR_MEM8(0xB0)
629
#define WGM20 0
630
#define WGM21 1
631
#define COM2B0 4
632
#define COM2B1 5
633
#define COM2A0 6
634
#define COM2A1 7
635
636
#define TCCR2B _SFR_MEM8(0xB1)
637
#define CS20 0
638
#define CS21 1
639
#define CS22 2
640
#define WGM22 3
641
#define FOC2B 6
642
#define FOC2A 7
643
644
#define TCNT2 _SFR_MEM8(0xB2)
645
#define TCNT2_0 0
646
#define TCNT2_1 1
647
#define TCNT2_2 2
648
#define TCNT2_3 3
649
#define TCNT2_4 4
650
#define TCNT2_5 5
651
#define TCNT2_6 6
652
#define TCNT2_7 7
653
654
#define OCR2A _SFR_MEM8(0xB3)
655
#define OCR2_0 0
656
#define OCR2_1 1
657
#define OCR2_2 2
658
#define OCR2_3 3
659
#define OCR2_4 4
660
#define OCR2_5 5
661
#define OCR2_6 6
662
#define OCR2_7 7
663
664
#define OCR2B _SFR_MEM8(0xB4)
665
#define OCR2_0 0
666
#define OCR2_1 1
667
#define OCR2_2 2
668
#define OCR2_3 3
669
#define OCR2_4 4
670
#define OCR2_5 5
671
#define OCR2_6 6
672
#define OCR2_7 7
673
674
#define ASSR _SFR_MEM8(0xB6)
675
#define TCR2BUB 0
676
#define TCR2AUB 1
677
#define OCR2BUB 2
678
#define OCR2AUB 3
679
#define TCN2UB 4
680
#define AS2 5
681
#define EXCLK 6
682
683
#define TWBR _SFR_MEM8(0xB8)
684
#define TWBR0 0
685
#define TWBR1 1
686
#define TWBR2 2
687
#define TWBR3 3
688
#define TWBR4 4
689
#define TWBR5 5
690
#define TWBR6 6
691
#define TWBR7 7
692
693
#define TWSR _SFR_MEM8(0xB9)
694
#define TWPS0 0
695
#define TWPS1 1
696
#define TWS3 3
697
#define TWS4 4
698
#define TWS5 5
699
#define TWS6 6
700
#define TWS7 7
701
702
#define TWAR _SFR_MEM8(0xBA)
703
#define TWGCE 0
704
#define TWA0 1
705
#define TWA1 2
706
#define TWA2 3
707
#define TWA3 4
708
#define TWA4 5
709
#define TWA5 6
710
#define TWA6 7
711
712
#define TWDR _SFR_MEM8(0xBB)
713
#define TWD0 0
714
#define TWD1 1
715
#define TWD2 2
716
#define TWD3 3
717
#define TWD4 4
718
#define TWD5 5
719
#define TWD6 6
720
#define TWD7 7
721
722
#define TWCR _SFR_MEM8(0xBC)
723
#define TWIE 0
724
#define TWEN 2
725
#define TWWC 3
726
#define TWSTO 4
727
#define TWSTA 5
728
#define TWEA 6
729
#define TWINT 7
730
731
#define TWAMR _SFR_MEM8(0xBD)
732
#define TWAM0 0
733
#define TWAM1 1
734
#define TWAM2 2
735
#define TWAM3 3
736
#define TWAM4 4
737
#define TWAM5 5
738
#define TWAM6 6
739
740
#define UCSR0A _SFR_MEM8(0xC0)
741
#define MPCM0 0
742
#define U2X0 1
743
#define UPE0 2
744
#define DOR0 3
745
#define FE0 4
746
#define UDRE0 5
747
#define TXC0 6
748
#define RXC0 7
749
750
#define UCSR0B _SFR_MEM8(0xC1)
751
#define TXB80 0
752
#define RXB80 1
753
#define UCSZ02 2
754
#define TXEN0 3
755
#define RXEN0 4
756
#define UDRIE0 5
757
#define TXCIE0 6
758
#define RXCIE0 7
759
760
#define UCSR0C _SFR_MEM8(0xC2)
761
#define UCPOL0 0
762
#define UCSZ00 1
763
#define UCPHA0 1
764
#define UCSZ01 2
765
#define UDORD0 2
766
#define USBS0 3
767
#define UPM00 4
768
#define UPM01 5
769
#define UMSEL00 6
770
#define UMSEL01 7
771
772
#define UBRR0 _SFR_MEM16(0xC4)
773
774
#define UBRR0L _SFR_MEM8(0xC4)
775
#define UBRR0_0 0
776
#define UBRR0_1 1
777
#define UBRR0_2 2
778
#define UBRR0_3 3
779
#define UBRR0_4 4
780
#define UBRR0_5 5
781
#define UBRR0_6 6
782
#define UBRR0_7 7
783
784
#define UBRR0H _SFR_MEM8(0xC5)
785
#define UBRR0_8 0
786
#define UBRR0_9 1
787
#define UBRR0_10 2
788
#define UBRR0_11 3
789
790
#define UDR0 _SFR_MEM8(0xC6)
791
#define UDR0_0 0
792
#define UDR0_1 1
793
#define UDR0_2 2
794
#define UDR0_3 3
795
#define UDR0_4 4
796
#define UDR0_5 5
797
#define UDR0_6 6
798
#define UDR0_7 7
799
800
801
802
/* Interrupt Vectors */
803
/* Interrupt Vector 0 is the reset vector. */
804
#define INT0_vect _VECTOR(1)
/* External Interrupt Request 0 */
805
#define INT1_vect _VECTOR(2)
/* External Interrupt Request 1 */
806
#define PCINT0_vect _VECTOR(3)
/* Pin Change Interrupt Request 0 */
807
#define PCINT1_vect _VECTOR(4)
/* Pin Change Interrupt Request 0 */
808
#define PCINT2_vect _VECTOR(5)
/* Pin Change Interrupt Request 1 */
809
#define WDT_vect _VECTOR(6)
/* Watchdog Time-out Interrupt */
810
#define TIMER2_COMPA_vect _VECTOR(7)
/* Timer/Counter2 Compare Match A */
811
#define TIMER2_COMPB_vect _VECTOR(8)
/* Timer/Counter2 Compare Match A */
812
#define TIMER2_OVF_vect _VECTOR(9)
/* Timer/Counter2 Overflow */
813
#define TIMER1_CAPT_vect _VECTOR(10)
/* Timer/Counter1 Capture Event */
814
#define TIMER1_COMPA_vect _VECTOR(11)
/* Timer/Counter1 Compare Match A */
815
#define TIMER1_COMPB_vect _VECTOR(12)
/* Timer/Counter1 Compare Match B */
816
#define TIMER1_OVF_vect _VECTOR(13)
/* Timer/Counter1 Overflow */
817
#define TIMER0_COMPA_vect _VECTOR(14)
/* TimerCounter0 Compare Match A */
818
#define TIMER0_COMPB_vect _VECTOR(15)
/* TimerCounter0 Compare Match B */
819
#define TIMER0_OVF_vect _VECTOR(16)
/* Timer/Couner0 Overflow */
820
#define SPI_STC_vect _VECTOR(17)
/* SPI Serial Transfer Complete */
821
#define USART_RX_vect _VECTOR(18)
/* USART Rx Complete */
822
#define USART_UDRE_vect _VECTOR(19)
/* USART, Data Register Empty */
823
#define USART_TX_vect _VECTOR(20)
/* USART Tx Complete */
824
#define ADC_vect _VECTOR(21)
/* ADC Conversion Complete */
825
#define EE_READY_vect _VECTOR(22)
/* EEPROM Ready */
826
#define ANALOG_COMP_vect _VECTOR(23)
/* Analog Comparator */
827
#define TWI_vect _VECTOR(24)
/* Two-wire Serial Interface */
828
#define SPM_READY_vect _VECTOR(25)
/* Store Program Memory Read */
829
830
#define _VECTORS_SIZE (26 * 4)
831
832
833
834
/* Constants */
835
#define SPM_PAGESIZE 128
836
#define RAMEND 0x8FF
/* Last On-Chip SRAM Location */
837
#define XRAMSIZE 0
838
#define XRAMEND RAMEND
839
#define E2END 0x3FF
840
#define E2PAGESIZE 4
841
#define FLASHEND 0x7FFF
842
843
844
845
/* Fuses */
846
#define FUSE_MEMORY_SIZE 3
847
848
/* Low Fuse Byte */
849
#define FUSE_CKSEL0 (unsigned char)~_BV(0)
/* Select Clock Source */
850
#define FUSE_CKSEL1 (unsigned char)~_BV(1)
/* Select Clock Source */
851
#define FUSE_CKSEL2 (unsigned char)~_BV(2)
/* Select Clock Source */
852
#define FUSE_CKSEL3 (unsigned char)~_BV(3)
/* Select Clock Source */
853
#define FUSE_SUT0 (unsigned char)~_BV(4)
/* Select start-up time */
854
#define FUSE_SUT1 (unsigned char)~_BV(5)
/* Select start-up time */
855
#define FUSE_CKOUT (unsigned char)~_BV(6)
/* Clock output */
856
#define FUSE_CKDIV8 (unsigned char)~_BV(7)
/* Divide clock by 8 */
857
#define LFUSE_DEFAULT (FUSE_CKSEL0 & FUSE_CKSEL2 & FUSE_CKSEL3 & FUSE_SUT0 & FUSE_CKDIV8)
858
859
/* High Fuse Byte */
860
#define FUSE_BODLEVEL0 (unsigned char)~_BV(0)
/* Brown-out Detector trigger level */
861
#define FUSE_BODLEVEL1 (unsigned char)~_BV(1)
/* Brown-out Detector trigger level */
862
#define FUSE_BODLEVEL2 (unsigned char)~_BV(2)
/* Brown-out Detector trigger level */
863
#define FUSE_EESAVE (unsigned char)~_BV(3)
/* EEPROM memory is preserved through chip erase */
864
#define FUSE_WDTON (unsigned char)~_BV(4)
/* Watchdog Timer Always On */
865
#define FUSE_SPIEN (unsigned char)~_BV(5)
/* Enable Serial programming and Data Downloading */
866
#define FUSE_DWEN (unsigned char)~_BV(6)
/* debugWIRE Enable */
867
#define FUSE_RSTDISBL (unsigned char)~_BV(7)
/* External reset disable */
868
#define HFUSE_DEFAULT (FUSE_SPIEN)
869
870
/* Extended Fuse Byte */
871
#define FUSE_BOOTRST (unsigned char)~_BV(0)
872
#define FUSE_BOOTSZ0 (unsigned char)~_BV(1)
873
#define FUSE_BOOTSZ1 (unsigned char)~_BV(2)
874
#define EFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1)
875
876
877
878
/* Lock Bits */
879
#define __LOCK_BITS_EXIST
880
#define __BOOT_LOCK_BITS_0_EXIST
881
#define __BOOT_LOCK_BITS_1_EXIST
882
883
884
/* Signature */
885
#define SIGNATURE_0 0x1E
886
#define SIGNATURE_1 0x95
887
#define SIGNATURE_2 0x0F
888
891
#endif
/* _AVR_IOM328P_H_ */
Generated by
1.8.13