RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
iom3250.h
Go to the documentation of this file.
1
/* Copyright (c) 2004, 2005, 2006, 2007 Eric B. Weddington
2
All rights reserved.
3
4
Redistribution and use in source and binary forms, with or without
5
modification, are permitted provided that the following conditions are met:
6
7
* Redistributions of source code must retain the above copyright
8
notice, this list of conditions and the following disclaimer.
9
10
* Redistributions in binary form must reproduce the above copyright
11
notice, this list of conditions and the following disclaimer in
12
the documentation and/or other materials provided with the
13
distribution.
14
15
* Neither the name of the copyright holders nor the names of
16
contributors may be used to endorse or promote products derived
17
from this software without specific prior written permission.
18
19
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29
POSSIBILITY OF SUCH DAMAGE. */
30
31
32
/* avr/iom3250.h - definitions for ATmega3250 and ATmega3250P. */
33
34
#ifndef _AVR_IOM3250_H_
35
#define _AVR_IOM3250_H_ 1
36
37
/* This file should only be included from <avr/io.h>, never directly. */
38
39
#ifndef _AVR_IO_H_
40
# error "Include <avr/io.h> instead of this file."
41
#endif
42
43
#ifndef _AVR_IOXXX_H_
44
# define _AVR_IOXXX_H_ "iom3250.h"
45
#else
46
# error "Attempt to include more than one <avr/ioXXX.h> file."
47
#endif
48
54
#define PINA _SFR_IO8(0x00)
55
#define PINA7 7
56
#define PINA6 6
57
#define PINA5 5
58
#define PINA4 4
59
#define PINA3 3
60
#define PINA2 2
61
#define PINA1 1
62
#define PINA0 0
63
64
#define DDRA _SFR_IO8(0x01)
65
#define DDA7 7
66
#define DDA6 6
67
#define DDA5 5
68
#define DDA4 4
69
#define DDA3 3
70
#define DDA2 2
71
#define DDA1 1
72
#define DDA0 0
73
74
#define PORTA _SFR_IO8(0x02)
75
#define PA7 7
76
#define PA6 6
77
#define PA5 5
78
#define PA4 4
79
#define PA3 3
80
#define PA2 2
81
#define PA1 1
82
#define PA0 0
83
84
#define PINB _SFR_IO8(0x03)
85
#define PINB7 7
86
#define PINB6 6
87
#define PINB5 5
88
#define PINB4 4
89
#define PINB3 3
90
#define PINB2 2
91
#define PINB1 1
92
#define PINB0 0
93
94
#define DDRB _SFR_IO8(0x04)
95
#define DDB7 7
96
#define DDB6 6
97
#define DDB5 5
98
#define DDB4 4
99
#define DDB3 3
100
#define DDB2 2
101
#define DDB1 1
102
#define DDB0 0
103
104
#define PORTB _SFR_IO8(0x05)
105
#define PB7 7
106
#define PB6 6
107
#define PB5 5
108
#define PB4 4
109
#define PB3 3
110
#define PB2 2
111
#define PB1 1
112
#define PB0 0
113
114
#define PINC _SFR_IO8(0x06)
115
#define PINC7 7
116
#define PINC6 6
117
#define PINC5 5
118
#define PINC4 4
119
#define PINC3 3
120
#define PINC2 2
121
#define PINC1 1
122
#define PINC0 0
123
124
#define DDRC _SFR_IO8(0x07)
125
#define DDC7 7
126
#define DDC6 6
127
#define DDC5 5
128
#define DDC4 4
129
#define DDC3 3
130
#define DDC2 2
131
#define DDC1 1
132
#define DDC0 0
133
134
#define PORTC _SFR_IO8(0x08)
135
#define PC7 7
136
#define PC6 6
137
#define PC5 5
138
#define PC4 4
139
#define PC3 3
140
#define PC2 2
141
#define PC1 1
142
#define PC0 0
143
144
#define PIND _SFR_IO8(0x09)
145
#define PIND7 7
146
#define PIND6 6
147
#define PIND5 5
148
#define PIND4 4
149
#define PIND3 3
150
#define PIND2 2
151
#define PIND1 1
152
#define PIND0 0
153
154
#define DDRD _SFR_IO8(0x0A)
155
#define DDD7 7
156
#define DDD6 6
157
#define DDD5 5
158
#define DDD4 4
159
#define DDD3 3
160
#define DDD2 2
161
#define DDD1 1
162
#define DDD0 0
163
164
#define PORTD _SFR_IO8(0x0B)
165
#define PD7 7
166
#define PD6 6
167
#define PD5 5
168
#define PD4 4
169
#define PD3 3
170
#define PD2 2
171
#define PD1 1
172
#define PD0 0
173
174
#define PINE _SFR_IO8(0x0C)
175
#define PINE7 7
176
#define PINE6 6
177
#define PINE5 5
178
#define PINE4 4
179
#define PINE3 3
180
#define PINE2 2
181
#define PINE1 1
182
#define PINE0 0
183
184
#define DDRE _SFR_IO8(0x0D)
185
#define DDE7 7
186
#define DDE6 6
187
#define DDE5 5
188
#define DDE4 4
189
#define DDE3 3
190
#define DDE2 2
191
#define DDE1 1
192
#define DDE0 0
193
194
#define PORTE _SFR_IO8(0x0E)
195
#define PE7 7
196
#define PE6 6
197
#define PE5 5
198
#define PE4 4
199
#define PE3 3
200
#define PE2 2
201
#define PE1 1
202
#define PE0 0
203
204
#define PINF _SFR_IO8(0x0F)
205
#define PINF7 7
206
#define PINF6 6
207
#define PINF5 5
208
#define PINF4 4
209
#define PINF3 3
210
#define PINF2 2
211
#define PINF1 1
212
#define PINF0 0
213
214
#define DDRF _SFR_IO8(0x10)
215
#define DDF7 7
216
#define DDF6 6
217
#define DDF5 5
218
#define DDF4 4
219
#define DDF3 3
220
#define DDF2 2
221
#define DDF1 1
222
#define DDF0 0
223
224
#define PORTF _SFR_IO8(0x11)
225
#define PF7 7
226
#define PF6 6
227
#define PF5 5
228
#define PF4 4
229
#define PF3 3
230
#define PF2 2
231
#define PF1 1
232
#define PF0 0
233
234
#define PING _SFR_IO8(0x12)
235
#define PING5 5
236
#define PING4 4
237
#define PING3 3
238
#define PING2 2
239
#define PING1 1
240
#define PING0 0
241
242
#define DDRG _SFR_IO8(0x13)
243
#define DDG4 4
244
#define DDG3 3
245
#define DDG2 2
246
#define DDG1 1
247
#define DDG0 0
248
249
#define PORTG _SFR_IO8(0x14)
250
#define PG4 4
251
#define PG3 3
252
#define PG2 2
253
#define PG1 1
254
#define PG0 0
255
256
#define TIFR0 _SFR_IO8(0x15)
257
#define TOV0 0
258
#define OCF0A 1
259
260
#define TIFR1 _SFR_IO8(0x16)
261
#define TOV1 0
262
#define OCF1A 1
263
#define OCF1B 2
264
#define ICF1 5
265
266
#define TIFR2 _SFR_IO8(0x17)
267
#define TOV2 0
268
#define OCF2A 1
269
270
/* Reserved [0x18..0x1B] */
271
272
#define EIFR _SFR_IO8(0x1C)
273
#define INTF0 0
274
#define PCIF0 4
275
#define PCIF1 5
276
#define PCIF2 6
277
#define PCIF3 7
278
279
#define EIMSK _SFR_IO8(0x1D)
280
#define INT0 0
281
#define PCIE0 4
282
#define PCIE1 5
283
#define PCIE2 6
284
#define PCIE3 7
285
286
#define GPIOR0 _SFR_IO8(0x1E)
287
288
#define EECR _SFR_IO8(0x1F)
289
#define EERE 0
290
#define EEWE 1
291
#define EEMWE 2
292
#define EERIE 3
293
294
#define EEDR _SFR_IO8(0X20)
295
296
/* Combine EEARL and EEARH */
297
#define EEAR _SFR_IO16(0x21)
298
#define EEARL _SFR_IO8(0x21)
299
#define EEARH _SFR_IO8(0X22)
300
301
/*
302
* 6-char sequence denoting where to find the EEPROM registers in
303
* memory space.
304
* Adresses denoted in hex syntax with uppercase letters. Used by the EEPROM
305
* subroutines.
306
* First two letters: EECR address.
307
* Second two letters: EEDR address.
308
* Last two letters: EEAR address.
309
*/
310
#define __EEPROM_REG_LOCATIONS__ 1F2021
311
312
#define GTCCR _SFR_IO8(0x23)
313
#define PSR10 0
314
#define PSR2 1
315
#define TSM 7
316
317
#define TCCR0A _SFR_IO8(0x24)
318
#define CS00 0
319
#define CS01 1
320
#define CS02 2
321
#define WGM01 3
322
#define COM0A0 4
323
#define COM0A1 5
324
#define WGM00 6
325
#define FOC0A 7
326
327
/* Reserved [0x25] */
328
329
#define TCNT0 _SFR_IO8(0X26)
330
331
#define OCR0A _SFR_IO8(0X27)
332
333
/* Reserved [0x28..0x29] */
334
335
#define GPIOR1 _SFR_IO8(0x2A)
336
337
#define GPIOR2 _SFR_IO8(0x2B)
338
339
#define SPCR _SFR_IO8(0x2C)
340
#define SPR0 0
341
#define SPR1 1
342
#define CPHA 2
343
#define CPOL 3
344
#define MSTR 4
345
#define DORD 5
346
#define SPE 6
347
#define SPIE 7
348
349
#define SPSR _SFR_IO8(0x2D)
350
#define SPI2X 0
351
#define WCOL 6
352
#define SPIF 7
353
354
#define SPDR _SFR_IO8(0X2E)
355
356
/* Reserved [0x2F] */
357
358
#define ACSR _SFR_IO8(0x30)
359
#define ACIS0 0
360
#define ACIS1 1
361
#define ACIC 2
362
#define ACIE 3
363
#define ACI 4
364
#define ACO 5
365
#define ACBG 6
366
#define ACD 7
367
368
#define OCDR _SFR_IO8(0x31)
369
#define OCDR0 0
370
#define OCDR1 1
371
#define OCDR2 2
372
#define OCDR3 3
373
#define OCDR4 4
374
#define OCDR5 5
375
#define OCDR6 6
376
#define OCDR7 7
377
#define IDRD 7
378
379
/* Reserved [0x32] */
380
381
#define SMCR _SFR_IO8(0x33)
382
#define SE 0
383
#define SM0 1
384
#define SM1 2
385
#define SM2 3
386
387
#define MCUSR _SFR_IO8(0x34)
388
#define PORF 0
389
#define EXTRF 1
390
#define BORF 2
391
#define WDRF 3
392
#define JTRF 4
393
394
#define MCUCR _SFR_IO8(0X35)
395
#define IVCE 0
396
#define IVSEL 1
397
#define PUD 4
398
#if defined(__AVR_ATmega3250P__)
399
#define BODSE 5
400
#define BODS 6
401
#endif
402
#define JTD 7
403
404
/* Reserved [0x36] */
405
406
#define SPMCSR _SFR_IO8(0x37)
407
#define SPMEN 0
408
#define PGERS 1
409
#define PGWRT 2
410
#define BLBSET 3
411
#define RWWSRE 4
412
#define RWWSB 6
413
#define SPMIE 7
414
415
/* Reserved [0x38..0x3C] */
416
417
/* SP [0x3D..0x3E] */
418
/* SREG [0x3F] */
419
420
#define WDTCR _SFR_MEM8(0x60)
421
#define WDP0 0
422
#define WDP1 1
423
#define WDP2 2
424
#define WDE 3
425
#define WDCE 4
426
427
#define CLKPR _SFR_MEM8(0x61)
428
#define CLKPS0 0
429
#define CLKPS1 1
430
#define CLKPS2 2
431
#define CLKPS3 3
432
#define CLKPCE 7
433
434
/* Reserved [0x62..0x63] */
435
436
#define PRR _SFR_MEM8(0x64)
437
#define PRADC 0
438
#define PRUSART0 1
439
#define PRSPI 2
440
#define PRTIM1 3
441
442
/* Reserved [0x65] */
443
444
#define OSCCAL _SFR_MEM8(0x66)
445
446
/* Reserved [0x67..0x68] */
447
448
#define EICRA _SFR_MEM8(0x69)
449
#define ISC00 0
450
#define ISC01 1
451
452
/* Reserved [0x6A] */
453
454
#define PCMSK0 _SFR_MEM8(0x6B)
455
#define PCINT0 0
456
#define PCINT1 1
457
#define PCINT2 2
458
#define PCINT3 3
459
#define PCINT4 4
460
#define PCINT5 5
461
#define PCINT6 6
462
#define PCINT7 7
463
464
#define PCMSK1 _SFR_MEM8(0x6C)
465
#define PCINT8 0
466
#define PCINT9 1
467
#define PCINT10 2
468
#define PCINT11 3
469
#define PCINT12 4
470
#define PCINT13 5
471
#define PCINT14 6
472
#define PCINT15 7
473
474
#define PCMSK2 _SFR_MEM8(0x6D)
475
#define PCINT16 0
476
#define PCINT17 1
477
#define PCINT18 2
478
#define PCINT19 3
479
#define PCINT20 4
480
#define PCINT21 5
481
#define PCINT22 6
482
#define PCINT23 7
483
484
#define TIMSK0 _SFR_MEM8(0x6E)
485
#define TOIE0 0
486
#define OCIE0A 1
487
488
#define TIMSK1 _SFR_MEM8(0x6F)
489
#define TOIE1 0
490
#define OCIE1A 1
491
#define OCIE1B 2
492
#define ICIE1 5
493
494
#define TIMSK2 _SFR_MEM8(0x70)
495
#define TOIE2 0
496
#define OCIE2A 1
497
498
/* Reserved [0x71..0x72] */
499
500
#define PCMSK3 _SFR_MEM8(0x73)
501
#define PCINT24 0
502
#define PCINT25 1
503
#define PCINT26 2
504
#define PCINT27 3
505
#define PCINT28 4
506
#define PCINT29 5
507
#define PCINT30 6
508
509
/* Reserved [0x74..0x77] */
510
511
/* Combine ADCL and ADCH */
512
#ifndef __ASSEMBLER__
513
#define ADC _SFR_MEM16(0x78)
514
#endif
515
#define ADCW _SFR_MEM16(0x78)
516
#define ADCL _SFR_MEM8(0x78)
517
#define ADCH _SFR_MEM8(0x79)
518
519
#define ADCSRA _SFR_MEM8(0x7A)
520
#define ADPS0 0
521
#define ADPS1 1
522
#define ADPS2 2
523
#define ADIE 3
524
#define ADIF 4
525
#define ADATE 5
526
#define ADSC 6
527
#define ADEN 7
528
529
#define ADCSRB _SFR_MEM8(0x7B)
530
#define ADTS0 0
531
#define ADTS1 1
532
#define ADTS2 2
533
#define ACME 6
534
535
#define ADMUX _SFR_MEM8(0x7C)
536
#define MUX0 0
537
#define MUX1 1
538
#define MUX2 2
539
#define MUX3 3
540
#define MUX4 4
541
#define ADLAR 5
542
#define REFS0 6
543
#define REFS1 7
544
545
/* Reserved [0x7D] */
546
547
#define DIDR0 _SFR_MEM8(0x7E)
548
#define ADC0D 0
549
#define ADC1D 1
550
#define ADC2D 2
551
#define ADC3D 3
552
#define ADC4D 4
553
#define ADC5D 5
554
#define ADC6D 6
555
#define ADC7D 7
556
557
#define DIDR1 _SFR_MEM8(0x7F)
558
#define AIN0D 0
559
#define AIN1D 1
560
561
#define TCCR1A _SFR_MEM8(0X80)
562
#define WGM10 0
563
#define WGM11 1
564
#define COM1B0 4
565
#define COM1B1 5
566
#define COM1A0 6
567
#define COM1A1 7
568
569
#define TCCR1B _SFR_MEM8(0X81)
570
#define CS10 0
571
#define CS11 1
572
#define CS12 2
573
#define WGM12 3
574
#define WGM13 4
575
#define ICES1 6
576
#define ICNC1 7
577
578
#define TCCR1C _SFR_MEM8(0x82)
579
#define FOC1B 6
580
#define FOC1A 7
581
582
/* Reserved [0x83] */
583
584
/* Combine TCNT1L and TCNT1H */
585
#define TCNT1 _SFR_MEM16(0x84)
586
587
#define TCNT1L _SFR_MEM8(0x84)
588
#define TCNT1H _SFR_MEM8(0x85)
589
590
/* Combine ICR1L and ICR1H */
591
#define ICR1 _SFR_MEM16(0x86)
592
593
#define ICR1L _SFR_MEM8(0x86)
594
#define ICR1H _SFR_MEM8(0x87)
595
596
/* Combine OCR1AL and OCR1AH */
597
#define OCR1A _SFR_MEM16(0x88)
598
599
#define OCR1AL _SFR_MEM8(0x88)
600
#define OCR1AH _SFR_MEM8(0x89)
601
602
/* Combine OCR1BL and OCR1BH */
603
#define OCR1B _SFR_MEM16(0x8A)
604
605
#define OCR1BL _SFR_MEM8(0x8A)
606
#define OCR1BH _SFR_MEM8(0x8B)
607
608
/* Reserved [0x8C..0xAF] */
609
610
#define TCCR2A _SFR_MEM8(0xB0)
611
#define CS20 0
612
#define CS21 1
613
#define CS22 2
614
#define WGM21 3
615
#define COM2A0 4
616
#define COM2A1 5
617
#define WGM20 6
618
#define FOC2A 7
619
620
/* Reserved [0xB1] */
621
622
#define TCNT2 _SFR_MEM8(0xB2)
623
624
#define OCR2A _SFR_MEM8(0xB3)
625
626
/* Reserved [0xB4..0xB5] */
627
628
#define ASSR _SFR_MEM8(0xB6)
629
#define TCR2UB 0
630
#define OCR2UB 1
631
#define TCN2UB 2
632
#define AS2 3
633
#define EXCLK 4
634
635
/* Reserved [0xB7] */
636
637
#define USICR _SFR_MEM8(0xB8)
638
#define USITC 0
639
#define USICLK 1
640
#define USICS0 2
641
#define USICS1 3
642
#define USIWM0 4
643
#define USIWM1 5
644
#define USIOIE 6
645
#define USISIE 7
646
647
#define USISR _SFR_MEM8(0xB9)
648
#define USICNT0 0
649
#define USICNT1 1
650
#define USICNT2 2
651
#define USICNT3 3
652
#define USIDC 4
653
#define USIPF 5
654
#define USIOIF 6
655
#define USISIF 7
656
657
#define USIDR _SFR_MEM8(0xBA)
658
659
/* Reserved [0xBB..0xBF] */
660
661
#define UCSR0A _SFR_MEM8(0xC0)
662
#define MPCM0 0
663
#define U2X0 1
664
#define UPE0 2
665
#define DOR0 3
666
#define FE0 4
667
#define UDRE0 5
668
#define TXC0 6
669
#define RXC0 7
670
671
#define UCSR0B _SFR_MEM8(0XC1)
672
#define TXB80 0
673
#define RXB80 1
674
#define UCSZ02 2
675
#define TXEN0 3
676
#define RXEN0 4
677
#define UDRIE0 5
678
#define TXCIE0 6
679
#define RXCIE0 7
680
681
#define UCSR0C _SFR_MEM8(0xC2)
682
#define UCPOL0 0
683
#define UCSZ00 1
684
#define UCSZ01 2
685
#define USBS0 3
686
#define UPM00 4
687
#define UPM01 5
688
#define UMSEL0 6
689
690
/* Reserved [0xC3] */
691
692
/* Combine UBRR0L and UBRR0H */
693
#define UBRR0 _SFR_MEM16(0xC4)
694
695
#define UBRR0L _SFR_MEM8(0xC4)
696
#define UBRR0H _SFR_MEM8(0xC5)
697
698
#define UDR0 _SFR_MEM8(0XC6)
699
700
/* Reserved [0xC7..0xD7] */
701
702
#define PINH _SFR_MEM8(0xD8)
703
#define PINH7 7
704
#define PINH6 6
705
#define PINH5 5
706
#define PINH4 4
707
#define PINH3 3
708
#define PINH2 2
709
#define PINH1 1
710
#define PINH0 0
711
712
#define DDRH _SFR_MEM8(0xD9)
713
#define DDH7 7
714
#define DDH6 6
715
#define DDH5 5
716
#define DDH4 4
717
#define DDH3 3
718
#define DDH2 2
719
#define DDH1 1
720
#define DDH0 0
721
722
#define PORTH _SFR_MEM8(0xDA)
723
#define PH7 7
724
#define PH6 6
725
#define PH5 5
726
#define PH4 4
727
#define PH3 3
728
#define PH2 2
729
#define PH1 1
730
#define PH0 0
731
732
#define PINJ _SFR_MEM8(0xDB)
733
#define PINJ6 6
734
#define PINJ5 5
735
#define PINJ4 4
736
#define PINJ3 3
737
#define PINJ2 2
738
#define PINJ1 1
739
#define PINJ0 0
740
741
#define DDRJ _SFR_MEM8(0xDC)
742
#define DDJ6 6
743
#define DDJ5 5
744
#define DDJ4 4
745
#define DDJ3 3
746
#define DDJ2 2
747
#define DDJ1 1
748
#define DDJ0 0
749
750
#define PORTJ _SFR_MEM8(0xDD)
751
#define PJ6 6
752
#define PJ5 5
753
#define PJ4 4
754
#define PJ3 3
755
#define PJ2 2
756
#define PJ1 1
757
#define PJ0 0
758
759
/* Reserved [0xDE..0xFF] */
767
/* Vector 0 is the reset vector */
768
/* External Interrupt Request 0 */
769
#define INT0_vect _VECTOR(1)
770
#define SIG_INTERRUPT0 _VECTOR(1)
771
772
/* Pin Change Interrupt Request 0 */
773
#define PCINT0_vect _VECTOR(2)
774
#define SIG_PIN_CHANGE0 _VECTOR(2)
775
776
/* Pin Change Interrupt Request 1 */
777
#define PCINT1_vect _VECTOR(3)
778
#define SIG_PIN_CHANGE1 _VECTOR(3)
779
780
/* Timer/Counter2 Compare Match */
781
#define TIMER2_COMP_vect _VECTOR(4)
782
#define SIG_OUTPUT_COMPARE2 _VECTOR(4)
783
784
/* Timer/Counter2 Overflow */
785
#define TIMER2_OVF_vect _VECTOR(5)
786
#define SIG_OVERFLOW2 _VECTOR(5)
787
788
/* Timer/Counter1 Capture Event */
789
#define TIMER1_CAPT_vect _VECTOR(6)
790
#define SIG_INPUT_CAPTURE1 _VECTOR(6)
791
792
/* Timer/Counter1 Compare Match A */
793
#define TIMER1_COMPA_vect _VECTOR(7)
794
#define SIG_OUTPUT_COMPARE1A _VECTOR(7)
795
796
/* Timer/Counter Compare Match B */
797
#define TIMER1_COMPB_vect _VECTOR(8)
798
#define SIG_OUTPUT_COMPARE1B _VECTOR(8)
799
800
/* Timer/Counter1 Overflow */
801
#define TIMER1_OVF_vect _VECTOR(9)
802
#define SIG_OVERFLOW1 _VECTOR(9)
803
804
/* Timer/Counter0 Compare Match */
805
#define TIMER0_COMP_vect _VECTOR(10)
806
#define SIG_OUTPUT_COMPARE0 _VECTOR(10)
807
808
/* Timer/Counter0 Overflow */
809
#define TIMER0_OVF_vect _VECTOR(11)
810
#define SIG_OVERFLOW0 _VECTOR(11)
811
812
/* SPI Serial Transfer Complete */
813
#define SPI_STC_vect _VECTOR(12)
814
#define SIG_SPI _VECTOR(12)
815
816
/* USART, Rx Complete */
817
#define USART_RX_vect _VECTOR(13)
818
#define USART0_RX_vect _VECTOR(13)
/* Alias */
819
#define SIG_UART_RECV _VECTOR(13)
820
821
/* USART Data register Empty */
822
#define USART_UDRE_vect _VECTOR(14)
823
#define USART0_UDRE_vect _VECTOR(14)
/* Alias */
824
#define SIG_UART_DATA _VECTOR(14)
825
826
/* USART0, Tx Complete */
827
#define USART0_TX_vect _VECTOR(15)
828
#define USART_TX_vect _VECTOR(15)
/* Alias */
829
#define SIG_UART_TRANS _VECTOR(15)
830
831
/* USI Start Condition */
832
#define USI_START_vect _VECTOR(16)
833
#define SIG_USI_START _VECTOR(16)
834
835
/* USI Overflow */
836
#define USI_OVERFLOW_vect _VECTOR(17)
837
#define SIG_USI_OVERFLOW _VECTOR(17)
838
839
/* Analog Comparator */
840
#define ANALOG_COMP_vect _VECTOR(18)
841
#define SIG_COMPARATOR _VECTOR(18)
842
843
/* ADC Conversion Complete */
844
#define ADC_vect _VECTOR(19)
845
#define SIG_ADC _VECTOR(19)
846
847
/* EEPROM Ready */
848
#define EE_READY_vect _VECTOR(20)
849
#define SIG_EEPROM_READY _VECTOR(20)
850
851
/* Store Program Memory Read */
852
#define SPM_READY_vect _VECTOR(21)
853
#define SIG_SPM_READY _VECTOR(21)
854
855
/* Pin Change Interrupt Request 2 */
856
#define PCINT2_vect _VECTOR(23)
857
#define SIG_PIN_CHANGE2 _VECTOR(23)
858
859
/* Pin Change Interrupt Request 3 */
860
#define PCINT3_vect _VECTOR(24)
861
#define SIG_PIN_CHANGE3 _VECTOR(24)
862
863
#define _VECTORS_SIZE 100
864
871
#define SPM_PAGESIZE 128
872
#define RAMEND 0x8FF
873
#define XRAMEND RAMEND
874
#define E2END 0x3FF
875
#define E2PAGESIZE 4
876
#define FLASHEND 0x7FFF
877
884
#define FUSE_MEMORY_SIZE 3
885
886
/* Low Fuse Byte */
887
#define FUSE_CKSEL0 (unsigned char)~_BV(0)
888
#define FUSE_CKSEL1 (unsigned char)~_BV(1)
889
#define FUSE_CKSEL2 (unsigned char)~_BV(2)
890
#define FUSE_CKSEL3 (unsigned char)~_BV(3)
891
#define FUSE_SUT0 (unsigned char)~_BV(4)
892
#define FUSE_SUT1 (unsigned char)~_BV(5)
893
#define FUSE_CKOUT (unsigned char)~_BV(6)
894
#define FUSE_CKDIV8 (unsigned char)~_BV(7)
895
#define LFUSE_DEFAULT (FUSE_CKSEL0 & FUSE_CKSEL2 & FUSE_CKSEL3 & \
896
FUSE_SUT0 & FUSE_CKDIV8)
897
898
/* High Fuse Byte */
899
#define FUSE_BOOTRST (unsigned char)~_BV(0)
900
#define FUSE_BOOTSZ0 (unsigned char)~_BV(1)
901
#define FUSE_BOOTSZ1 (unsigned char)~_BV(2)
902
#define FUSE_EESAVE (unsigned char)~_BV(3)
903
#define FUSE_WDTON (unsigned char)~_BV(4)
904
#define FUSE_SPIEN (unsigned char)~_BV(5)
905
#define FUSE_JTAGEN (unsigned char)~_BV(6)
906
#define FUSE_OCDEN (unsigned char)~_BV(7)
907
#define HFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1 & FUSE_SPIEN & FUSE_JTAGEN)
908
909
/* Extended Fuse Byte */
910
#define FUSE_RSTDISBL (unsigned char)~_BV(0)
911
#define FUSE_BODLEVEL0 (unsigned char)~_BV(1)
912
#define FUSE_BODLEVEL1 (unsigned char)~_BV(2)
913
#define EFUSE_DEFAULT (0xFF)
914
921
#define __LOCK_BITS_EXIST
922
#define __BOOT_LOCK_BITS_0_EXIST
923
#define __BOOT_LOCK_BITS_1_EXIST
924
931
#define SIGNATURE_0 0x1E
932
#define SIGNATURE_1 0x95
933
#define SIGNATURE_2 0x06
934
936
#endif
/* _AVR_IOM3250_H_ */
Generated by
1.8.13