RTEMS CPU Kit with SuperCore  4.11.3
iom169.h
Go to the documentation of this file.
1 
9 /* Copyright (c) 2002, 2003, 2004, 2005
10  Juergen Schilling <juergen.schilling@honeywell.com>
11  Eric B. Weddington
12  All rights reserved.
13 
14  Redistribution and use in source and binary forms, with or without
15  modification, are permitted provided that the following conditions are met:
16 
17  * Redistributions of source code must retain the above copyright
18  notice, this list of conditions and the following disclaimer.
19 
20  * Redistributions in binary form must reproduce the above copyright
21  notice, this list of conditions and the following disclaimer in
22  the documentation and/or other materials provided with the
23  distribution.
24 
25  * Neither the name of the copyright holders nor the names of
26  contributors may be used to endorse or promote products derived
27  from this software without specific prior written permission.
28 
29  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
30  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
31  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
32  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
33  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
34  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
37  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
39  POSSIBILITY OF SUCH DAMAGE. */
40 
41 
42 /* iom169.h - definitions for ATmega169 */
43 
44 /* This should be up to date with data sheet version 2514J-AVR-12/03. */
45 
46 #ifndef _AVR_IOM169_H_
47 #define _AVR_IOM169_H_ 1
48 
49 /* This file should only be included from <avr/io.h>, never directly. */
50 
51 #ifndef _AVR_IO_H_
52 # error "Include <avr/io.h> instead of this file."
53 #endif
54 
55 #ifndef _AVR_IOXXX_H_
56 # define _AVR_IOXXX_H_ "iom169.h"
57 #else
58 # error "Attempt to include more than one <avr/ioXXX.h> file."
59 #endif
60 
69 /* I/O registers */
70 
71 /* Port A */
72 #define PINA _SFR_IO8(0x00)
73 #define DDRA _SFR_IO8(0x01)
74 #define PORTA _SFR_IO8(0x02)
75 
76 /* Port B */
77 #define PINB _SFR_IO8(0x03)
78 #define DDRB _SFR_IO8(0x04)
79 #define PORTB _SFR_IO8(0x05)
80 
81 /* Port C */
82 #define PINC _SFR_IO8(0x06)
83 #define DDRC _SFR_IO8(0x07)
84 #define PORTC _SFR_IO8(0x08)
85 
86 /* Port D */
87 #define PIND _SFR_IO8(0x09)
88 #define DDRD _SFR_IO8(0x0A)
89 #define PORTD _SFR_IO8(0x0B)
90 
91 /* Port E */
92 #define PINE _SFR_IO8(0x0C)
93 #define DDRE _SFR_IO8(0x0D)
94 #define PORTE _SFR_IO8(0x0E)
95 
96 /* Port F */
97 #define PINF _SFR_IO8(0x0F)
98 #define DDRF _SFR_IO8(0x10)
99 #define PORTF _SFR_IO8(0x11)
100 
101 /* Port G */
102 #define PING _SFR_IO8(0x12)
103 #define DDRG _SFR_IO8(0x13)
104 #define PORTG _SFR_IO8(0x14)
105 
106 /* Timer/Counter 0 interrupt Flag Register */
107 #define TIFR0 _SFR_IO8(0x15)
108 
109 /* Timer/Counter 1 interrupt Flag Register */
110 #define TIFR1 _SFR_IO8(0x16)
111 
112 /* Timer/Counter 2 interrupt Flag Register */
113 #define TIFR2 _SFR_IO8(0x17)
114 
115 /* External Interrupt Flag Register */
116 #define EIFR _SFR_IO8(0x1C)
117 
118 /* External Interrupt Mask Register */
119 #define EIMSK _SFR_IO8(0x1D)
120 
121 /* General Purpose I/O Register 0 */
122 #define GPIOR0 _SFR_IO8(0x1E)
123 
124 #define EECR _SFR_IO8(0x1F)
125 
126 #define EEDR _SFR_IO8(0X20)
127 
128 /* Combine EEARL and EEARH */
129 #define EEAR _SFR_IO16(0x21)
130 #define EEARL _SFR_IO8(0x21)
131 #define EEARH _SFR_IO8(0X22)
132 
133 /* 6-char sequence denoting where to find the EEPROM registers in memory space.
134  Adresses denoted in hex syntax with uppercase letters. Used by the EEPROM
135  subroutines.
136  First two letters: EECR address.
137  Second two letters: EEDR address.
138  Last two letters: EEAR address. */
139 #define __EEPROM_REG_LOCATIONS__ 1F2021
140 
141 /* General Timer/Counter Control Register */
142 #define GTCCR _SFR_IO8(0x23)
143 
144 /* Timer/Counter Control Register A */
145 #define TCCR0A _SFR_IO8(0x24)
146 
147 /* Timer/Counter Register */
148 #define TCNT0 _SFR_IO8(0x26)
149 
150 /* Output Compare Register A */
151 #define OCR0A _SFR_IO8(0x27)
152 
153 /* General Purpose I/O Register 1 */
154 #define GPIOR1 _SFR_IO8(0x2A)
155 
156 /* General Purpose I/O Register 2 */
157 #define GPIOR2 _SFR_IO8(0x2B)
158 
159 /* SPI Control Register */
160 #define SPCR _SFR_IO8(0x2C)
161 
162 /* SPI Status Register */
163 #define SPSR _SFR_IO8(0x2D)
164 
165 /* SPI Data Register */
166 #define SPDR _SFR_IO8(0x2E)
167 
168 /* Analog Comperator Control and Status Register */
169 #define ACSR _SFR_IO8(0x30)
170 
171 /* On-chip Debug Register */
172 #define OCDR _SFR_IO8(0x31)
173 
174 /* Sleep Mode Control Register */
175 #define SMCR _SFR_IO8(0x33)
176 
177 /* MCU Status Register */
178 #define MCUSR _SFR_IO8(0x34)
179 
180 /* MCU Control Rgeister */
181 #define MCUCR _SFR_IO8(0x35)
182 
183 /* Store Program Memory Control and Status Register */
184 #define SPMCSR _SFR_IO8(0x37)
185 
186 /* Watchdog Timer Control Register */
187 #define WDTCR _SFR_MEM8(0x60)
188 
189 /* Clock Prescale Register */
190 #define CLKPR _SFR_MEM8(0x61)
191 
192 #define PRR _SFR_MEM8(0x64)
193 #define PRADC 0
194 #define PRUSART0 1
195 #define PRSPI 2
196 #define PRTIM1 3
197 #define PRLCD 4
198 
199 /* Oscillator Calibration Register */
200 #define OSCCAL _SFR_MEM8(0x66)
201 
202 /* External Interrupt Control Register A */
203 #define EICRA _SFR_MEM8(0x69)
204 
205 /* Pin Change Mask Register */
206 #define PCMSK _SFR_MEM16(0x6B)
207 #define PCMSK0 _SFR_MEM8(0x6B)
208 #define PCMSK1 _SFR_MEM8(0x6C)
209 
210 /* Timer/Counter 0 Interrupt Mask Register */
211 #define TIMSK0 _SFR_MEM8(0x6E)
212 
213 /* Timer/Counter 1 Interrupt Mask Register */
214 #define TIMSK1 _SFR_MEM8(0x6F)
215 
216 /* Timer/Counter 2 Interrupt Mask Register */
217 #define TIMSK2 _SFR_MEM8(0x70)
218 
219 /* ADC Data Register */
220 #ifndef __ASSEMBLER__
221 #define ADC _SFR_MEM16(0x78)
222 #endif
223 #define ADCW _SFR_MEM16(0x78)
224 #define ADCL _SFR_MEM8(0x78)
225 #define ADCH _SFR_MEM8(0x79)
226 
227 /* ADC Control and Status Register A */
228 #define ADCSRA _SFR_MEM8(0x7A)
229 
230 /* ADC Control and Status Register B */
231 #define ADCSRB _SFR_MEM8(0x7B)
232 
233 /* ADC Multiplex Selection Register */
234 #define ADMUX _SFR_MEM8(0x7C)
235 
236 /* NOTE: DIDR0 and DIDR1 are swapped in the register summary of the data sheet
237  (2514D-AVR-01/03), but seem to be correct in the discussions of the
238  registers. */
239 
240 /* Digital Input Disable Register 0 */
241 #define DIDR0 _SFR_MEM8(0x7E)
242 
243 /* Digital Input Disable Register 1 */
244 #define DIDR1 _SFR_MEM8(0x7F)
245 
246 /* Timer/Counter1 Control Register A */
247 #define TCCR1A _SFR_MEM8(0x80)
248 
249 /* Timer/Counter1 Control Register B */
250 #define TCCR1B _SFR_MEM8(0x81)
251 
252 /* Timer/Counter1 Control Register C */
253 #define TCCR1C _SFR_MEM8(0x82)
254 
255 /* Timer/Counter1 Register */
256 #define TCNT1 _SFR_MEM16(0x84)
257 #define TCNT1L _SFR_MEM8(0x84)
258 #define TCNT1H _SFR_MEM8(0x85)
259 
260 /* Timer/Counter1 Input Capture Register */
261 #define ICR1 _SFR_MEM16(0x86)
262 #define ICR1L _SFR_MEM8(0x86)
263 #define ICR1H _SFR_MEM8(0x87)
264 
265 /* Timer/Counter1 Output Compare Register A */
266 #define OCR1A _SFR_MEM16(0x88)
267 #define OCR1AL _SFR_MEM8(0x88)
268 #define OCR1AH _SFR_MEM8(0x89)
269 
270 /* Timer/Counter1 Output Compare Registare B */
271 #define OCR1B _SFR_MEM16(0x8A)
272 #define OCR1BL _SFR_MEM8(0x8A)
273 #define OCR1BH _SFR_MEM8(0x8B)
274 
275 /* Timer/Counter2 Control Register A */
276 #define TCCR2A _SFR_MEM8(0xB0)
277 
278 /* Timer/Counter2 Register */
279 #define TCNT2 _SFR_MEM8(0xB2)
280 
281 /* Timer/Counter2 Output Compare Register */
282 #define OCR2A _SFR_MEM8(0xB3)
283 
284 /* Asynchronous Status Register */
285 #define ASSR _SFR_MEM8(0xB6)
286 
287 /* USI Control Register */
288 #define USICR _SFR_MEM8(0xB8)
289 
290 /* USI Status Register */
291 #define USISR _SFR_MEM8(0xB9)
292 
293 /* USI Data Register */
294 #define USIDR _SFR_MEM8(0xBA)
295 
296 /* USART0 Control and Status Register A */
297 #define UCSRA _SFR_MEM8(0xC0)
298 
299 /* USART0 Control and Status Register B */
300 #define UCSRB _SFR_MEM8(0xC1)
301 
302 /* USART0 Control and Status Register C */
303 #define UCSRC _SFR_MEM8(0xC2)
304 
305 /* USART0 Baud Rate Register */
306 #define UBRR _SFR_MEM16(0xC4)
307 #define UBRRL _SFR_MEM8(0xC4)
308 #define UBRRH _SFR_MEM8(0xC5)
309 
310 /* USART0 I/O Data Register */
311 #define UDR _SFR_MEM8(0xC6)
312 
313 /* LCD Control and Status Register A */
314 #define LCDCRA _SFR_MEM8(0xE4)
315 
316 /* LCD Control and Status Register B */
317 #define LCDCRB _SFR_MEM8(0xE5)
318 
319 /* LCD Frame Rate Register */
320 #define LCDFRR _SFR_MEM8(0xE6)
321 
322 /* LCD Contrast Control Register */
323 #define LCDCCR _SFR_MEM8(0xE7)
324 
325 /* LCD Memory mapping */
326 #define LCDDR0 _SFR_MEM8(0xEC)
327 #define LCDDR1 _SFR_MEM8(0xED)
328 #define LCDDR2 _SFR_MEM8(0xEE)
329 #define LCDDR3 _SFR_MEM8(0xEF)
330 #define LCDDR5 _SFR_MEM8(0xF1)
331 #define LCDDR6 _SFR_MEM8(0xF2)
332 #define LCDDR7 _SFR_MEM8(0xF3)
333 #define LCDDR8 _SFR_MEM8(0xF4)
334 #define LCDDR10 _SFR_MEM8(0xF6)
335 #define LCDDR11 _SFR_MEM8(0xF7)
336 #define LCDDR12 _SFR_MEM8(0xF8)
337 #define LCDDR13 _SFR_MEM8(0xF9)
338 #define LCDDR15 _SFR_MEM8(0xFB)
339 #define LCDDR16 _SFR_MEM8(0xFC)
340 #define LCDDR17 _SFR_MEM8(0xFD)
341 #define LCDDR18 _SFR_MEM8(0xFE)
342 
343 /* Interrupt vectors */
344 
345 /* External Interrupt Request 0 */
346 #define INT0_vect _VECTOR(1)
347 #define SIG_INTERRUPT0 _VECTOR(1)
348 
349 /* Pin Change Interrupt Request 0 */
350 #define PCINT0_vect _VECTOR(2)
351 #define SIG_PIN_CHANGE0 _VECTOR(2)
352 
353 /* Pin Change Interrupt Request 1 */
354 #define PCINT1_vect _VECTOR(3)
355 #define SIG_PIN_CHANGE1 _VECTOR(3)
356 
357 /* Timer/Counter2 Compare Match */
358 #define TIMER2_COMP_vect _VECTOR(4)
359 #define SIG_OUTPUT_COMPARE2 _VECTOR(4)
360 
361 /* Timer/Counter2 Overflow */
362 #define TIMER2_OVF_vect _VECTOR(5)
363 #define SIG_OVERFLOW2 _VECTOR(5)
364 
365 /* Timer/Counter1 Capture Event */
366 #define TIMER1_CAPT_vect _VECTOR(6)
367 #define SIG_INPUT_CAPTURE1 _VECTOR(6)
368 
369 /* Timer/Counter1 Compare Match A */
370 #define TIMER1_COMPA_vect _VECTOR(7)
371 #define SIG_OUTPUT_COMPARE1A _VECTOR(7)
372 
373 /* Timer/Counter Compare Match B */
374 #define TIMER1_COMPB_vect _VECTOR(8)
375 #define SIG_OUTPUT_COMPARE1B _VECTOR(8)
376 
377 /* Timer/Counter1 Overflow */
378 #define TIMER1_OVF_vect _VECTOR(9)
379 #define SIG_OVERFLOW1 _VECTOR(9)
380 
381 /* Timer/Counter0 Compare Match */
382 #define TIMER0_COMP_vect _VECTOR(10)
383 #define SIG_OUTPUT_COMPARE0 _VECTOR(10)
384 
385 /* Timer/Counter0 Overflow */
386 #define TIMER0_OVF_vect _VECTOR(11)
387 #define SIG_OVERFLOW0 _VECTOR(11)
388 
389 /* SPI Serial Transfer Complete */
390 #define SPI_STC_vect _VECTOR(12)
391 #define SIG_SPI _VECTOR(12)
392 
393 /* USART0, Rx Complete */
394 #define USART0_RX_vect _VECTOR(13)
395 #define SIG_USART_RECV _VECTOR(13)
396 
397 /* USART0 Data register Empty */
398 #define USART0_UDRE_vect _VECTOR(14)
399 #define SIG_USART_DATA _VECTOR(14)
400 
401 /* USART0, Tx Complete */
402 #define USART0_TX_vect _VECTOR(15)
403 #define SIG_USART_TRANS _VECTOR(15)
404 
405 /* USI Start Condition */
406 #define USI_START_vect _VECTOR(16)
407 #define SIG_USI_START _VECTOR(16)
408 
409 /* USI Overflow */
410 #define USI_OVERFLOW_vect _VECTOR(17)
411 #define SIG_USI_OVERFLOW _VECTOR(17)
412 
413 /* Analog Comparator */
414 #define ANALOG_COMP_vect _VECTOR(18)
415 #define SIG_COMPARATOR _VECTOR(18)
416 
417 /* ADC Conversion Complete */
418 #define ADC_vect _VECTOR(19)
419 #define SIG_ADC _VECTOR(19)
420 
421 /* EEPROM Ready */
422 #define EE_READY_vect _VECTOR(20)
423 #define SIG_EEPROM_READY _VECTOR(20)
424 
425 /* Store Program Memory Read */
426 #define SPM_READY_vect _VECTOR(21)
427 #define SIG_SPM_READY _VECTOR(21)
428 
429 /* LCD Start of Frame */
430 #define LCD_vect _VECTOR(22)
431 #define SIG_LCD _VECTOR(22)
432 
433 #define _VECTORS_SIZE 92
434 
435 /* Bit numbers */
436 
437 /*
438  PA7 = SEG3
439  PA6 = SEG2
440  PA5 = SEG1
441  PA4 = SEG0
442  PA3 = COM3
443  PA2 = COM2
444  PA1 = COM1
445  PA0 = COM0
446 */
447 
448 /* PORTA */
449 #define PA7 7
450 #define PA6 6
451 #define PA5 5
452 #define PA4 4
453 #define PA3 3
454 #define PA2 2
455 #define PA1 1
456 #define PA0 0
457 
458 /* DDRA */
459 #define DDA7 7
460 #define DDA6 6
461 #define DDA5 5
462 #define DDA4 4
463 #define DDA3 3
464 #define DDA2 2
465 #define DDA1 1
466 #define DDA0 0
467 
468 /* PINA */
469 #define PINA7 7
470 #define PINA6 6
471 #define PINA5 5
472 #define PINA4 4
473 #define PINA3 3
474 #define PINA2 2
475 #define PINA1 1
476 #define PINA0 0
477 
478 /*
479  PB7 = OC2A / PCINT15
480  PB6 = OC1B / PCINT14
481  PB5 = OC1A / PCINT13
482  PB4 = OC0A / PCINT12
483  PB3 = MISO / PCINT11
484  PB2 = MOSI / PCINT10
485  PB1 = SCK / PCINT9
486  PB0 = SS# / PCINT8
487  */
488 
489 /* PORTB */
490 #define PB7 7
491 #define PB6 6
492 #define PB5 5
493 #define PB4 4
494 #define PB3 3
495 #define PB2 2
496 #define PB1 1
497 #define PB0 0
498 
499 /* DDRB */
500 #define DDB7 7
501 #define DDB6 6
502 #define DDB5 5
503 #define DDB4 4
504 #define DDB3 3
505 #define DDB2 2
506 #define DDB1 1
507 #define DDB0 0
508 
509 /* PINB */
510 #define PINB7 7
511 #define PINB6 6
512 #define PINB5 5
513 #define PINB4 4
514 #define PINB3 3
515 #define PINB2 2
516 #define PINB1 1
517 #define PINB0 0
518 
519 /*
520  PC7 = SEG5
521  PC6 = SEG6
522  PC5 = SEG7
523  PC4 = SEG8
524  PC3 = SEG9
525  PC2 = SEG10
526  PC1 = SEG11
527  PC0 = SEG12
528 */
529 
530 /* PORTC */
531 #define PC7 7
532 #define PC6 6
533 #define PC5 5
534 #define PC4 4
535 #define PC3 3
536 #define PC2 2
537 #define PC1 1
538 #define PC0 0
539 
540 /* DDRC */
541 #define DDC7 7
542 #define DDC6 6
543 #define DDC5 5
544 #define DDC4 4
545 #define DDC3 3
546 #define DDC2 2
547 #define DDC1 1
548 #define DDC0 0
549 
550 /* PINC */
551 #define PINC7 7
552 #define PINC6 6
553 #define PINC5 5
554 #define PINC4 4
555 #define PINC3 3
556 #define PINC2 2
557 #define PINC1 1
558 #define PINC0 0
559 
560 /*
561  PD7 = SEG15
562  PD6 = SEG16
563  PD5 = SEG17
564  PD4 = SEG18
565  PD3 = SEG19
566  PD2 = SEG20
567  PD1 = INT0 / SEG21
568  PD0 = ICP / SEG22
569  */
570 
571 /* PORTD */
572 #define PD7 7
573 #define PD6 6
574 #define PD5 5
575 #define PD4 4
576 #define PD3 3
577 #define PD2 2
578 #define PD1 1
579 #define PD0 0
580 
581 /* DDRD */
582 #define DDD7 7
583 #define DDD6 6
584 #define DDD5 5
585 #define DDD4 4
586 #define DDD3 3
587 #define DDD2 2
588 #define DDD1 1
589 #define DDD0 0
590 
591 /* PIND */
592 #define PIND7 7
593 #define PIND6 6
594 #define PIND5 5
595 #define PIND4 4
596 #define PIND3 3
597 #define PIND2 2
598 #define PIND1 1
599 #define PIND0 0
600 
601 /*
602  PE7 = CLK0 / PCINT7
603  PE6 = DO / PCINT6
604  PE5 = DI / SDA / PCINT5
605  PE4 = USCK / SCL / PCINT4
606  PE3 = AIN1 / PCINT3
607  PE2 = XCK / AIN0 / PCINT2
608  PE1 = TXD / PCINT1
609  PE0 = RXD / PCINT0
610  */
611 
612 /* PORTE */
613 #define PE7 7
614 #define PE6 6
615 #define PE5 5
616 #define PE4 4
617 #define PE3 3
618 #define PE2 2
619 #define PE1 1
620 #define PE0 0
621 
622 /* DDRE */
623 #define DDE7 7
624 #define DDE6 6
625 #define DDE5 5
626 #define DDE4 4
627 #define DDE3 3
628 #define DDE2 2
629 #define DDE1 1
630 #define DDE0 0
631 
632 /* PINE */
633 #define PINE7 7
634 #define PINE6 6
635 #define PINE5 5
636 #define PINE4 4
637 #define PINE3 3
638 #define PINE2 2
639 #define PINE1 1
640 #define PINE0 0
641 
642 /*
643  PF7 = ADC7 / TDI
644  PF6 = ADC6 / TDO
645  PF5 = ADC5 / TMS
646  PF4 = ADC4 / TCK
647  PF3 = ADC3
648  PF2 = ADC2
649  PF1 = ADC1
650  PF0 = ADC0
651  */
652 
653 /* PORTF */
654 #define PF7 7
655 #define PF6 6
656 #define PF5 5
657 #define PF4 4
658 #define PF3 3
659 #define PF2 2
660 #define PF1 1
661 #define PF0 0
662 
663 /* DDRF */
664 #define DDF7 7
665 #define DDF6 6
666 #define DDF5 5
667 #define DDF4 4
668 #define DDF3 3
669 #define DDF2 2
670 #define DDF1 1
671 #define DDF0 0
672 
673 /* PINF */
674 #define PINF7 7
675 #define PINF6 6
676 #define PINF5 5
677 #define PINF4 4
678 #define PINF3 3
679 #define PINF2 2
680 #define PINF1 1
681 #define PINF0 0
682 
683 /*
684  PG5 = RESET#
685  PG4 = T0 / SEG23
686  PG3 = T1 / SEG24
687  PG2 = SEG4
688  PG1 = SEG13
689  PG0 = SEG14
690  */
691 
692 /* PORTG */
693 #define PG4 4
694 #define PG3 3
695 #define PG2 2
696 #define PG1 1
697 #define PG0 0
698 
699 /* DDRG */
700 #define DDG4 4
701 #define DDG3 3
702 #define DDG2 2
703 #define DDG1 1
704 #define DDG0 0
705 
706 /* PING */
707 #define PING5 5
708 #define PING4 4
709 #define PING3 3
710 #define PING2 2
711 #define PING1 1
712 #define PING0 0
713 
714 /* TIFR0 */
715 #define OCF0A 1
716 #define TOV0 0
717 
718 /* TIFR1 */
719 #define ICF1 5
720 #define OCF1B 2
721 #define OCF1A 1
722 #define TOV1 0
723 
724 /* TIFR2 */
725 #define OCF2A 1
726 #define TOV2 0
727 
728 /* EIFR */
729 #define PCIF1 7
730 #define PCIF0 6
731 #define INTF0 0
732 
733 /* EIMSK */
734 #define PCIE1 7
735 #define PCIE0 6
736 #define INT0 0
737 
738 /* EECR */
739 #define EERIE 3
740 #define EEMWE 2
741 #define EEWE 1
742 #define EERE 0
743 
744 /* GTCCR */
745 #define TSM 7
746 #define PSR2 1
747 #define PSR10 0
748 
749 /* TCCR0A */
750 #define FOC0A 7
751 #define WGM00 6
752 #define COM0A1 5
753 #define COM0A0 4
754 #define WGM01 3
755 #define CS02 2
756 #define CS01 1
757 #define CS00 0
758 
759 /* SPCR */
760 #define SPIE 7
761 #define SPE 6
762 #define DORD 5
763 #define MSTR 4
764 #define CPOL 3
765 #define CPHA 2
766 #define SPR1 1
767 #define SPR0 0
768 
769 /* SPSR */
770 #define SPIF 7
771 #define WCOL 6
772 #define SPI2X 0
773 
774 /* ACSR */
775 #define ACD 7
776 #define ACBG 6
777 #define ACO 5
778 #define ACI 4
779 #define ACIE 3
780 #define ACIC 2
781 #define ACIS1 1
782 #define ACIS0 0
783 
784 /* OCDR */
785 #define IDRD 7
786 #define OCD 7
787 #define OCDR6 6
788 #define OCDR5 5
789 #define OCDR4 4
790 #define OCDR3 3
791 #define OCDR2 2
792 #define OCDR1 1
793 #define OCDR0 0
794 
795 /* SMCR */
796 #define SM2 3
797 #define SM1 2
798 #define SM0 1
799 #define SE 0
800 
801 /* MCUSR */
802 #define JTRF 4
803 #define WDRF 3
804 #define BORF 2
805 #define EXTRF 1
806 #define PORF 0
807 
808 /* MCUCR */
809 #define JTD 7
810 #define PUD 4
811 #define IVSEL 1
812 #define IVCE 0
813 
814 /* SPMCSR */
815 #define SPMIE 7
816 #define RWWSB 6
817 #define RWWSRE 4
818 #define BLBSET 3
819 #define PGWRT 2
820 #define PGERS 1
821 #define SPMEN 0
822 
823 /* WDTCR */
824 #define WDCE 4
825 #define WDE 3
826 #define WDP2 2
827 #define WDP1 1
828 #define WDP0 0
829 
830 /* CLKPR */
831 #define CLKPCE 7
832 #define CLKPS3 3
833 #define CLKPS2 2
834 #define CLKPS1 1
835 #define CLKPS0 0
836 
837 /* EICRA */
838 #define ISC01 1
839 #define ISC00 0
840 
841 /* PCMSK0 */
842 #define PCINT7 7
843 #define PCINT6 6
844 #define PCINT5 5
845 #define PCINT4 4
846 #define PCINT3 3
847 #define PCINT2 2
848 #define PCINT1 1
849 #define PCINT0 0
850 
851 /* PCMSK1 */
852 #define PCINT15 7
853 #define PCINT14 6
854 #define PCINT13 5
855 #define PCINT12 4
856 #define PCINT11 3
857 #define PCINT10 2
858 #define PCINT9 1
859 #define PCINT8 0
860 
861 /* TIMSK0 */
862 #define OCIE0A 1
863 #define TOIE0 0
864 
865 /* TIMSK1 */
866 #define ICIE1 5
867 #define OCIE1B 2
868 #define OCIE1A 1
869 #define TOIE1 0
870 
871 /* TIMSK2 */
872 #define OCIE2A 1
873 #define TOIE2 0
874 
875 /* ADCSRA */
876 #define ADEN 7
877 #define ADSC 6
878 #define ADATE 5
879 #define ADIF 4
880 #define ADIE 3
881 #define ADPS2 2
882 #define ADPS1 1
883 #define ADPS0 0
884 
885 /* ADCSRB */
886 #define ACME 6
887 #define ADTS2 2
888 #define ADTS1 1
889 #define ADTS0 0
890 
891 /* ADMUX */
892 #define REFS1 7
893 #define REFS0 6
894 #define ADLAR 5
895 #define MUX4 4
896 #define MUX3 3
897 #define MUX2 2
898 #define MUX1 1
899 #define MUX0 0
900 
901 /* DIDR1 */
902 #define AIN1D 1
903 #define AIN0D 0
904 
905 /* DIDR0 */
906 #define ADC7D 7
907 #define ADC6D 6
908 #define ADC5D 5
909 #define ADC4D 4
910 #define ADC3D 3
911 #define ADC2D 2
912 #define ADC1D 1
913 #define ADC0D 0
914 
915 /* TCCR1A */
916 #define COM1A1 7
917 #define COM1A0 6
918 #define COM1B1 5
919 #define COM1B0 4
920 #define WGM11 1
921 #define WGM10 0
922 
923 /* TCCR1B */
924 #define ICNC1 7
925 #define ICES1 6
926 #define WGM13 4
927 #define WGM12 3
928 #define CS12 2
929 #define CS11 1
930 #define CS10 0
931 
932 /* TCCR1C */
933 #define FOC1A 7
934 #define FOC1B 6
935 
936 /* TCCR2A */
937 #define FOC2A 7
938 #define WGM20 6
939 #define COM2A1 5
940 #define COM2A0 4
941 #define WGM21 3
942 #define CS22 2
943 #define CS21 1
944 #define CS20 0
945 
946 /* ASSR */
947 #define EXCLK 4
948 #define AS2 3
949 #define TCN2UB 2
950 #define OCR2UB 1
951 #define TCR2UB 0
952 
953 /* USICR */
954 #define USISIE 7
955 #define USIOIE 6
956 #define USIWM1 5
957 #define USIWM0 4
958 #define USICS1 3
959 #define USICS0 2
960 #define USICLK 1
961 #define USITC 0
962 
963 /* USISR */
964 #define USISIF 7
965 #define USIOIF 6
966 #define USIPF 5
967 #define USIDC 4
968 #define USICNT3 3
969 #define USICNT2 2
970 #define USICNT1 1
971 #define USICNT0 0
972 
973 /* UCSRA */
974 #define RXC 7
975 #define TXC 6
976 #define UDRE 5
977 #define FE 4
978 #define DOR 3
979 #define UPE 2
980 #define U2X 1
981 #define MPCM 0
982 
983 /* UCSRB */
984 #define RXCIE 7
985 #define TXCIE 6
986 #define UDRIE 5
987 #define RXEN 4
988 #define TXEN 3
989 #define UCSZ2 2
990 #define RXB8 1
991 #define TXB8 0
992 
993 /* UCSRC */
994 #define UMSEL 6
995 #define UPM1 5
996 #define UPM0 4
997 #define USBS 3
998 #define UCSZ1 2
999 #define UCSZ0 1
1000 #define UCPOL 0
1001 
1002 /* LCDCRA */
1003 #define LCDEN 7
1004 #define LCDAB 6
1005 #define LCDIF 4
1006 #define LCDIE 3
1007 #define LCDBD 2 /* Only in Rev. F */
1008 #define LCDCCD 1 /* Only in Rev. F */
1009 #define LCDBL 0
1010 
1011 /* LCDCRB */
1012 #define LCDCS 7
1013 #define LCD2B 6
1014 #define LCDMUX1 5
1015 #define LCDMUX0 4
1016 #define LCDPM2 2
1017 #define LCDPM1 1
1018 #define LCDPM0 0
1019 
1020 /* LCDFRR */
1021 #define LCDPS2 6
1022 #define LCDPS1 5
1023 #define LCDPS0 4
1024 #define LCDCD2 2
1025 #define LCDCD1 1
1026 #define LCDCD0 0
1027 
1028 /* LCDCCR */
1029 #define LCDDC2 7
1030 #define LCDDC1 6
1031 #define LCDDC0 5
1032 #define LCDMDT 4 /* Only in Rev. F */
1033 #define LCDCC3 3
1034 #define LCDCC2 2
1035 #define LCDCC1 1
1036 #define LCDCC0 0
1037 
1038 /* LCDDR0-18 */
1039 #define SEG24 0
1040 
1041 #define SEG23 7
1042 #define SEG22 6
1043 #define SEG21 5
1044 #define SEG20 4
1045 #define SEG19 3
1046 #define SEG18 2
1047 #define SEG17 1
1048 #define SEG16 0
1049 
1050 #define SEG15 7
1051 #define SEG14 6
1052 #define SEG13 5
1053 #define SEG12 4
1054 #define SEG11 3
1055 #define SEG10 2
1056 #define SEG9 1
1057 #define SEG8 0
1058 
1059 #define SEG7 7
1060 #define SEG6 6
1061 #define SEG5 5
1062 #define SEG4 4
1063 #define SEG3 3
1064 #define SEG2 2
1065 #define SEG1 1
1066 #define SEG0 0
1067 
1068 /* Constants */
1069 #define SPM_PAGESIZE 128
1070 #define RAMEND 0x4FF
1071 #define XRAMEND RAMEND
1072 #define E2END 0x1FF
1073 #define E2PAGESIZE 4
1074 #define FLASHEND 0x3FFF
1075 
1076 
1077 /* Fuses */
1078 
1079 #define FUSE_MEMORY_SIZE 3
1080 
1081 /* Low Fuse Byte */
1082 #define FUSE_CKSEL0 (unsigned char)~_BV(0)
1083 #define FUSE_CKSEL1 (unsigned char)~_BV(1)
1084 #define FUSE_CKSEL2 (unsigned char)~_BV(2)
1085 #define FUSE_CKSEL3 (unsigned char)~_BV(3)
1086 #define FUSE_SUT0 (unsigned char)~_BV(4)
1087 #define FUSE_SUT1 (unsigned char)~_BV(5)
1088 #define FUSE_CKOUT (unsigned char)~_BV(6)
1089 #define FUSE_CKDIV8 (unsigned char)~_BV(7)
1090 #define LFUSE_DEFAULT (FUSE_CKSEL0 & FUSE_CKSEL2 & FUSE_CKSEL3 & FUSE_SUT0 & FUSE_CKDIV8)
1091 
1092 /* High Fuse Byte */
1093 #define FUSE_BOOTRST (unsigned char)~_BV(0)
1094 #define FUSE_BOOTSZ0 (unsigned char)~_BV(1)
1095 #define FUSE_BOOTSZ1 (unsigned char)~_BV(2)
1096 #define FUSE_EESAVE (unsigned char)~_BV(3)
1097 #define FUSE_WDTON (unsigned char)~_BV(4)
1098 #define FUSE_SPIEN (unsigned char)~_BV(5)
1099 #define FUSE_JTAGEN (unsigned char)~_BV(6)
1100 #define FUSE_OCDEN (unsigned char)~_BV(7)
1101 #define HFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1 & FUSE_SPIEN & FUSE_JTAGEN)
1102 
1103 /* Extended Fuse Byte */
1104 #define FUSE_BODLEVEL0 (unsigned char)~_BV(1)
1105 #define FUSE_BODLEVEL1 (unsigned char)~_BV(2)
1106 #define FUSE_BODLEVEL2 (unsigned char)~_BV(3)
1107 #define EFUSE_DEFAULT (0xFF)
1108 
1109 
1110 /* Lock Bits */
1111 #define __LOCK_BITS_EXIST
1112 #define __BOOT_LOCK_BITS_0_EXIST
1113 #define __BOOT_LOCK_BITS_1_EXIST
1114 
1115 
1116 /* Signature */
1117 #define SIGNATURE_0 0x1E
1118 #define SIGNATURE_1 0x94
1119 #define SIGNATURE_2 0x05
1120 
1123 #endif /* _AVR_IOM169_H_ */