RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
io4414.h
Go to the documentation of this file.
1
9
/* Copyright (c) 2002, Marek Michalkiewicz
10
All rights reserved.
11
12
Redistribution and use in source and binary forms, with or without
13
modification, are permitted provided that the following conditions are met:
14
15
* Redistributions of source code must retain the above copyright
16
notice, this list of conditions and the following disclaimer.
17
18
* Redistributions in binary form must reproduce the above copyright
19
notice, this list of conditions and the following disclaimer in
20
the documentation and/or other materials provided with the
21
distribution.
22
23
* Neither the name of the copyright holders nor the names of
24
contributors may be used to endorse or promote products derived
25
from this software without specific prior written permission.
26
27
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
28
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
29
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
30
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
31
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37
POSSIBILITY OF SUCH DAMAGE. */
38
39
40
/* avr/io4414.h - definitions for AT90S4414 */
41
42
#ifndef _AVR_IO4414_H_
43
#define _AVR_IO4414_H_ 1
44
45
/* This file should only be included from <avr/io.h>, never directly. */
46
47
#ifndef _AVR_IO_H_
48
# error "Include <avr/io.h> instead of this file."
49
#endif
50
51
#ifndef _AVR_IOXXX_H_
52
# define _AVR_IOXXX_H_ "io4414.h"
53
#else
54
# error "Attempt to include more than one <avr/ioXXX.h> file."
55
#endif
56
65
/* I/O registers */
66
67
/* Analog Comparator Control and Status Register */
68
#define ACSR _SFR_IO8(0x08)
69
70
/* UART Baud Rate Register */
71
#define UBRR _SFR_IO8(0x09)
72
73
/* UART Control Register */
74
#define UCR _SFR_IO8(0x0A)
75
76
/* UART Status Register */
77
#define USR _SFR_IO8(0x0B)
78
79
/* UART I/O Data Register */
80
#define UDR _SFR_IO8(0x0C)
81
82
/* SPI Control Register */
83
#define SPCR _SFR_IO8(0x0D)
84
85
/* SPI Status Register */
86
#define SPSR _SFR_IO8(0x0E)
87
88
/* SPI I/O Data Register */
89
#define SPDR _SFR_IO8(0x0F)
90
91
/* Input Pins, Port D */
92
#define PIND _SFR_IO8(0x10)
93
94
/* Data Direction Register, Port D */
95
#define DDRD _SFR_IO8(0x11)
96
97
/* Data Register, Port D */
98
#define PORTD _SFR_IO8(0x12)
99
100
/* Input Pins, Port C */
101
#define PINC _SFR_IO8(0x13)
102
103
/* Data Direction Register, Port C */
104
#define DDRC _SFR_IO8(0x14)
105
106
/* Data Register, Port C */
107
#define PORTC _SFR_IO8(0x15)
108
109
/* Input Pins, Port B */
110
#define PINB _SFR_IO8(0x16)
111
112
/* Data Direction Register, Port B */
113
#define DDRB _SFR_IO8(0x17)
114
115
/* Data Register, Port B */
116
#define PORTB _SFR_IO8(0x18)
117
118
/* Input Pins, Port A */
119
#define PINA _SFR_IO8(0x19)
120
121
/* Data Direction Register, Port A */
122
#define DDRA _SFR_IO8(0x1A)
123
124
/* Data Register, Port A */
125
#define PORTA _SFR_IO8(0x1B)
126
127
/* EEPROM Control Register */
128
#define EECR _SFR_IO8(0x1C)
129
130
/* EEPROM Data Register */
131
#define EEDR _SFR_IO8(0x1D)
132
133
/* EEPROM Address Register */
134
#define EEAR _SFR_IO8(0x1E)
135
#define EEARL _SFR_IO8(0x1E)
136
137
/* Watchdog Timer Control Register */
138
#define WDTCR _SFR_IO8(0x21)
139
140
/* T/C 1 Input Capture Register */
141
#define ICR1 _SFR_IO16(0x24)
142
#define ICR1L _SFR_IO8(0x24)
143
#define ICR1H _SFR_IO8(0x25)
144
145
/* Timer/Counter1 Output Compare Register B */
146
#define OCR1B _SFR_IO16(0x28)
147
#define OCR1BL _SFR_IO8(0x28)
148
#define OCR1BH _SFR_IO8(0x29)
149
150
/* Timer/Counter1 Output Compare Register A */
151
#define OCR1A _SFR_IO16(0x2A)
152
#define OCR1AL _SFR_IO8(0x2A)
153
#define OCR1AH _SFR_IO8(0x2B)
154
155
/* Timer/Counter 1 */
156
#define TCNT1 _SFR_IO16(0x2C)
157
#define TCNT1L _SFR_IO8(0x2C)
158
#define TCNT1H _SFR_IO8(0x2D)
159
160
/* Timer/Counter 1 Control and Status Register */
161
#define TCCR1B _SFR_IO8(0x2E)
162
163
/* Timer/Counter 1 Control Register */
164
#define TCCR1A _SFR_IO8(0x2F)
165
166
/* Timer/Counter 0 */
167
#define TCNT0 _SFR_IO8(0x32)
168
169
/* Timer/Counter 0 Control Register */
170
#define TCCR0 _SFR_IO8(0x33)
171
172
/* MCU general Control Register */
173
#define MCUCR _SFR_IO8(0x35)
174
175
/* Timer/Counter Interrupt Flag register */
176
#define TIFR _SFR_IO8(0x38)
177
178
/* Timer/Counter Interrupt MaSK register */
179
#define TIMSK _SFR_IO8(0x39)
180
181
/* General Interrupt Flag Register */
182
#define GIFR _SFR_IO8(0x3A)
183
184
/* General Interrupt MaSK register */
185
#define GIMSK _SFR_IO8(0x3B)
186
187
/* 0x3C..0x3D SP */
188
189
/* 0x3F SREG */
190
191
/* Interrupt vectors */
192
193
/* External Interrupt Request 0 */
194
#define INT0_vect _VECTOR(1)
195
#define SIG_INTERRUPT0 _VECTOR(1)
196
197
/* External Interrupt Request 1 */
198
#define INT1_vect _VECTOR(2)
199
#define SIG_INTERRUPT1 _VECTOR(2)
200
201
/* Timer/Counter Capture Event */
202
#define TIMER1_CAPT_vect _VECTOR(3)
203
#define SIG_INPUT_CAPTURE1 _VECTOR(3)
204
205
/* Timer/Counter1 Compare Match A */
206
#define TIMER1_COMPA_vect _VECTOR(4)
207
#define SIG_OUTPUT_COMPARE1A _VECTOR(4)
208
209
/* Timer/Counter1 Compare MatchB */
210
#define TIMER1_COMPB_vect _VECTOR(5)
211
#define SIG_OUTPUT_COMPARE1B _VECTOR(5)
212
213
/* Timer/Counter1 Overflow */
214
#define TIMER1_OVF_vect _VECTOR(6)
215
#define SIG_OVERFLOW1 _VECTOR(6)
216
217
/* Timer/Counter0 Overflow */
218
#define TIMER0_OVF_vect _VECTOR(7)
219
#define SIG_OVERFLOW0 _VECTOR(7)
220
221
/* Serial Transfer Complete */
222
#define SPI_STC_vect _VECTOR(8)
223
#define SIG_SPI _VECTOR(8)
224
225
/* UART, Rx Complete */
226
#define UART_RX_vect _VECTOR(9)
227
#define SIG_UART_RECV _VECTOR(9)
228
229
/* UART Data Register Empty */
230
#define UART_UDRE_vect _VECTOR(10)
231
#define SIG_UART_DATA _VECTOR(10)
232
233
/* UART, Tx Complete */
234
#define UART_TX_vect _VECTOR(11)
235
#define SIG_UART_TRANS _VECTOR(11)
236
237
/* Analog Comparator */
238
#define ANA_COMP_vect _VECTOR(12)
239
#define SIG_COMPARATOR _VECTOR(12)
240
241
#define _VECTORS_SIZE 26
242
243
/*
244
The Register Bit names are represented by their bit number (0-7).
245
*/
246
247
/* General Interrupt MaSK register */
248
#define INT1 7
249
#define INT0 6
250
251
/* General Interrupt Flag Register */
252
#define INTF1 7
253
#define INTF0 6
254
255
/* Timer/Counter Interrupt MaSK register */
256
#define TOIE1 7
257
#define OCIE1A 6
258
#define OCIE1B 5
259
#define TICIE1 3
260
#define TOIE0 1
261
262
/* Timer/Counter Interrupt Flag register */
263
#define TOV1 7
264
#define OCF1A 6
265
#define OCF1B 5
266
#define ICF1 3
267
#define TOV0 1
268
269
/* MCU general Control Register */
270
#define SRE 7
271
#define SRW 6
272
#define SE 5
273
#define SM 4
274
#define ISC11 3
275
#define ISC10 2
276
#define ISC01 1
277
#define ISC00 0
278
279
/* Timer/Counter 0 Control Register */
280
#define CS02 2
281
#define CS01 1
282
#define CS00 0
283
284
/* Timer/Counter 1 Control Register */
285
#define COM1A1 7
286
#define COM1A0 6
287
#define COM1B1 5
288
#define COM1B0 4
289
#define PWM11 1
290
#define PWM10 0
291
292
/* Timer/Counter 1 Control and Status Register */
293
#define ICNC1 7
294
#define ICES1 6
295
#define CTC1 3
296
#define CS12 2
297
#define CS11 1
298
#define CS10 0
299
300
/* Watchdog Timer Control Register */
301
#define WDTOE 4
302
#define WDE 3
303
#define WDP2 2
304
#define WDP1 1
305
#define WDP0 0
306
307
/* Data Register, Port A */
308
#define PA7 7
309
#define PA6 6
310
#define PA5 5
311
#define PA4 4
312
#define PA3 3
313
#define PA2 2
314
#define PA1 1
315
#define PA0 0
316
317
/* Data Direction Register, Port A */
318
#define DDA7 7
319
#define DDA6 6
320
#define DDA5 5
321
#define DDA4 4
322
#define DDA3 3
323
#define DDA2 2
324
#define DDA1 1
325
#define DDA0 0
326
327
/* Input Pins, Port A */
328
#define PINA7 7
329
#define PINA6 6
330
#define PINA5 5
331
#define PINA4 4
332
#define PINA3 3
333
#define PINA2 2
334
#define PINA1 1
335
#define PINA0 0
336
337
/* Data Register, Port B */
338
#define PB7 7
339
#define PB6 6
340
#define PB5 5
341
#define PB4 4
342
#define PB3 3
343
#define PB2 2
344
#define PB1 1
345
#define PB0 0
346
347
/* Data Direction Register, Port B */
348
#define DDB7 7
349
#define DDB6 6
350
#define DDB5 5
351
#define DDB4 4
352
#define DDB3 3
353
#define DDB2 2
354
#define DDB1 1
355
#define DDB0 0
356
357
/* Input Pins, Port B */
358
#define PINB7 7
359
#define PINB6 6
360
#define PINB5 5
361
#define PINB4 4
362
#define PINB3 3
363
#define PINB2 2
364
#define PINB1 1
365
#define PINB0 0
366
367
/* Data Register, Port C */
368
#define PC7 7
369
#define PC6 6
370
#define PC5 5
371
#define PC4 4
372
#define PC3 3
373
#define PC2 2
374
#define PC1 1
375
#define PC0 0
376
377
/* Data Direction Register, Port C */
378
#define DDC7 7
379
#define DDC6 6
380
#define DDC5 5
381
#define DDC4 4
382
#define DDC3 3
383
#define DDC2 2
384
#define DDC1 1
385
#define DDC0 0
386
387
/* Input Pins, Port C */
388
#define PINC7 7
389
#define PINC6 6
390
#define PINC5 5
391
#define PINC4 4
392
#define PINC3 3
393
#define PINC2 2
394
#define PINC1 1
395
#define PINC0 0
396
397
/* Data Register, Port D */
398
#define PD7 7
399
#define PD6 6
400
#define PD5 5
401
#define PD4 4
402
#define PD3 3
403
#define PD2 2
404
#define PD1 1
405
#define PD0 0
406
407
/* Data Direction Register, Port D */
408
#define DDD7 7
409
#define DDD6 6
410
#define DDD5 5
411
#define DDD4 4
412
#define DDD3 3
413
#define DDD2 2
414
#define DDD1 1
415
#define DDD0 0
416
417
/* Input Pins, Port D */
418
#define PIND7 7
419
#define PIND6 6
420
#define PIND5 5
421
#define PIND4 4
422
#define PIND3 3
423
#define PIND2 2
424
#define PIND1 1
425
#define PIND0 0
426
427
/* SPI Status Register */
428
#define SPIF 7
429
#define WCOL 6
430
431
/* SPI Control Register */
432
#define SPIE 7
433
#define SPE 6
434
#define DORD 5
435
#define MSTR 4
436
#define CPOL 3
437
#define CPHA 2
438
#define SPR1 1
439
#define SPR0 0
440
441
/* UART Status Register */
442
#define RXC 7
443
#define TXC 6
444
#define UDRE 5
445
#define FE 4
446
#define DOR 3
447
448
/* UART Control Register */
449
#define RXCIE 7
450
#define TXCIE 6
451
#define UDRIE 5
452
#define RXEN 4
453
#define TXEN 3
454
#define CHR9 2
455
#define RXB8 1
456
#define TXB8 0
457
458
/* Analog Comparator Control and Status Register */
459
#define ACD 7
460
#define ACO 5
461
#define ACI 4
462
#define ACIE 3
463
#define ACIC 2
464
#define ACIS1 1
465
#define ACIS0 0
466
467
/* EEPROM Control Register */
468
#define EERIE 3
469
#define EEMWE 2
470
#define EEWE 1
471
#define EERE 0
472
473
/* Constants */
474
#define RAMEND 0x15F
/* Last On-Chip SRAM Location */
475
#define XRAMEND 0xFFFF
476
#define E2END 0xFF
477
#define E2PAGESIZE 0
478
#define FLASHEND 0xFFF
479
480
481
/* Fuses */
482
#define FUSE_MEMORY_SIZE 1
483
484
/* Low Fuse Byte */
485
#define FUSE_SPIEN (unsigned char)~_BV(1)
/* Serial Program Downloading Enabled */
486
#define FUSE_FSTRT (unsigned char)~_BV(2)
/* Short Start-up time selected */
487
#define LFUSE_DEFAULT (0xFF)
488
489
490
/* Lock Bits */
491
#define __LOCK_BITS_EXIST
492
493
494
/* Signature */
495
#define SIGNATURE_0 0x1E
496
#define SIGNATURE_1 0x92
497
#define SIGNATURE_2 0x01
498
501
#endif
/* _AVR_IO4414_H_ */
Generated by
1.8.13