RTEMS CPU Kit with SuperCore
4.11.3
Main Page
Related Pages
Modules
+
Data Structures
Data Structures
+
Data Fields
+
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
+
Files
File List
+
Globals
+
All
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
q
r
s
t
u
v
w
x
+
Functions
_
a
b
c
d
e
f
g
i
j
l
m
n
o
p
q
r
s
t
u
v
w
+
Variables
_
b
c
d
i
r
+
Typedefs
a
b
c
d
f
h
i
m
o
p
q
r
s
t
u
w
x
+
Enumerations
b
c
d
e
h
i
m
o
p
r
s
t
w
+
Enumerator
c
i
m
p
r
s
t
w
+
Macros
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
w
mnt
data0
chrisj
rtems
releases
rtems-release.git
4.11.3
ws-rtems
rtems-4.11.3
cpukit
score
cpu
avr
avr
io2333.h
Go to the documentation of this file.
1
/* Copyright (c) 2002, Marek Michalkiewicz
2
All rights reserved.
3
4
Redistribution and use in source and binary forms, with or without
5
modification, are permitted provided that the following conditions are met:
6
7
* Redistributions of source code must retain the above copyright
8
notice, this list of conditions and the following disclaimer.
9
10
* Redistributions in binary form must reproduce the above copyright
11
notice, this list of conditions and the following disclaimer in
12
the documentation and/or other materials provided with the
13
distribution.
14
15
* Neither the name of the copyright holders nor the names of
16
contributors may be used to endorse or promote products derived
17
from this software without specific prior written permission.
18
19
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29
POSSIBILITY OF SUCH DAMAGE. */
30
31
32
/* avr/io2333.h - definitions for AT90S2333 */
33
34
#ifndef _AVR_IO2333_H_
35
#define _AVR_IO2333_H_ 1
36
37
/* This file should only be included from <avr/io.h>, never directly. */
38
39
#ifndef _AVR_IO_H_
40
# error "Include <avr/io.h> instead of this file."
41
#endif
42
43
#ifndef _AVR_IOXXX_H_
44
# define _AVR_IOXXX_H_ "io2333.h"
45
#else
46
# error "Attempt to include more than one <avr/ioXXX.h> file."
47
#endif
48
54
/* UART Baud Rate Register high */
55
#define UBRRH _SFR_IO8(0x03)
56
57
/* ADC Data register */
58
#ifndef __ASSEMBLER__
59
#define ADC _SFR_IO16(0x04)
60
#endif
61
#define ADCW _SFR_IO16(0x04)
62
#define ADCL _SFR_IO8(0x04)
63
#define ADCH _SFR_IO8(0x05)
64
65
/* ADC Control and Status Register */
66
#define ADCSR _SFR_IO8(0x06)
67
68
/* ADC MUX */
69
#define ADMUX _SFR_IO8(0x07)
70
71
/* Analog Comparator Control and Status Register */
72
#define ACSR _SFR_IO8(0x08)
73
74
/* UART Baud Rate Register */
75
#define UBRR _SFR_IO8(0x09)
76
77
/* UART Control/Status Registers */
78
#define UCSRB _SFR_IO8(0x0A)
79
#define UCSRA _SFR_IO8(0x0B)
80
81
/* UART I/O Data Register */
82
#define UDR _SFR_IO8(0x0C)
83
84
/* SPI Control Register */
85
#define SPCR _SFR_IO8(0x0D)
86
87
/* SPI Status Register */
88
#define SPSR _SFR_IO8(0x0E)
89
90
/* SPI I/O Data Register */
91
#define SPDR _SFR_IO8(0x0F)
92
93
/* Input Pins, Port D */
94
#define PIND _SFR_IO8(0x10)
95
96
/* Data Direction Register, Port D */
97
#define DDRD _SFR_IO8(0x11)
98
99
/* Data Register, Port D */
100
#define PORTD _SFR_IO8(0x12)
101
102
/* Input Pins, Port C */
103
#define PINC _SFR_IO8(0x13)
104
105
/* Data Direction Register, Port C */
106
#define DDRC _SFR_IO8(0x14)
107
108
/* Data Register, Port C */
109
#define PORTC _SFR_IO8(0x15)
110
111
/* Input Pins, Port B */
112
#define PINB _SFR_IO8(0x16)
113
114
/* Data Direction Register, Port B */
115
#define DDRB _SFR_IO8(0x17)
116
117
/* Data Register, Port B */
118
#define PORTB _SFR_IO8(0x18)
119
120
/* EEPROM Control Register */
121
#define EECR _SFR_IO8(0x1C)
122
123
/* EEPROM Data Register */
124
#define EEDR _SFR_IO8(0x1D)
125
126
/* EEPROM Address Register */
127
#define EEAR _SFR_IO8(0x1E)
128
#define EEARL _SFR_IO8(0x1E)
129
130
/* Watchdog Timer Control Register */
131
#define WDTCR _SFR_IO8(0x21)
132
133
/* T/C 1 Input Capture Register */
134
#define ICR1 _SFR_IO16(0x26)
135
#define ICR1L _SFR_IO8(0x26)
136
#define ICR1H _SFR_IO8(0x27)
137
138
/* Timer/Counter1 Output Compare Register A */
139
#define OCR1 _SFR_IO16(0x2A)
140
#define OCR1L _SFR_IO8(0x2A)
141
#define OCR1H _SFR_IO8(0x2B)
142
143
/* Timer/Counter 1 */
144
#define TCNT1 _SFR_IO16(0x2C)
145
#define TCNT1L _SFR_IO8(0x2C)
146
#define TCNT1H _SFR_IO8(0x2D)
147
148
/* Timer/Counter 1 Control and Status Register */
149
#define TCCR1B _SFR_IO8(0x2E)
150
151
/* Timer/Counter 1 Control Register */
152
#define TCCR1A _SFR_IO8(0x2F)
153
154
/* Timer/Counter 0 */
155
#define TCNT0 _SFR_IO8(0x32)
156
157
/* Timer/Counter 0 Control Register */
158
#define TCCR0 _SFR_IO8(0x33)
159
160
/* MCU general Status Register */
161
#define MCUSR _SFR_IO8(0x34)
162
163
/* MCU general Control Register */
164
#define MCUCR _SFR_IO8(0x35)
165
166
/* Timer/Counter Interrupt Flag register */
167
#define TIFR _SFR_IO8(0x38)
168
169
/* Timer/Counter Interrupt MaSK register */
170
#define TIMSK _SFR_IO8(0x39)
171
172
/* General Interrupt Flag Register */
173
#define GIFR _SFR_IO8(0x3A)
174
175
/* General Interrupt MaSK register */
176
#define GIMSK _SFR_IO8(0x3B)
177
184
/* External Interrupt 0 */
185
#define INT0_vect _VECTOR(1)
186
#define SIG_INTERRUPT0 _VECTOR(1)
187
188
/* External Interrupt 1 */
189
#define INT1_vect _VECTOR(2)
190
#define SIG_INTERRUPT1 _VECTOR(2)
191
192
/* Timer/Counter Capture Event */
193
#define TIMER1_CAPT_vect _VECTOR(3)
194
#define SIG_INPUT_CAPTURE1 _VECTOR(3)
195
196
/* Timer/Counter1 Compare Match */
197
#define TIMER1_COMP_vect _VECTOR(4)
198
#define SIG_OUTPUT_COMPARE1A _VECTOR(4)
199
200
/* Timer/Counter1 Overflow */
201
#define TIMER1_OVF_vect _VECTOR(5)
202
#define SIG_OVERFLOW1 _VECTOR(5)
203
204
/* Timer/Counter0 Overflow */
205
#define TIMER0_OVF_vect _VECTOR(6)
206
#define SIG_OVERFLOW0 _VECTOR(6)
207
208
/* Serial Transfer Complete */
209
#define SPI_STC_vect _VECTOR(7)
210
#define SIG_SPI _VECTOR(7)
211
212
/* UART, Rx Complete */
213
#define UART_RX_vect _VECTOR(8)
214
#define SIG_UART_RECV _VECTOR(8)
215
216
/* UART Data Register Empty */
217
#define UART_UDRE_vect _VECTOR(9)
218
#define SIG_UART_DATA _VECTOR(9)
219
220
/* UART, Tx Complete */
221
#define UART_TX_vect _VECTOR(10)
222
#define SIG_UART_TRANS _VECTOR(10)
223
224
/* ADC Conversion Complete */
225
#define ADC_vect _VECTOR(11)
226
#define SIG_ADC _VECTOR(11)
227
228
/* EEPROM Ready */
229
#define EE_RDY_vect _VECTOR(12)
230
#define SIG_EEPROM_READY _VECTOR(12)
231
232
/* Analog Comparator */
233
#define ANA_COMP_vect _VECTOR(13)
234
#define SIG_COMPARATOR _VECTOR(13)
235
236
#define _VECTORS_SIZE 28
237
239
/*
240
The Register Bit names are represented by their bit number (0-7).
241
*/
242
243
/* MCU general Status Register */
244
#define WDRF 3
245
#define BORF 2
246
#define EXTRF 1
247
#define PORF 0
248
249
/* General Interrupt MaSK register */
250
#define INT1 7
251
#define INT0 6
252
253
/* General Interrupt Flag Register */
254
#define INTF1 7
255
#define INTF0 6
256
257
/* Timer/Counter Interrupt MaSK register */
258
#define TOIE1 7
259
#define OCIE1 6
260
#define TICIE1 3
261
#define TOIE0 1
262
263
/* Timer/Counter Interrupt Flag register */
264
#define TOV1 7
265
#define OCF1 6
266
#define ICF1 3
267
#define TOV0 1
268
269
/* MCU general Control Register */
270
#define SE 5
271
#define SM 4
272
#define ISC11 3
273
#define ISC10 2
274
#define ISC01 1
275
#define ISC00 0
276
277
/* Timer/Counter 0 Control Register */
278
#define CS02 2
279
#define CS01 1
280
#define CS00 0
281
282
/* Timer/Counter 1 Control Register */
283
#define COM11 7
284
#define COM10 6
285
#define PWM11 1
286
#define PWM10 0
287
288
/* Timer/Counter 1 Control and Status Register */
289
#define ICNC1 7
290
#define ICES1 6
291
#define CTC1 3
292
#define CS12 2
293
#define CS11 1
294
#define CS10 0
295
296
/* Watchdog Timer Control Register */
297
#define WDTOE 4
298
#define WDE 3
299
#define WDP2 2
300
#define WDP1 1
301
#define WDP0 0
302
303
/* SPI Control Register */
304
#define SPIE 7
305
#define SPE 6
306
#define DORD 5
307
#define MSTR 4
308
#define CPOL 3
309
#define CPHA 2
310
#define SPR1 1
311
#define SPR0 0
312
313
/* SPI Status Register */
314
#define SPIF 7
315
#define WCOL 6
316
317
/* UART Status Register */
318
#define RXC 7
319
#define TXC 6
320
#define UDRE 5
321
#define FE 4
322
#define DOR 3
323
#define MPCM 0
324
325
/* UART Control Register */
326
#define RXCIE 7
327
#define TXCIE 6
328
#define UDRIE 5
329
#define RXEN 4
330
#define TXEN 3
331
#define CHR9 2
332
#define RXB8 1
333
#define TXB8 0
334
335
/* Analog Comparator Control and Status Register */
336
#define ACD 7
337
#define AINBG 6
338
#define ACO 5
339
#define ACI 4
340
#define ACIE 3
341
#define ACIC 2
342
#define ACIS1 1
343
#define ACIS0 0
344
345
/* ADC MUX */
346
#define ACDBG 6
347
#define MUX2 2
348
#define MUX1 1
349
#define MUX0 0
350
351
/* ADC Control and Status Register */
352
#define ADEN 7
353
#define ADSC 6
354
#define ADFR 5
355
#define ADIF 4
356
#define ADIE 3
357
#define ADPS2 2
358
#define ADPS1 1
359
#define ADPS0 0
360
361
/* Data Register, Port B */
362
#define PB5 5
363
#define PB4 4
364
#define PB3 3
365
#define PB2 2
366
#define PB1 1
367
#define PB0 0
368
369
/* Data Direction Register, Port B */
370
#define DDB5 5
371
#define DDB4 4
372
#define DDB3 3
373
#define DDB2 2
374
#define DDB1 1
375
#define DDB0 0
376
377
/* Input Pins, Port B */
378
#define PINB5 5
379
#define PINB4 4
380
#define PINB3 3
381
#define PINB2 2
382
#define PINB1 1
383
#define PINB0 0
384
385
/* Data Register, Port C */
386
#define PC5 5
387
#define PC4 4
388
#define PC3 3
389
#define PC2 2
390
#define PC1 1
391
#define PC0 0
392
393
/* Data Direction Register, Port C */
394
#define DDC5 5
395
#define DDC4 4
396
#define DDC3 3
397
#define DDC2 2
398
#define DDC1 1
399
#define DDC0 0
400
401
/* Input Pins, Port C */
402
#define PINC5 5
403
#define PINC4 4
404
#define PINC3 3
405
#define PINC2 2
406
#define PINC1 1
407
#define PINC0 0
408
409
/* Data Register, Port D */
410
#define PD7 7
411
#define PD6 6
412
#define PD5 5
413
#define PD4 4
414
#define PD3 3
415
#define PD2 2
416
#define PD1 1
417
#define PD0 0
418
419
/* Data Direction Register, Port D */
420
#define DDD7 7
421
#define DDD6 6
422
#define DDD5 5
423
#define DDD4 4
424
#define DDD3 3
425
#define DDD2 2
426
#define DDD1 1
427
#define DDD0 0
428
429
/* Input Pins, Port D */
430
#define PIND7 7
431
#define PIND6 6
432
#define PIND5 5
433
#define PIND4 4
434
#define PIND3 3
435
#define PIND2 2
436
#define PIND1 1
437
#define PIND0 0
438
439
/* EEPROM Control Register */
440
#define EERIE 3
441
#define EEMWE 2
442
#define EEWE 1
443
#define EERE 0
444
450
#define RAMEND 0xDF
/*Last On-Chip SRAM location*/
451
#define XRAMEND RAMEND
452
#define E2END 0x7F
453
#define FLASHEND 0x7FF
454
456
#endif
/* _AVR_IO2333_H_ */
Generated by
1.8.13