RTEMS CPU Kit with SuperCore  4.11.3
pci.h
Go to the documentation of this file.
1 
7 /*
8  * Copyright 1994, Drew Eckhardt
9  * Copyright 1997, 1998 Martin Mares <mj@atrey.karlin.mff.cuni.cz>
10  *
11  * For more information, please consult the following manuals (look at
12  * http://www.pcisig.com/ for how to get them):
13  *
14  * PCI BIOS Specification
15  * PCI Local Bus Specification
16  * PCI to PCI Bridge Specification
17  * PCI System Design Guide
18  */
19 
20 #ifndef _RTEMS_PCI_H
21 #define _RTEMS_PCI_H
22 
23 #include <stdint.h>
24 
25 #ifdef __cplusplus
26 extern "C" {
27 #endif
28 
29 /*
30  * Under PCI, each device has 256 bytes of configuration address space,
31  * of which the first 64 bytes are standardized as follows:
32  */
33 #define PCI_VENDOR_ID 0x00 /* 16 bits */
34 #define PCI_DEVICE_ID 0x02 /* 16 bits */
35 
36 #define PCI_INVALID_VENDORDEVICEID 0xffffffff
37 
38 #define PCI_COMMAND 0x04 /* 16 bits */
39 #define PCI_COMMAND_IO 0x0001 /* Enable response in I/O space */
40 #define PCI_COMMAND_MEMORY 0x0002 /* Enable response in Memory space */
41 #define PCI_COMMAND_MASTER 0x0004 /* Enable bus mastering */
42 #define PCI_COMMAND_SPECIAL 0x0008 /* Enable response to special cycles */
43 #define PCI_COMMAND_INVALIDATE 0x0010 /* Use memory write and invalidate */
44 #define PCI_COMMAND_VGA_PALETTE 0x0020 /* Enable palette snooping */
45 #define PCI_COMMAND_PARITY 0x0040 /* Enable parity checking */
46 #define PCI_COMMAND_WAIT 0x0080 /* Enable address/data stepping */
47 #define PCI_COMMAND_SERR 0x0100 /* Enable SERR */
48 #define PCI_COMMAND_FAST_BACK 0x0200 /* Enable back-to-back writes */
49 
50 #define PCI_STATUS 0x06 /* 16 bits */
51 #define PCI_STATUS_66MHZ 0x0020 /* Support 66 Mhz PCI 2.1 bus */
52 #define PCI_STATUS_UDF 0x0040 /* Support User Definable Features */
53 #define PCI_STATUS_FAST_BACK 0x0080 /* Accept fast-back to back */
54 #define PCI_STATUS_PARITY 0x0100 /* Detected parity error */
55 #define PCI_STATUS_DEVSEL_MASK 0x0600 /* DEVSEL timing */
56 #define PCI_STATUS_DEVSEL_FAST 0x0000
57 #define PCI_STATUS_DEVSEL_MEDIUM 0x0200
58 #define PCI_STATUS_DEVSEL_SLOW 0x0400
59 #define PCI_STATUS_SIG_TARGET_ABORT 0x0800 /* Set on target abort */
60 #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
61 #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
62 #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
63 #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
64 
65 #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 revision */
66 #define PCI_REVISION_ID 0x08 /* Revision ID */
67 #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
68 #define PCI_CLASS_DEVICE 0x0a /* Device class */
69 #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
70 #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
71 
72 #define PCI_HEADER_TYPE 0x0e /* 8 bits */
73 #define PCI_HEADER_TYPE_NORMAL 0x00
74 #define PCI_HEADER_TYPE_BRIDGE 0x01
75 #define PCI_HEADER_TYPE_CARDBUS 0x02
76 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
77 
78 #define PCI_BIST 0x0f /* 8 bits */
79 #define PCI_BIST_CODE_MASK 0x0f /* Return result */
80 #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
81 #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
82 
83 /*
84  * Base addresses specify locations in memory or I/O space.
85  * Decoded size can be determined by writing a value of
86  * 0xffffffff to the register, and reading it back. Only
87  * 1 bits are decoded.
88  */
89 #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
90 #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
91 #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
92 #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
93 #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
94 #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
95 #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
96 #define PCI_BASE_ADDRESS_SPACE_IO 0x01
97 #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
98 #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
99 #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
100 #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M */
101 #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
102 #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
103 #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL)
104 #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL)
105 /* bit 1 is reserved if address_space = 1 */
106 
107 /* Header type 0 (normal devices) */
108 #define PCI_CARDBUS_CIS 0x28
109 #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
110 #define PCI_SUBSYSTEM_ID 0x2e
111 #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 address, 10..1 reserved */
112 #define PCI_ROM_ADDRESS_ENABLE 0x01
113 #define PCI_ROM_ADDRESS_MASK (~0x7ffUL)
114 
115 /* upper 24 bits are reserved */
116 #define PCI_CAPABILITY_LIST_POINTER 0x34
117 
118 /* 0x38-0x3b are reserved */
119 #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
120 #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
121 #define PCI_MIN_GNT 0x3e /* 8 bits */
122 #define PCI_MAX_LAT 0x3f /* 8 bits */
123 
124 /* Header type 1 (PCI-to-PCI bridges) */
125 #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
126 #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
127 #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
128 #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
129 #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
130 #define PCI_IO_LIMIT 0x1d
131 #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
132 #define PCI_IO_RANGE_TYPE_16 0x00
133 #define PCI_IO_RANGE_TYPE_32 0x01
134 #define PCI_IO_RANGE_MASK ~0x0f
135 
136 #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
137 
138 #define PCI_MEMORY_BASE 0x20 /* Memory range behind */
139 #define PCI_MEMORY_LIMIT 0x22
140 #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
141 #define PCI_MEMORY_RANGE_MASK ~0x0f
142 #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
143 #define PCI_PREF_MEMORY_LIMIT 0x26
144 #define PCI_PREF_RANGE_TYPE_MASK 0x0f
145 #define PCI_PREF_RANGE_TYPE_32 0x00
146 #define PCI_PREF_RANGE_TYPE_64 0x01
147 #define PCI_PREF_RANGE_MASK ~0x0f
148 #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory */
149 #define PCI_PREF_LIMIT_UPPER32 0x2c
150 #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
151 #define PCI_IO_LIMIT_UPPER16 0x32
152 /* 0x34-0x3b is reserved */
153 #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
154 /* 0x3c-0x3d are same as for htype 0 */
155 #define PCI_BRIDGE_CONTROL 0x3e
156 #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
157 #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
158 #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
159 #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
160 #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
161 #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
162 #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled */
163  /* on secondary interface */
164 
165 /* Header type 2 (CardBus bridges) */
166 /* 0x14-0x15 reserved */
167 #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
168 #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
169 #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
170 #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
171 #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
172 #define PCI_CB_MEMORY_BASE_0 0x1c
173 #define PCI_CB_MEMORY_LIMIT_0 0x20
174 #define PCI_CB_MEMORY_BASE_1 0x24
175 #define PCI_CB_MEMORY_LIMIT_1 0x28
176 #define PCI_CB_IO_BASE_0 0x2c
177 #define PCI_CB_IO_BASE_0_HI 0x2e
178 #define PCI_CB_IO_LIMIT_0 0x30
179 #define PCI_CB_IO_LIMIT_0_HI 0x32
180 #define PCI_CB_IO_BASE_1 0x34
181 #define PCI_CB_IO_BASE_1_HI 0x36
182 #define PCI_CB_IO_LIMIT_1 0x38
183 #define PCI_CB_IO_LIMIT_1_HI 0x3a
184 #define PCI_CB_IO_RANGE_MASK ~0x03
185 /* 0x3c-0x3d are same as for htype 0 */
186 
187 #define PCI_CB_BRIDGE_CONTROL 0x3e
188 #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge */
189  /* control register */
190 #define PCI_CB_BRIDGE_CTL_SERR 0x02
191 #define PCI_CB_BRIDGE_CTL_ISA 0x04
192 #define PCI_CB_BRIDGE_CTL_VGA 0x08
193 #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
194 #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
195 #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for */
196  /* 16-bit cards */
197 #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for */
198  /* both memory regions */
199 #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
200 #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
201 
202 #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
203 #define PCI_CB_SUBSYSTEM_ID 0x42
204 
205 /* 16-bit PC Card legacy mode base address (ExCa) */
206 #define PCI_CB_LEGACY_MODE_BASE 0x44
207 
208 /* 0x48-0x7f reserved */
209 
210 /* Device classes and subclasses */
211 
212 #define PCI_CLASS_NOT_DEFINED 0x0000
213 #define PCI_CLASS_NOT_DEFINED_VGA 0x0001
214 
215 #define PCI_BASE_CLASS_STORAGE 0x01
216 #define PCI_CLASS_STORAGE_SCSI 0x0100
217 #define PCI_CLASS_STORAGE_IDE 0x0101
218 #define PCI_CLASS_STORAGE_FLOPPY 0x0102
219 #define PCI_CLASS_STORAGE_IPI 0x0103
220 #define PCI_CLASS_STORAGE_RAID 0x0104
221 #define PCI_CLASS_STORAGE_OTHER 0x0180
222 
223 #define PCI_BASE_CLASS_NETWORK 0x02
224 #define PCI_CLASS_NETWORK_ETHERNET 0x0200
225 #define PCI_CLASS_NETWORK_TOKEN_RING 0x0201
226 #define PCI_CLASS_NETWORK_FDDI 0x0202
227 #define PCI_CLASS_NETWORK_ATM 0x0203
228 #define PCI_CLASS_NETWORK_OTHER 0x0280
229 
230 #define PCI_BASE_CLASS_DISPLAY 0x03
231 #define PCI_CLASS_DISPLAY_VGA 0x0300
232 #define PCI_CLASS_DISPLAY_XGA 0x0301
233 #define PCI_CLASS_DISPLAY_OTHER 0x0380
234 
235 #define PCI_BASE_CLASS_MULTIMEDIA 0x04
236 #define PCI_CLASS_MULTIMEDIA_VIDEO 0x0400
237 #define PCI_CLASS_MULTIMEDIA_AUDIO 0x0401
238 #define PCI_CLASS_MULTIMEDIA_OTHER 0x0480
239 
240 #define PCI_BASE_CLASS_MEMORY 0x05
241 #define PCI_CLASS_MEMORY_RAM 0x0500
242 #define PCI_CLASS_MEMORY_FLASH 0x0501
243 #define PCI_CLASS_MEMORY_OTHER 0x0580
244 
245 #define PCI_BASE_CLASS_BRIDGE 0x06
246 #define PCI_CLASS_BRIDGE_HOST 0x0600
247 #define PCI_CLASS_BRIDGE_ISA 0x0601
248 #define PCI_CLASS_BRIDGE_EISA 0x0602
249 #define PCI_CLASS_BRIDGE_MC 0x0603
250 #define PCI_CLASS_BRIDGE_PCI 0x0604
251 #define PCI_CLASS_BRIDGE_PCMCIA 0x0605
252 #define PCI_CLASS_BRIDGE_NUBUS 0x0606
253 #define PCI_CLASS_BRIDGE_CARDBUS 0x0607
254 #define PCI_CLASS_BRIDGE_OTHER 0x0680
255 
256 #define PCI_BASE_CLASS_COMMUNICATION 0x07
257 #define PCI_CLASS_COMMUNICATION_SERIAL 0x0700
258 #define PCI_CLASS_COMMUNICATION_PARALLEL 0x0701
259 #define PCI_CLASS_COMMUNICATION_OTHER 0x0780
260 
261 #define PCI_BASE_CLASS_SYSTEM 0x08
262 #define PCI_CLASS_SYSTEM_PIC 0x0800
263 #define PCI_CLASS_SYSTEM_DMA 0x0801
264 #define PCI_CLASS_SYSTEM_TIMER 0x0802
265 #define PCI_CLASS_SYSTEM_RTC 0x0803
266 #define PCI_CLASS_SYSTEM_OTHER 0x0880
267 
268 #define PCI_BASE_CLASS_INPUT 0x09
269 #define PCI_CLASS_INPUT_KEYBOARD 0x0900
270 #define PCI_CLASS_INPUT_PEN 0x0901
271 #define PCI_CLASS_INPUT_MOUSE 0x0902
272 #define PCI_CLASS_INPUT_OTHER 0x0980
273 
274 #define PCI_BASE_CLASS_DOCKING 0x0a
275 #define PCI_CLASS_DOCKING_GENERIC 0x0a00
276 #define PCI_CLASS_DOCKING_OTHER 0x0a01
277 
278 #define PCI_BASE_CLASS_PROCESSOR 0x0b
279 #define PCI_CLASS_PROCESSOR_386 0x0b00
280 #define PCI_CLASS_PROCESSOR_486 0x0b01
281 #define PCI_CLASS_PROCESSOR_PENTIUM 0x0b02
282 #define PCI_CLASS_PROCESSOR_ALPHA 0x0b10
283 #define PCI_CLASS_PROCESSOR_POWERPC 0x0b20
284 #define PCI_CLASS_PROCESSOR_CO 0x0b40
285 
286 #define PCI_BASE_CLASS_SERIAL 0x0c
287 #define PCI_CLASS_SERIAL_FIREWIRE 0x0c00
288 #define PCI_CLASS_SERIAL_ACCESS 0x0c01
289 #define PCI_CLASS_SERIAL_SSA 0x0c02
290 #define PCI_CLASS_SERIAL_USB 0x0c03
291 #define PCI_CLASS_SERIAL_FIBER 0x0c04
292 
293 #define PCI_CLASS_OTHERS 0xff
294 
295 /*
296  * Vendor and card ID's: sort these numerically according to vendor
297  * (and according to card ID within vendor). Send all updates to
298  * <linux-pcisupport@cck.uni-kl.de>.
299  */
300 #define PCI_VENDOR_ID_COMPAQ 0x0e11
301 #define PCI_DEVICE_ID_COMPAQ_1280 0x3033
302 #define PCI_DEVICE_ID_COMPAQ_TRIFLEX 0x4000
303 #define PCI_DEVICE_ID_COMPAQ_SMART2P 0xae10
304 #define PCI_DEVICE_ID_COMPAQ_NETEL100 0xae32
305 #define PCI_DEVICE_ID_COMPAQ_NETEL10 0xae34
306 #define PCI_DEVICE_ID_COMPAQ_NETFLEX3I 0xae35
307 #define PCI_DEVICE_ID_COMPAQ_NETEL100D 0xae40
308 #define PCI_DEVICE_ID_COMPAQ_NETEL100PI 0xae43
309 #define PCI_DEVICE_ID_COMPAQ_NETEL100I 0xb011
310 #define PCI_DEVICE_ID_COMPAQ_THUNDER 0xf130
311 #define PCI_DEVICE_ID_COMPAQ_NETFLEX3B 0xf150
312 
313 #define PCI_VENDOR_ID_NCR 0x1000
314 #define PCI_DEVICE_ID_NCR_53C810 0x0001
315 #define PCI_DEVICE_ID_NCR_53C820 0x0002
316 #define PCI_DEVICE_ID_NCR_53C825 0x0003
317 #define PCI_DEVICE_ID_NCR_53C815 0x0004
318 #define PCI_DEVICE_ID_NCR_53C860 0x0006
319 #define PCI_DEVICE_ID_NCR_53C896 0x000b
320 #define PCI_DEVICE_ID_NCR_53C895 0x000c
321 #define PCI_DEVICE_ID_NCR_53C885 0x000d
322 #define PCI_DEVICE_ID_NCR_53C875 0x000f
323 #define PCI_DEVICE_ID_NCR_53C875J 0x008f
324 
325 #define PCI_VENDOR_ID_ATI 0x1002
326 #define PCI_DEVICE_ID_ATI_68800 0x4158
327 #define PCI_DEVICE_ID_ATI_215CT222 0x4354
328 #define PCI_DEVICE_ID_ATI_210888CX 0x4358
329 #define PCI_DEVICE_ID_ATI_215GB 0x4742
330 #define PCI_DEVICE_ID_ATI_215GD 0x4744
331 #define PCI_DEVICE_ID_ATI_215GI 0x4749
332 #define PCI_DEVICE_ID_ATI_215GP 0x4750
333 #define PCI_DEVICE_ID_ATI_215GQ 0x4751
334 #define PCI_DEVICE_ID_ATI_215GT 0x4754
335 #define PCI_DEVICE_ID_ATI_215GTB 0x4755
336 #define PCI_DEVICE_ID_ATI_210888GX 0x4758
337 #define PCI_DEVICE_ID_ATI_215LG 0x4c47
338 #define PCI_DEVICE_ID_ATI_264LT 0x4c54
339 #define PCI_DEVICE_ID_ATI_264VT 0x5654
340 
341 #define PCI_VENDOR_ID_VLSI 0x1004
342 #define PCI_DEVICE_ID_VLSI_82C592 0x0005
343 #define PCI_DEVICE_ID_VLSI_82C593 0x0006
344 #define PCI_DEVICE_ID_VLSI_82C594 0x0007
345 #define PCI_DEVICE_ID_VLSI_82C597 0x0009
346 #define PCI_DEVICE_ID_VLSI_82C541 0x000c
347 #define PCI_DEVICE_ID_VLSI_82C543 0x000d
348 #define PCI_DEVICE_ID_VLSI_82C532 0x0101
349 #define PCI_DEVICE_ID_VLSI_82C534 0x0102
350 #define PCI_DEVICE_ID_VLSI_82C535 0x0104
351 #define PCI_DEVICE_ID_VLSI_82C147 0x0105
352 #define PCI_DEVICE_ID_VLSI_VAS96011 0x0702
353 
354 #define PCI_VENDOR_ID_ADL 0x1005
355 #define PCI_DEVICE_ID_ADL_2301 0x2301
356 
357 #define PCI_VENDOR_ID_NS 0x100b
358 #define PCI_DEVICE_ID_NS_87415 0x0002
359 #define PCI_DEVICE_ID_NS_87410 0xd001
360 
361 #define PCI_VENDOR_ID_TSENG 0x100c
362 #define PCI_DEVICE_ID_TSENG_W32P_2 0x3202
363 #define PCI_DEVICE_ID_TSENG_W32P_b 0x3205
364 #define PCI_DEVICE_ID_TSENG_W32P_c 0x3206
365 #define PCI_DEVICE_ID_TSENG_W32P_d 0x3207
366 #define PCI_DEVICE_ID_TSENG_ET6000 0x3208
367 
368 #define PCI_VENDOR_ID_WEITEK 0x100e
369 #define PCI_DEVICE_ID_WEITEK_P9000 0x9001
370 #define PCI_DEVICE_ID_WEITEK_P9100 0x9100
371 
372 #define PCI_VENDOR_ID_DEC 0x1011
373 #define PCI_DEVICE_ID_DEC_BRD 0x0001
374 #define PCI_DEVICE_ID_DEC_TULIP 0x0002
375 #define PCI_DEVICE_ID_DEC_TGA 0x0004
376 #define PCI_DEVICE_ID_DEC_TULIP_FAST 0x0009
377 #define PCI_DEVICE_ID_DEC_TGA2 0x000D
378 #define PCI_DEVICE_ID_DEC_FDDI 0x000F
379 #define PCI_DEVICE_ID_DEC_TULIP_PLUS 0x0014
380 #define PCI_DEVICE_ID_DEC_21142 0x0019
381 #define PCI_DEVICE_ID_DEC_21143 0x0019
382 #define PCI_DEVICE_ID_DEC_21052 0x0021
383 #define PCI_DEVICE_ID_DEC_21150 0x0022
384 #define PCI_DEVICE_ID_DEC_21152 0x0024
385 
386 #define PCI_VENDOR_ID_CIRRUS 0x1013
387 #define PCI_DEVICE_ID_CIRRUS_7548 0x0038
388 #define PCI_DEVICE_ID_CIRRUS_5430 0x00a0
389 #define PCI_DEVICE_ID_CIRRUS_5434_4 0x00a4
390 #define PCI_DEVICE_ID_CIRRUS_5434_8 0x00a8
391 #define PCI_DEVICE_ID_CIRRUS_5436 0x00ac
392 #define PCI_DEVICE_ID_CIRRUS_5446 0x00b8
393 #define PCI_DEVICE_ID_CIRRUS_5480 0x00bc
394 #define PCI_DEVICE_ID_CIRRUS_5464 0x00d4
395 #define PCI_DEVICE_ID_CIRRUS_5465 0x00d6
396 #define PCI_DEVICE_ID_CIRRUS_6729 0x1100
397 #define PCI_DEVICE_ID_CIRRUS_6832 0x1110
398 #define PCI_DEVICE_ID_CIRRUS_7542 0x1200
399 #define PCI_DEVICE_ID_CIRRUS_7543 0x1202
400 #define PCI_DEVICE_ID_CIRRUS_7541 0x1204
401 
402 #define PCI_VENDOR_ID_IBM 0x1014
403 #define PCI_DEVICE_ID_IBM_FIRE_CORAL 0x000a
404 #define PCI_DEVICE_ID_IBM_TR 0x0018
405 #define PCI_DEVICE_ID_IBM_82G2675 0x001d
406 #define PCI_DEVICE_ID_IBM_MCA 0x0020
407 #define PCI_DEVICE_ID_IBM_82351 0x0022
408 #define PCI_DEVICE_ID_IBM_SERVERAID 0x002e
409 #define PCI_DEVICE_ID_IBM_TR_WAKE 0x003e
410 #define PCI_DEVICE_ID_IBM_MPIC 0x0046
411 #define PCI_DEVICE_ID_IBM_3780IDSP 0x007d
412 #define PCI_DEVICE_ID_IBM_MPIC_2 0xffff
413 
414 #define PCI_VENDOR_ID_WD 0x101c
415 #define PCI_DEVICE_ID_WD_7197 0x3296
416 
417 #define PCI_VENDOR_ID_AMD 0x1022
418 #define PCI_DEVICE_ID_AMD_LANCE 0x2000
419 #define PCI_DEVICE_ID_AMD_SCSI 0x2020
420 
421 #define PCI_VENDOR_ID_TRIDENT 0x1023
422 #define PCI_DEVICE_ID_TRIDENT_9397 0x9397
423 #define PCI_DEVICE_ID_TRIDENT_9420 0x9420
424 #define PCI_DEVICE_ID_TRIDENT_9440 0x9440
425 #define PCI_DEVICE_ID_TRIDENT_9660 0x9660
426 #define PCI_DEVICE_ID_TRIDENT_9750 0x9750
427 
428 #define PCI_VENDOR_ID_AI 0x1025
429 #define PCI_DEVICE_ID_AI_M1435 0x1435
430 
431 #define PCI_VENDOR_ID_MATROX 0x102B
432 #define PCI_DEVICE_ID_MATROX_MGA_2 0x0518
433 #define PCI_DEVICE_ID_MATROX_MIL 0x0519
434 #define PCI_DEVICE_ID_MATROX_MYS 0x051A
435 #define PCI_DEVICE_ID_MATROX_MIL_2 0x051b
436 #define PCI_DEVICE_ID_MATROX_MIL_2_AGP 0x051f
437 #define PCI_DEVICE_ID_MATROX_MGA_IMP 0x0d10
438 
439 #define PCI_VENDOR_ID_CT 0x102c
440 #define PCI_DEVICE_ID_CT_65545 0x00d8
441 #define PCI_DEVICE_ID_CT_65548 0x00dc
442 #define PCI_DEVICE_ID_CT_65550 0x00e0
443 #define PCI_DEVICE_ID_CT_65554 0x00e4
444 #define PCI_DEVICE_ID_CT_65555 0x00e5
445 
446 #define PCI_VENDOR_ID_MIRO 0x1031
447 #define PCI_DEVICE_ID_MIRO_36050 0x5601
448 
449 #define PCI_VENDOR_ID_NEC 0x1033
450 #define PCI_DEVICE_ID_NEC_PCX2 0x0046
451 
452 #define PCI_VENDOR_ID_FD 0x1036
453 #define PCI_DEVICE_ID_FD_36C70 0x0000
454 
455 #define PCI_VENDOR_ID_SI 0x1039
456 #define PCI_DEVICE_ID_SI_5591_AGP 0x0001
457 #define PCI_DEVICE_ID_SI_6202 0x0002
458 #define PCI_DEVICE_ID_SI_503 0x0008
459 #define PCI_DEVICE_ID_SI_ACPI 0x0009
460 #define PCI_DEVICE_ID_SI_5597_VGA 0x0200
461 #define PCI_DEVICE_ID_SI_6205 0x0205
462 #define PCI_DEVICE_ID_SI_501 0x0406
463 #define PCI_DEVICE_ID_SI_496 0x0496
464 #define PCI_DEVICE_ID_SI_601 0x0601
465 #define PCI_DEVICE_ID_SI_5107 0x5107
466 #define PCI_DEVICE_ID_SI_5511 0x5511
467 #define PCI_DEVICE_ID_SI_5513 0x5513
468 #define PCI_DEVICE_ID_SI_5571 0x5571
469 #define PCI_DEVICE_ID_SI_5591 0x5591
470 #define PCI_DEVICE_ID_SI_5597 0x5597
471 #define PCI_DEVICE_ID_SI_7001 0x7001
472 
473 #define PCI_VENDOR_ID_HP 0x103c
474 #define PCI_DEVICE_ID_HP_J2585A 0x1030
475 #define PCI_DEVICE_ID_HP_J2585B 0x1031
476 
477 #define PCI_VENDOR_ID_PCTECH 0x1042
478 #define PCI_DEVICE_ID_PCTECH_RZ1000 0x1000
479 #define PCI_DEVICE_ID_PCTECH_RZ1001 0x1001
480 #define PCI_DEVICE_ID_PCTECH_SAMURAI_0 0x3000
481 #define PCI_DEVICE_ID_PCTECH_SAMURAI_1 0x3010
482 #define PCI_DEVICE_ID_PCTECH_SAMURAI_IDE 0x3020
483 
484 #define PCI_VENDOR_ID_DPT 0x1044
485 #define PCI_DEVICE_ID_DPT 0xa400
486 
487 #define PCI_VENDOR_ID_OPTI 0x1045
488 #define PCI_DEVICE_ID_OPTI_92C178 0xc178
489 #define PCI_DEVICE_ID_OPTI_82C557 0xc557
490 #define PCI_DEVICE_ID_OPTI_82C558 0xc558
491 #define PCI_DEVICE_ID_OPTI_82C621 0xc621
492 #define PCI_DEVICE_ID_OPTI_82C700 0xc700
493 #define PCI_DEVICE_ID_OPTI_82C701 0xc701
494 #define PCI_DEVICE_ID_OPTI_82C814 0xc814
495 #define PCI_DEVICE_ID_OPTI_82C822 0xc822
496 #define PCI_DEVICE_ID_OPTI_82C825 0xd568
497 
498 #define PCI_VENDOR_ID_SGS 0x104a
499 #define PCI_DEVICE_ID_SGS_2000 0x0008
500 #define PCI_DEVICE_ID_SGS_1764 0x0009
501 
502 #define PCI_VENDOR_ID_BUSLOGIC 0x104B
503 #define PCI_DEVICE_ID_BUSLOGIC_MULTIMASTER_NC 0x0140
504 #define PCI_DEVICE_ID_BUSLOGIC_MULTIMASTER 0x1040
505 #define PCI_DEVICE_ID_BUSLOGIC_FLASHPOINT 0x8130
506 
507 #define PCI_VENDOR_ID_TI 0x104c
508 #define PCI_DEVICE_ID_TI_TVP4010 0x3d04
509 #define PCI_DEVICE_ID_TI_TVP4020 0x3d07
510 #define PCI_DEVICE_ID_TI_PCI1130 0xac12
511 #define PCI_DEVICE_ID_TI_PCI1031 0xac13
512 #define PCI_DEVICE_ID_TI_PCI1131 0xac15
513 #define PCI_DEVICE_ID_TI_PCI1250 0xac16
514 #define PCI_DEVICE_ID_TI_PCI1220 0xac17
515 
516 #define PCI_VENDOR_ID_OAK 0x104e
517 #define PCI_DEVICE_ID_OAK_OTI107 0x0107
518 
519 #define PCI_VENDOR_ID_WINBOND2 0x1050
520 #define PCI_DEVICE_ID_WINBOND2_89C940 0x0940
521 
522 #define PCI_VENDOR_ID_MOTOROLA 0x1057
523 #define PCI_DEVICE_ID_MOTOROLA_MPC105 0x0001
524 #define PCI_DEVICE_ID_MOTOROLA_MPC106 0x0002
525 #define PCI_DEVICE_ID_MOTOROLA_RAVEN 0x4801
526 #define PCI_DEVICE_ID_MOTOROLA_HAWK 0x4803
527 
528 #define PCI_VENDOR_ID_PROMISE 0x105a
529 #define PCI_DEVICE_ID_PROMISE_20246 0x4d33
530 #define PCI_DEVICE_ID_PROMISE_5300 0x5300
531 
532 #define PCI_VENDOR_ID_N9 0x105d
533 #define PCI_DEVICE_ID_N9_I128 0x2309
534 #define PCI_DEVICE_ID_N9_I128_2 0x2339
535 #define PCI_DEVICE_ID_N9_I128_T2R 0x493d
536 
537 #define PCI_VENDOR_ID_UMC 0x1060
538 #define PCI_DEVICE_ID_UMC_UM8673F 0x0101
539 #define PCI_DEVICE_ID_UMC_UM8891A 0x0891
540 #define PCI_DEVICE_ID_UMC_UM8886BF 0x673a
541 #define PCI_DEVICE_ID_UMC_UM8886A 0x886a
542 #define PCI_DEVICE_ID_UMC_UM8881F 0x8881
543 #define PCI_DEVICE_ID_UMC_UM8886F 0x8886
544 #define PCI_DEVICE_ID_UMC_UM9017F 0x9017
545 #define PCI_DEVICE_ID_UMC_UM8886N 0xe886
546 #define PCI_DEVICE_ID_UMC_UM8891N 0xe891
547 
548 #define PCI_VENDOR_ID_X 0x1061
549 #define PCI_DEVICE_ID_X_AGX016 0x0001
550 
551 #define PCI_VENDOR_ID_PICOP 0x1066
552 #define PCI_DEVICE_ID_PICOP_PT86C52X 0x0001
553 #define PCI_DEVICE_ID_PICOP_PT80C524 0x8002
554 
555 #define PCI_VENDOR_ID_APPLE 0x106b
556 #define PCI_DEVICE_ID_APPLE_BANDIT 0x0001
557 #define PCI_DEVICE_ID_APPLE_GC 0x0002
558 #define PCI_DEVICE_ID_APPLE_HYDRA 0x000e
559 
560 #define PCI_VENDOR_ID_NEXGEN 0x1074
561 #define PCI_DEVICE_ID_NEXGEN_82C501 0x4e78
562 
563 #define PCI_VENDOR_ID_QLOGIC 0x1077
564 #define PCI_DEVICE_ID_QLOGIC_ISP1020 0x1020
565 #define PCI_DEVICE_ID_QLOGIC_ISP1022 0x1022
566 
567 #define PCI_VENDOR_ID_CYRIX 0x1078
568 #define PCI_DEVICE_ID_CYRIX_5510 0x0000
569 #define PCI_DEVICE_ID_CYRIX_PCI_MASTER 0x0001
570 #define PCI_DEVICE_ID_CYRIX_5520 0x0002
571 #define PCI_DEVICE_ID_CYRIX_5530_LEGACY 0x0100
572 #define PCI_DEVICE_ID_CYRIX_5530_SMI 0x0101
573 #define PCI_DEVICE_ID_CYRIX_5530_IDE 0x0102
574 #define PCI_DEVICE_ID_CYRIX_5530_AUDIO 0x0103
575 #define PCI_DEVICE_ID_CYRIX_5530_VIDEO 0x0104
576 
577 #define PCI_VENDOR_ID_LEADTEK 0x107d
578 #define PCI_DEVICE_ID_LEADTEK_805 0x0000
579 
580 #define PCI_VENDOR_ID_CONTAQ 0x1080
581 #define PCI_DEVICE_ID_CONTAQ_82C599 0x0600
582 #define PCI_DEVICE_ID_CONTAQ_82C693 0xc693
583 
584 #define PCI_VENDOR_ID_FOREX 0x1083
585 
586 #define PCI_VENDOR_ID_OLICOM 0x108d
587 #define PCI_DEVICE_ID_OLICOM_OC3136 0x0001
588 #define PCI_DEVICE_ID_OLICOM_OC2315 0x0011
589 #define PCI_DEVICE_ID_OLICOM_OC2325 0x0012
590 #define PCI_DEVICE_ID_OLICOM_OC2183 0x0013
591 #define PCI_DEVICE_ID_OLICOM_OC2326 0x0014
592 #define PCI_DEVICE_ID_OLICOM_OC6151 0x0021
593 
594 #define PCI_VENDOR_ID_SUN 0x108e
595 #define PCI_DEVICE_ID_SUN_EBUS 0x1000
596 #define PCI_DEVICE_ID_SUN_HAPPYMEAL 0x1001
597 #define PCI_DEVICE_ID_SUN_SIMBA 0x5000
598 #define PCI_DEVICE_ID_SUN_PBM 0x8000
599 #define PCI_DEVICE_ID_SUN_SABRE 0xa000
600 
601 #define PCI_VENDOR_ID_CMD 0x1095
602 #define PCI_DEVICE_ID_CMD_640 0x0640
603 #define PCI_DEVICE_ID_CMD_643 0x0643
604 #define PCI_DEVICE_ID_CMD_646 0x0646
605 #define PCI_DEVICE_ID_CMD_647 0x0647
606 #define PCI_DEVICE_ID_CMD_670 0x0670
607 
608 #define PCI_VENDOR_ID_VISION 0x1098
609 #define PCI_DEVICE_ID_VISION_QD8500 0x0001
610 #define PCI_DEVICE_ID_VISION_QD8580 0x0002
611 
612 #define PCI_VENDOR_ID_BROOKTREE 0x109e
613 #define PCI_DEVICE_ID_BROOKTREE_848 0x0350
614 #define PCI_DEVICE_ID_BROOKTREE_849A 0x0351
615 #define PCI_DEVICE_ID_BROOKTREE_8474 0x8474
616 
617 #define PCI_VENDOR_ID_SIERRA 0x10a8
618 #define PCI_DEVICE_ID_SIERRA_STB 0x0000
619 
620 #define PCI_VENDOR_ID_ACC 0x10aa
621 #define PCI_DEVICE_ID_ACC_2056 0x0000
622 
623 #define PCI_VENDOR_ID_WINBOND 0x10ad
624 #define PCI_DEVICE_ID_WINBOND_83769 0x0001
625 #define PCI_DEVICE_ID_WINBOND_82C105 0x0105
626 #define PCI_DEVICE_ID_WINBOND_83C553 0x0565
627 
628 #define PCI_VENDOR_ID_DATABOOK 0x10b3
629 #define PCI_DEVICE_ID_DATABOOK_87144 0xb106
630 
631 #define PCI_VENDOR_ID_PLX 0x10b5
632 #define PCI_DEVICE_ID_PLX_9050 0x9050
633 #define PCI_DEVICE_ID_PLX_9060 0x9060
634 #define PCI_DEVICE_ID_PLX_9060ES 0x906E
635 #define PCI_DEVICE_ID_PLX_9060SD 0x906D
636 #define PCI_DEVICE_ID_PLX_9080 0x9080
637 
638 #define PCI_VENDOR_ID_PLX2 0x3388
639 #define PCI_DEVICE_ID_PLX2_PCI6154_HB2 0x0026
640 
641 #define PCI_VENDOR_ID_MADGE 0x10b6
642 #define PCI_DEVICE_ID_MADGE_MK2 0x0002
643 #define PCI_DEVICE_ID_MADGE_C155S 0x1001
644 
645 #define PCI_VENDOR_ID_3COM 0x10b7
646 #define PCI_DEVICE_ID_3COM_3C339 0x3390
647 #define PCI_DEVICE_ID_3COM_3C590 0x5900
648 #define PCI_DEVICE_ID_3COM_3C595TX 0x5950
649 #define PCI_DEVICE_ID_3COM_3C595T4 0x5951
650 #define PCI_DEVICE_ID_3COM_3C595MII 0x5952
651 #define PCI_DEVICE_ID_3COM_3C900TPO 0x9000
652 #define PCI_DEVICE_ID_3COM_3C900COMBO 0x9001
653 #define PCI_DEVICE_ID_3COM_3C905TX 0x9050
654 #define PCI_DEVICE_ID_3COM_3C905T4 0x9051
655 #define PCI_DEVICE_ID_3COM_3C905B_TX 0x9055
656 
657 #define PCI_VENDOR_ID_SMC 0x10b8
658 #define PCI_DEVICE_ID_SMC_EPIC100 0x0005
659 
660 #define PCI_VENDOR_ID_AL 0x10b9
661 #define PCI_DEVICE_ID_AL_M1445 0x1445
662 #define PCI_DEVICE_ID_AL_M1449 0x1449
663 #define PCI_DEVICE_ID_AL_M1451 0x1451
664 #define PCI_DEVICE_ID_AL_M1461 0x1461
665 #define PCI_DEVICE_ID_AL_M1489 0x1489
666 #define PCI_DEVICE_ID_AL_M1511 0x1511
667 #define PCI_DEVICE_ID_AL_M1513 0x1513
668 #define PCI_DEVICE_ID_AL_M1521 0x1521
669 #define PCI_DEVICE_ID_AL_M1523 0x1523
670 #define PCI_DEVICE_ID_AL_M1531 0x1531
671 #define PCI_DEVICE_ID_AL_M1533 0x1533
672 #define PCI_DEVICE_ID_AL_M3307 0x3307
673 #define PCI_DEVICE_ID_AL_M4803 0x5215
674 #define PCI_DEVICE_ID_AL_M5219 0x5219
675 #define PCI_DEVICE_ID_AL_M5229 0x5229
676 #define PCI_DEVICE_ID_AL_M5237 0x5237
677 #define PCI_DEVICE_ID_AL_M7101 0x7101
678 
679 #define PCI_VENDOR_ID_MITSUBISHI 0x10ba
680 
681 #define PCI_VENDOR_ID_SURECOM 0x10bd
682 #define PCI_DEVICE_ID_SURECOM_NE34 0x0e34
683 
684 #define PCI_VENDOR_ID_NEOMAGIC 0x10c8
685 #define PCI_DEVICE_ID_NEOMAGIC_MAGICGRAPH_NM2070 0x0001
686 #define PCI_DEVICE_ID_NEOMAGIC_MAGICGRAPH_128V 0x0002
687 #define PCI_DEVICE_ID_NEOMAGIC_MAGICGRAPH_128ZV 0x0003
688 #define PCI_DEVICE_ID_NEOMAGIC_MAGICGRAPH_NM2160 0x0004
689 
690 #define PCI_VENDOR_ID_ASP 0x10cd
691 #define PCI_DEVICE_ID_ASP_ABP940 0x1200
692 #define PCI_DEVICE_ID_ASP_ABP940U 0x1300
693 #define PCI_DEVICE_ID_ASP_ABP940UW 0x2300
694 
695 #define PCI_VENDOR_ID_MACRONIX 0x10d9
696 #define PCI_DEVICE_ID_MACRONIX_MX98713 0x0512
697 #define PCI_DEVICE_ID_MACRONIX_MX987x5 0x0531
698 
699 #define PCI_VENDOR_ID_CERN 0x10dc
700 #define PCI_DEVICE_ID_CERN_SPSB_PMC 0x0001
701 #define PCI_DEVICE_ID_CERN_SPSB_PCI 0x0002
702 #define PCI_DEVICE_ID_CERN_HIPPI_DST 0x0021
703 #define PCI_DEVICE_ID_CERN_HIPPI_SRC 0x0022
704 
705 #define PCI_VENDOR_ID_NVIDIA 0x10de
706 
707 #define PCI_VENDOR_ID_IMS 0x10e0
708 #define PCI_DEVICE_ID_IMS_8849 0x8849
709 
710 #define PCI_VENDOR_ID_TEKRAM2 0x10e1
711 #define PCI_DEVICE_ID_TEKRAM2_690c 0x690c
712 
713 #define PCI_VENDOR_ID_TUNDRA 0x10e3
714 #define PCI_DEVICE_ID_TUNDRA_CA91C042 0x0000
715 
716 #define PCI_VENDOR_ID_AMCC 0x10e8
717 #define PCI_DEVICE_ID_AMCC_MYRINET 0x8043
718 #define PCI_DEVICE_ID_AMCC_PARASTATION 0x8062
719 #define PCI_DEVICE_ID_AMCC_S5933 0x807d
720 #define PCI_DEVICE_ID_AMCC_S5933_HEPC3 0x809c
721 
722 #define PCI_VENDOR_ID_INTERG 0x10ea
723 #define PCI_DEVICE_ID_INTERG_1680 0x1680
724 #define PCI_DEVICE_ID_INTERG_1682 0x1682
725 
726 #define PCI_VENDOR_ID_REALTEK 0x10ec
727 #define PCI_DEVICE_ID_REALTEK_8029 0x8029
728 #define PCI_DEVICE_ID_REALTEK_8129 0x8129
729 #define PCI_DEVICE_ID_REALTEK_8139 0x8139
730 
731 #define PCI_VENDOR_ID_TRUEVISION 0x10fa
732 #define PCI_DEVICE_ID_TRUEVISION_T1000 0x000c
733 
734 #define PCI_VENDOR_ID_INIT 0x1101
735 #define PCI_DEVICE_ID_INIT_320P 0x9100
736 #define PCI_DEVICE_ID_INIT_360P 0x9500
737 
738 #define PCI_VENDOR_ID_TTI 0x1103
739 #define PCI_DEVICE_ID_TTI_HPT343 0x0003
740 
741 #define PCI_VENDOR_ID_VIA 0x1106
742 #define PCI_DEVICE_ID_VIA_82C505 0x0505
743 #define PCI_DEVICE_ID_VIA_82C561 0x0561
744 #define PCI_DEVICE_ID_VIA_82C586_1 0x0571
745 #define PCI_DEVICE_ID_VIA_82C576 0x0576
746 #define PCI_DEVICE_ID_VIA_82C585 0x0585
747 #define PCI_DEVICE_ID_VIA_82C586_0 0x0586
748 #define PCI_DEVICE_ID_VIA_82C595 0x0595
749 #define PCI_DEVICE_ID_VIA_82C597_0 0x0597
750 #define PCI_DEVICE_ID_VIA_82C926 0x0926
751 #define PCI_DEVICE_ID_VIA_82C416 0x1571
752 #define PCI_DEVICE_ID_VIA_82C595_97 0x1595
753 #define PCI_DEVICE_ID_VIA_82C586_2 0x3038
754 #define PCI_DEVICE_ID_VIA_82C586_3 0x3040
755 #define PCI_DEVICE_ID_VIA_86C100A 0x6100
756 #define PCI_DEVICE_ID_VIA_82C597_1 0x8597
757 
758 #define PCI_VENDOR_ID_VORTEX 0x1119
759 #define PCI_DEVICE_ID_VORTEX_GDT60x0 0x0000
760 #define PCI_DEVICE_ID_VORTEX_GDT6000B 0x0001
761 #define PCI_DEVICE_ID_VORTEX_GDT6x10 0x0002
762 #define PCI_DEVICE_ID_VORTEX_GDT6x20 0x0003
763 #define PCI_DEVICE_ID_VORTEX_GDT6530 0x0004
764 #define PCI_DEVICE_ID_VORTEX_GDT6550 0x0005
765 #define PCI_DEVICE_ID_VORTEX_GDT6x17 0x0006
766 #define PCI_DEVICE_ID_VORTEX_GDT6x27 0x0007
767 #define PCI_DEVICE_ID_VORTEX_GDT6537 0x0008
768 #define PCI_DEVICE_ID_VORTEX_GDT6557 0x0009
769 #define PCI_DEVICE_ID_VORTEX_GDT6x15 0x000a
770 #define PCI_DEVICE_ID_VORTEX_GDT6x25 0x000b
771 #define PCI_DEVICE_ID_VORTEX_GDT6535 0x000c
772 #define PCI_DEVICE_ID_VORTEX_GDT6555 0x000d
773 #define PCI_DEVICE_ID_VORTEX_GDT6x17RP 0x0100
774 #define PCI_DEVICE_ID_VORTEX_GDT6x27RP 0x0101
775 #define PCI_DEVICE_ID_VORTEX_GDT6537RP 0x0102
776 #define PCI_DEVICE_ID_VORTEX_GDT6557RP 0x0103
777 #define PCI_DEVICE_ID_VORTEX_GDT6x11RP 0x0104
778 #define PCI_DEVICE_ID_VORTEX_GDT6x21RP 0x0105
779 #define PCI_DEVICE_ID_VORTEX_GDT6x17RP1 0x0110
780 #define PCI_DEVICE_ID_VORTEX_GDT6x27RP1 0x0111
781 #define PCI_DEVICE_ID_VORTEX_GDT6537RP1 0x0112
782 #define PCI_DEVICE_ID_VORTEX_GDT6557RP1 0x0113
783 #define PCI_DEVICE_ID_VORTEX_GDT6x11RP1 0x0114
784 #define PCI_DEVICE_ID_VORTEX_GDT6x21RP1 0x0115
785 #define PCI_DEVICE_ID_VORTEX_GDT6x17RP2 0x0120
786 #define PCI_DEVICE_ID_VORTEX_GDT6x27RP2 0x0121
787 #define PCI_DEVICE_ID_VORTEX_GDT6537RP2 0x0122
788 #define PCI_DEVICE_ID_VORTEX_GDT6557RP2 0x0123
789 #define PCI_DEVICE_ID_VORTEX_GDT6x11RP2 0x0124
790 #define PCI_DEVICE_ID_VORTEX_GDT6x21RP2 0x0125
791 
792 #define PCI_VENDOR_ID_EF 0x111a
793 #define PCI_DEVICE_ID_EF_ATM_FPGA 0x0000
794 #define PCI_DEVICE_ID_EF_ATM_ASIC 0x0002
795 
796 #define PCI_VENDOR_ID_FORE 0x1127
797 #define PCI_DEVICE_ID_FORE_PCA200PC 0x0210
798 #define PCI_DEVICE_ID_FORE_PCA200E 0x0300
799 
800 #define PCI_VENDOR_ID_IMAGINGTECH 0x112f
801 #define PCI_DEVICE_ID_IMAGINGTECH_ICPCI 0x0000
802 
803 #define PCI_VENDOR_ID_PHILIPS 0x1131
804 #define PCI_DEVICE_ID_PHILIPS_SAA7145 0x7145
805 #define PCI_DEVICE_ID_PHILIPS_SAA7146 0x7146
806 
807 #define PCI_VENDOR_ID_CYCLONE 0x113c
808 #define PCI_DEVICE_ID_CYCLONE_SDK 0x0001
809 
810 #define PCI_VENDOR_ID_ALLIANCE 0x1142
811 #define PCI_DEVICE_ID_ALLIANCE_PROMOTIO 0x3210
812 #define PCI_DEVICE_ID_ALLIANCE_PROVIDEO 0x6422
813 #define PCI_DEVICE_ID_ALLIANCE_AT24 0x6424
814 #define PCI_DEVICE_ID_ALLIANCE_AT3D 0x643d
815 
816 #define PCI_VENDOR_ID_SK 0x1148
817 #define PCI_DEVICE_ID_SK_FP 0x4000
818 #define PCI_DEVICE_ID_SK_TR 0x4200
819 #define PCI_DEVICE_ID_SK_GE 0x4300
820 
821 #define PCI_VENDOR_ID_VMIC 0x114a
822 #define PCI_DEVICE_ID_VMIC_VME 0x7587
823 
824 #define PCI_VENDOR_ID_DIGI 0x114f
825 #define PCI_DEVICE_ID_DIGI_EPC 0x0002
826 #define PCI_DEVICE_ID_DIGI_RIGHTSWITCH 0x0003
827 #define PCI_DEVICE_ID_DIGI_XEM 0x0004
828 #define PCI_DEVICE_ID_DIGI_XR 0x0005
829 #define PCI_DEVICE_ID_DIGI_CX 0x0006
830 #define PCI_DEVICE_ID_DIGI_XRJ 0x0009
831 #define PCI_DEVICE_ID_DIGI_EPCJ 0x000a
832 #define PCI_DEVICE_ID_DIGI_XR_920 0x0027
833 
834 #define PCI_VENDOR_ID_MUTECH 0x1159
835 #define PCI_DEVICE_ID_MUTECH_MV1000 0x0001
836 
837 #define PCI_VENDOR_ID_RENDITION 0x1163
838 #define PCI_DEVICE_ID_RENDITION_VERITE 0x0001
839 #define PCI_DEVICE_ID_RENDITION_VERITE2100 0x2000
840 
841 #define PCI_VENDOR_ID_TOSHIBA 0x1179
842 #define PCI_DEVICE_ID_TOSHIBA_601 0x0601
843 #define PCI_DEVICE_ID_TOSHIBA_TOPIC95 0x060a
844 #define PCI_DEVICE_ID_TOSHIBA_TOPIC97 0x060f
845 
846 #define PCI_VENDOR_ID_RICOH 0x1180
847 #define PCI_DEVICE_ID_RICOH_RL5C465 0x0465
848 #define PCI_DEVICE_ID_RICOH_RL5C466 0x0466
849 #define PCI_DEVICE_ID_RICOH_RL5C475 0x0475
850 #define PCI_DEVICE_ID_RICOH_RL5C478 0x0478
851 
852 #define PCI_VENDOR_ID_ARTOP 0x1191
853 #define PCI_DEVICE_ID_ARTOP_ATP8400 0x0004
854 #define PCI_DEVICE_ID_ARTOP_ATP850UF 0x0005
855 
856 #define PCI_VENDOR_ID_ZEITNET 0x1193
857 #define PCI_DEVICE_ID_ZEITNET_1221 0x0001
858 #define PCI_DEVICE_ID_ZEITNET_1225 0x0002
859 
860 #define PCI_VENDOR_ID_OMEGA 0x119b
861 #define PCI_DEVICE_ID_OMEGA_82C092G 0x1221
862 
863 #define PCI_VENDOR_ID_MARVELL 0x11ab
864 #define PCI_DEVICE_ID_MARVELL_GT6426xAB 0x6430
865 
866 #define PCI_VENDOR_ID_LITEON 0x11ad
867 #define PCI_DEVICE_ID_LITEON_LNE100TX 0x0002
868 
869 #define PCI_VENDOR_ID_NP 0x11bc
870 #define PCI_DEVICE_ID_NP_PCI_FDDI 0x0001
871 
872 #define PCI_VENDOR_ID_ATT 0x11c1
873 #define PCI_DEVICE_ID_ATT_L56XMF 0x0440
874 
875 #define PCI_VENDOR_ID_SPECIALIX 0x11cb
876 #define PCI_DEVICE_ID_SPECIALIX_IO8 0x2000
877 #define PCI_DEVICE_ID_SPECIALIX_XIO 0x4000
878 #define PCI_DEVICE_ID_SPECIALIX_RIO 0x8000
879 
880 #define PCI_VENDOR_ID_AURAVISION 0x11d1
881 #define PCI_DEVICE_ID_AURAVISION_VXP524 0x01f7
882 
883 #define PCI_VENDOR_ID_IKON 0x11d5
884 #define PCI_DEVICE_ID_IKON_10115 0x0115
885 #define PCI_DEVICE_ID_IKON_10117 0x0117
886 
887 #define PCI_VENDOR_ID_ZORAN 0x11de
888 #define PCI_DEVICE_ID_ZORAN_36057 0x6057
889 #define PCI_DEVICE_ID_ZORAN_36120 0x6120
890 
891 #define PCI_VENDOR_ID_KINETIC 0x11f4
892 #define PCI_DEVICE_ID_KINETIC_2915 0x2915
893 
894 #define PCI_VENDOR_ID_COMPEX 0x11f6
895 #define PCI_DEVICE_ID_COMPEX_ENET100VG4 0x0112
896 #define PCI_DEVICE_ID_COMPEX_RL2000 0x1401
897 
898 #define PCI_VENDOR_ID_RP 0x11fe
899 #define PCI_DEVICE_ID_RP32INTF 0x0001
900 #define PCI_DEVICE_ID_RP8INTF 0x0002
901 #define PCI_DEVICE_ID_RP16INTF 0x0003
902 #define PCI_DEVICE_ID_RP4QUAD 0x0004
903 #define PCI_DEVICE_ID_RP8OCTA 0x0005
904 #define PCI_DEVICE_ID_RP8J 0x0006
905 #define PCI_DEVICE_ID_RPP4 0x000A
906 #define PCI_DEVICE_ID_RPP8 0x000B
907 #define PCI_DEVICE_ID_RP8M 0x000C
908 
909 #define PCI_VENDOR_ID_CYCLADES 0x120e
910 #define PCI_DEVICE_ID_CYCLOM_Y_Lo 0x0100
911 #define PCI_DEVICE_ID_CYCLOM_Y_Hi 0x0101
912 #define PCI_DEVICE_ID_CYCLOM_Z_Lo 0x0200
913 #define PCI_DEVICE_ID_CYCLOM_Z_Hi 0x0201
914 
915 #define PCI_VENDOR_ID_ESSENTIAL 0x120f
916 #define PCI_DEVICE_ID_ESSENTIAL_ROADRUNNER 0x0001
917 
918 #define PCI_VENDOR_ID_O2 0x1217
919 #define PCI_DEVICE_ID_O2_6729 0x6729
920 #define PCI_DEVICE_ID_O2_6730 0x673a
921 #define PCI_DEVICE_ID_O2_6832 0x6832
922 #define PCI_DEVICE_ID_O2_6836 0x6836
923 
924 #define PCI_VENDOR_ID_3DFX 0x121a
925 #define PCI_DEVICE_ID_3DFX_VOODOO 0x0001
926 #define PCI_DEVICE_ID_3DFX_VOODOO2 0x0002
927 
928 #define PCI_VENDOR_ID_SIGMADES 0x1236
929 #define PCI_DEVICE_ID_SIGMADES_6425 0x6401
930 
931 #define PCI_VENDOR_ID_CCUBE 0x123f
932 
933 #define PCI_VENDOR_ID_DIPIX 0x1246
934 
935 #define PCI_VENDOR_ID_STALLION 0x124d
936 #define PCI_DEVICE_ID_STALLION_ECHPCI832 0x0000
937 #define PCI_DEVICE_ID_STALLION_ECHPCI864 0x0002
938 #define PCI_DEVICE_ID_STALLION_EIOPCI 0x0003
939 
940 #define PCI_VENDOR_ID_OPTIBASE 0x1255
941 #define PCI_DEVICE_ID_OPTIBASE_FORGE 0x1110
942 #define PCI_DEVICE_ID_OPTIBASE_FUSION 0x1210
943 #define PCI_DEVICE_ID_OPTIBASE_VPLEX 0x2110
944 #define PCI_DEVICE_ID_OPTIBASE_VPLEXCC 0x2120
945 #define PCI_DEVICE_ID_OPTIBASE_VQUEST 0x2130
946 
947 #define PCI_VENDOR_ID_SATSAGEM 0x1267
948 #define PCI_DEVICE_ID_SATSAGEM_PCR2101 0x5352
949 #define PCI_DEVICE_ID_SATSAGEM_TELSATTURBO 0x5a4b
950 
951 #define PCI_VENDOR_ID_HUGHES 0x1273
952 #define PCI_DEVICE_ID_HUGHES_DIRECPC 0x0002
953 
954 #define PCI_VENDOR_ID_ENSONIQ 0x1274
955 #define PCI_DEVICE_ID_ENSONIQ_AUDIOPCI 0x5000
956 
957 #define PCI_VENDOR_ID_ALTEON 0x12ae
958 #define PCI_DEVICE_ID_ALTEON_ACENIC 0x0001
959 
960 #define PCI_VENDOR_ID_PICTUREL 0x12c5
961 #define PCI_DEVICE_ID_PICTUREL_PCIVST 0x0081
962 
963 #define PCI_VENDOR_ID_NVIDIA_SGS 0x12d2
964 #define PCI_DEVICE_ID_NVIDIA_SGS_RIVA128 0x0018
965 
966 #define PCI_VENDOR_ID_CBOARDS 0x1307
967 #define PCI_DEVICE_ID_CBOARDS_DAS1602_16 0x0001
968 
969 #define PCI_VENDOR_ID_SYMPHONY 0x1c1c
970 #define PCI_DEVICE_ID_SYMPHONY_101 0x0001
971 
972 #define PCI_VENDOR_ID_TEKRAM 0x1de1
973 #define PCI_DEVICE_ID_TEKRAM_DC290 0xdc29
974 
975 #define PCI_VENDOR_ID_3DLABS 0x3d3d
976 #define PCI_DEVICE_ID_3DLABS_300SX 0x0001
977 #define PCI_DEVICE_ID_3DLABS_500TX 0x0002
978 #define PCI_DEVICE_ID_3DLABS_DELTA 0x0003
979 #define PCI_DEVICE_ID_3DLABS_PERMEDIA 0x0004
980 #define PCI_DEVICE_ID_3DLABS_MX 0x0006
981 
982 #define PCI_VENDOR_ID_AVANCE 0x4005
983 #define PCI_DEVICE_ID_AVANCE_ALG2064 0x2064
984 #define PCI_DEVICE_ID_AVANCE_2302 0x2302
985 
986 #define PCI_VENDOR_ID_NETVIN 0x4a14
987 #define PCI_DEVICE_ID_NETVIN_NV5000SC 0x5000
988 
989 #define PCI_VENDOR_ID_S3 0x5333
990 #define PCI_DEVICE_ID_S3_PLATO_PXS 0x0551
991 #define PCI_DEVICE_ID_S3_ViRGE 0x5631
992 #define PCI_DEVICE_ID_S3_TRIO 0x8811
993 #define PCI_DEVICE_ID_S3_AURORA64VP 0x8812
994 #define PCI_DEVICE_ID_S3_TRIO64UVP 0x8814
995 #define PCI_DEVICE_ID_S3_ViRGE_VX 0x883d
996 #define PCI_DEVICE_ID_S3_868 0x8880
997 #define PCI_DEVICE_ID_S3_928 0x88b0
998 #define PCI_DEVICE_ID_S3_864_1 0x88c0
999 #define PCI_DEVICE_ID_S3_864_2 0x88c1
1000 #define PCI_DEVICE_ID_S3_964_1 0x88d0
1001 #define PCI_DEVICE_ID_S3_964_2 0x88d1
1002 #define PCI_DEVICE_ID_S3_968 0x88f0
1003 #define PCI_DEVICE_ID_S3_TRIO64V2 0x8901
1004 #define PCI_DEVICE_ID_S3_PLATO_PXG 0x8902
1005 #define PCI_DEVICE_ID_S3_ViRGE_DXGX 0x8a01
1006 #define PCI_DEVICE_ID_S3_ViRGE_GX2 0x8a10
1007 #define PCI_DEVICE_ID_S3_ViRGE_MX 0x8c01
1008 #define PCI_DEVICE_ID_S3_ViRGE_MXP 0x8c02
1009 #define PCI_DEVICE_ID_S3_ViRGE_MXPMV 0x8c03
1010 #define PCI_DEVICE_ID_S3_SONICVIBES 0xca00
1011 
1012 #define PCI_VENDOR_ID_INTEL 0x8086
1013 #define PCI_DEVICE_ID_INTEL_82375 0x0482
1014 #define PCI_DEVICE_ID_INTEL_82424 0x0483
1015 #define PCI_DEVICE_ID_INTEL_82378 0x0484
1016 #define PCI_DEVICE_ID_INTEL_82430 0x0486
1017 #define PCI_DEVICE_ID_INTEL_82434 0x04a3
1018 #define PCI_DEVICE_ID_INTEL_82544EI_COPPER 0x1008
1019 #define PCI_DEVICE_ID_INTEL_82092AA_0 0x1221
1020 #define PCI_DEVICE_ID_INTEL_82092AA_1 0x1222
1021 #define PCI_DEVICE_ID_INTEL_7116 0x1223
1022 #define PCI_DEVICE_ID_INTEL_82596 0x1226
1023 #define PCI_DEVICE_ID_INTEL_82865 0x1227
1024 #define PCI_DEVICE_ID_INTEL_82557 0x1229
1025 #define PCI_DEVICE_ID_INTEL_82437 0x122d
1026 #define PCI_DEVICE_ID_INTEL_82371FB_0 0x122e
1027 #define PCI_DEVICE_ID_INTEL_82371FB_1 0x1230
1028 #define PCI_DEVICE_ID_INTEL_82371MX 0x1234
1029 #define PCI_DEVICE_ID_INTEL_82437MX 0x1235
1030 #define PCI_DEVICE_ID_INTEL_82441 0x1237
1031 #define PCI_DEVICE_ID_INTEL_82380FB 0x124b
1032 #define PCI_DEVICE_ID_INTEL_82439 0x1250
1033 #define PCI_DEVICE_ID_INTEL_82371SB_0 0x7000
1034 #define PCI_DEVICE_ID_INTEL_82371SB_1 0x7010
1035 #define PCI_DEVICE_ID_INTEL_82371SB_2 0x7020
1036 #define PCI_DEVICE_ID_INTEL_82437VX 0x7030
1037 #define PCI_DEVICE_ID_INTEL_82439TX 0x7100
1038 #define PCI_DEVICE_ID_INTEL_82371AB_0 0x7110
1039 #define PCI_DEVICE_ID_INTEL_82371AB 0x7111
1040 #define PCI_DEVICE_ID_INTEL_82371AB_2 0x7112
1041 #define PCI_DEVICE_ID_INTEL_82371AB_3 0x7113
1042 #define PCI_DEVICE_ID_INTEL_82443LX_0 0x7180
1043 #define PCI_DEVICE_ID_INTEL_82443LX_1 0x7181
1044 #define PCI_DEVICE_ID_INTEL_82443BX_0 0x7190
1045 #define PCI_DEVICE_ID_INTEL_82443BX_1 0x7191
1046 #define PCI_DEVICE_ID_INTEL_82443BX_2 0x7192
1047 #define PCI_DEVICE_ID_INTEL_P6 0x84c4
1048 #define PCI_DEVICE_ID_INTEL_82450GX 0x84c5
1049 
1050 #define PCI_VENDOR_ID_KTI 0x8e2e
1051 #define PCI_DEVICE_ID_KTI_ET32P2 0x3000
1052 
1053 #define PCI_VENDOR_ID_ADAPTEC 0x9004
1054 #define PCI_DEVICE_ID_ADAPTEC_7810 0x1078
1055 #define PCI_DEVICE_ID_ADAPTEC_7850 0x5078
1056 #define PCI_DEVICE_ID_ADAPTEC_7855 0x5578
1057 #define PCI_DEVICE_ID_ADAPTEC_5800 0x5800
1058 #define PCI_DEVICE_ID_ADAPTEC_1480A 0x6075
1059 #define PCI_DEVICE_ID_ADAPTEC_7860 0x6078
1060 #define PCI_DEVICE_ID_ADAPTEC_7861 0x6178
1061 #define PCI_DEVICE_ID_ADAPTEC_7870 0x7078
1062 #define PCI_DEVICE_ID_ADAPTEC_7871 0x7178
1063 #define PCI_DEVICE_ID_ADAPTEC_7872 0x7278
1064 #define PCI_DEVICE_ID_ADAPTEC_7873 0x7378
1065 #define PCI_DEVICE_ID_ADAPTEC_7874 0x7478
1066 #define PCI_DEVICE_ID_ADAPTEC_7895 0x7895
1067 #define PCI_DEVICE_ID_ADAPTEC_7880 0x8078
1068 #define PCI_DEVICE_ID_ADAPTEC_7881 0x8178
1069 #define PCI_DEVICE_ID_ADAPTEC_7882 0x8278
1070 #define PCI_DEVICE_ID_ADAPTEC_7883 0x8378
1071 #define PCI_DEVICE_ID_ADAPTEC_7884 0x8478
1072 #define PCI_DEVICE_ID_ADAPTEC_1030 0x8b78
1073 
1074 #define PCI_VENDOR_ID_ADAPTEC2 0x9005
1075 #define PCI_DEVICE_ID_ADAPTEC2_2940U2 0x0010
1076 #define PCI_DEVICE_ID_ADAPTEC2_7890 0x001f
1077 #define PCI_DEVICE_ID_ADAPTEC2_3940U2 0x0050
1078 #define PCI_DEVICE_ID_ADAPTEC2_7896 0x005f
1079 
1080 #define PCI_VENDOR_ID_ATRONICS 0x907f
1081 #define PCI_DEVICE_ID_ATRONICS_2015 0x2015
1082 
1083 #define PCI_VENDOR_ID_HOLTEK 0x9412
1084 #define PCI_DEVICE_ID_HOLTEK_6565 0x6565
1085 
1086 #define PCI_VENDOR_ID_TIGERJET 0xe159
1087 #define PCI_DEVICE_ID_TIGERJET_300 0x0001
1088 
1089 #define PCI_VENDOR_ID_ARK 0xedd8
1090 #define PCI_DEVICE_ID_ARK_STING 0xa091
1091 #define PCI_DEVICE_ID_ARK_STINGARK 0xa099
1092 #define PCI_DEVICE_ID_ARK_2000MT 0xa0a1
1093 /*
1094  * The PCI interface treats multi-function devices as independent
1095  * devices. The slot/function address of each device is encoded
1096  * in a single byte as follows:
1097  *
1098  * 7:3 = slot
1099  * 2:0 = function
1100  */
1101 #define PCI_DEVFN(_slot,_func) ((((_slot) & 0x1f) << 3) | ((_func) & 0x07))
1102 #define PCI_SLOT(_devfn) (((_devfn) >> 3) & 0x1f)
1103 #define PCI_FUNC(_devfn) ((_devfn) & 0x07)
1104 
1105 /*
1106  * Error values that may be returned by the PCI bios.
1107  */
1108 #define PCIBIOS_SUCCESSFUL 0x00
1109 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
1110 #define PCIBIOS_BAD_VENDOR_ID 0x83
1111 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
1112 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
1113 #define PCIBIOS_SET_FAILED 0x88
1114 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
1115 
1116 /* T. Straumann, 7/31/2001: increased to 32 - PMC slots are not
1117  * scanned on mvme2306 otherwise
1118  */
1119 #define PCI_MAX_DEVICES 32
1120 #define PCI_MAX_FUNCTIONS 8
1121 
1122 typedef struct {
1123  int (*read_config_byte)(unsigned char, unsigned char, unsigned char,
1124  unsigned char, uint8_t *);
1125  int (*read_config_word)(unsigned char, unsigned char, unsigned char,
1126  unsigned char, uint16_t *);
1127  int (*read_config_dword)(unsigned char, unsigned char, unsigned char,
1128  unsigned char, uint32_t *);
1129  int (*write_config_byte)(unsigned char, unsigned char, unsigned char,
1130  unsigned char, uint8_t);
1131  int (*write_config_word)(unsigned char, unsigned char, unsigned char,
1132  unsigned char, uint16_t);
1133  int (*write_config_dword)(unsigned char, unsigned char, unsigned char,
1134  unsigned char, uint32_t);
1136 
1137 /* Error codes for pci_initialize */
1138 #define PCIB_ERR_SUCCESS (0)
1139 #define PCIB_ERR_UNINITIALIZED (-1) /* PCI BIOS is not initilized */
1140 #define PCIB_ERR_NOTPRESENT (-2) /* PCI BIOS not present */
1141 #define PCIB_ERR_NOFUNC (-3) /* Function not supported */
1142 #define PCIB_ERR_BADVENDOR (-4) /* Bad Vendor ID */
1143 #define PCIB_ERR_DEVNOTFOUND (-5) /* Device not found */
1144 #define PCIB_ERR_BADREG (-6) /* Bad register number */
1145 
1146 extern int pci_initialize(void);
1147 
1148 typedef struct {
1149  volatile unsigned char* pci_config_addr;
1150  volatile unsigned char* pci_config_data;
1151  const pci_config_access_functions* pci_functions;
1153 
1154 extern rtems_pci_config_t BSP_pci_configuration;
1155 
1156 static inline int
1157 pci_read_config_byte(
1158  unsigned char bus,
1159  unsigned char slot,
1160  unsigned char function,
1161  unsigned char where,
1162  uint8_t *val)
1163 {
1164  return BSP_pci_configuration.pci_functions->read_config_byte(
1165  bus, slot, function, where, val);
1166 }
1167 
1168 static inline int
1169 pci_read_config_word(
1170  unsigned char bus,
1171  unsigned char slot,
1172  unsigned char function,
1173  unsigned char where,
1174  uint16_t *val)
1175 {
1176  return BSP_pci_configuration.pci_functions->read_config_word(
1177  bus, slot, function, where, val);
1178 }
1179 
1180 static inline int
1181 pci_read_config_dword(
1182  unsigned char bus,
1183  unsigned char slot,
1184  unsigned char function,
1185  unsigned char where,
1186  uint32_t *val)
1187 {
1188  return BSP_pci_configuration.pci_functions->read_config_dword(bus, slot, function, where, val);
1189 }
1190 
1191 static inline int
1192 pci_write_config_byte(
1193  unsigned char bus,
1194  unsigned char slot,
1195  unsigned char function,
1196  unsigned char where,
1197  uint8_t val)
1198 {
1199  return BSP_pci_configuration.pci_functions->write_config_byte(
1200  bus, slot, function, where, val);
1201 }
1202 
1203 static inline int
1204 pci_write_config_word(
1205  unsigned char bus,
1206  unsigned char slot,
1207  unsigned char function,
1208  unsigned char where,
1209  uint16_t val)
1210 {
1211  return BSP_pci_configuration.pci_functions->write_config_word(
1212  bus, slot, function, where, val);
1213 }
1214 
1215 static inline int
1216 pci_write_config_dword(
1217  unsigned char bus,
1218  unsigned char slot,
1219  unsigned char function,
1220  unsigned char where,
1221  uint32_t val)
1222 {
1223  return BSP_pci_configuration.pci_functions->write_config_dword(
1224  bus, slot, function, where, val);
1225 }
1226 
1227 /* scan for a specific device */
1228 /* find a particular PCI device
1229  * (currently, only bus0 is scanned for device/fun0)
1230  *
1231  * RETURNS: zero on success, bus/dev/fun in *pbus / *pdev / *pfun
1232  */
1233 int
1234 pci_find_device(
1235  unsigned short vendorid,
1236  unsigned short deviceid,
1237  int instance,
1238  int *pbus,
1239  int *pdev,
1240  int *pfun
1241 );
1242 
1243 /*
1244  * Return the number of PCI busses in the system
1245  */
1246 extern unsigned char pci_bus_count(void);
1247 
1248 #ifdef __cplusplus
1249 }
1250 #endif
1251 
1252 #endif /* _RTEMS_PCI_H */
Definition: pci.h:1148
Definition: pci.h:1122