RTEMS Logo

RTEMS 4.7.3 On-Line Library


PowerPC Specific Information Non-Floating Point Registers

PREV UP NEXT Bookshelf RTEMS CPU Architecture Supplement

5.2.1.1: Non-Floating Point Registers

The PowerPC architecture defines thirty-two non-floating point registers directly visible to the programmer. In thirty-two bit implementations, each register is thirty-two bits wide. In sixty-four bit implementations, each register is sixty-four bits wide.

These registers are referred to as gpr0 to gpr31.

Some of the registers serve defined roles in the EABI programming model. The following table describes the role of each of these registers:

Register Name Alternate Name Description
r1 sp stack pointer
r2 na global pointer to the Small Constant Area (SDA2)
r3 - r12 NA parameter and result passing
r13 NA global pointer to the Small Data Area (SDA)


PREV UP NEXT Bookshelf RTEMS CPU Architecture Supplement

Copyright © 1988-2004 OAR Corporation